blob: df3af35761ee6886976d58c5f8812c314f7f3aaa [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Chris Lattner584a11a2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000024#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025
26namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000027 namespace PPCISD {
28 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000029 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000030 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000031
32 /// FSEL - Traditional three-operand fsel node.
33 ///
34 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000035
Nate Begeman60952142005-09-06 22:03:27 +000036 /// FCFID - The FCFID instruction, taking an f64 operand and producing
37 /// and f64 value containing the FP representation of the integer that
38 /// was temporarily in the f64 operand.
39 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000040
Hal Finkelf6d45f22013-04-01 17:52:07 +000041 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
42 /// unsigned integers and single-precision outputs.
43 FCFIDU, FCFIDS, FCFIDUS,
44
Owen Andersonb2c80da2011-02-25 21:41:48 +000045 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begeman60952142005-09-06 22:03:27 +000046 /// operand, producing an f64 value containing the integer representation
47 /// of that FP value.
48 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000049
Hal Finkelf6d45f22013-04-01 17:52:07 +000050 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
51 /// unsigned integers.
52 FCTIDUZ, FCTIWUZ,
53
Hal Finkel2e103312013-04-03 04:01:11 +000054 /// Reciprocal estimate instructions (unary FP ops).
55 FRE, FRSQRTE,
56
Nate Begeman69caef22005-12-13 22:55:22 +000057 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
58 // three v4f32 operands and producing a v4f32 result.
59 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000060
Chris Lattnera8713b12006-03-20 01:53:53 +000061 /// VPERM - The PPC VPERM Instruction.
62 ///
63 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000064
Chris Lattner595088a2005-11-17 07:30:41 +000065 /// Hi/Lo - These represent the high and low 16-bit parts of a global
66 /// address respectively. These nodes have two operands, the first of
67 /// which must be a TargetGlobalAddress, and the second of which must be a
68 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
69 /// though these are usually folded into other nodes.
70 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000071
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000072 TOC_ENTRY,
73
Tilmann Scheller79fef932009-12-18 13:00:15 +000074 /// The following three target-specific nodes are used for calls through
75 /// function pointers in the 64-bit SVR4 ABI.
76
77 /// Restore the TOC from the TOC save area of the current stack frame.
78 /// This is basically a hard coded load instruction which additionally
79 /// takes/produces a flag.
80 TOC_RESTORE,
81
82 /// Like a regular LOAD but additionally taking/producing a flag.
83 LOAD,
84
85 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
86 /// a hard coded load instruction.
87 LOAD_TOC,
88
Jim Laskey48850c12006-11-16 22:43:37 +000089 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
90 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
91 /// compute an allocation on the stack.
92 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000093
Chris Lattner595088a2005-11-17 07:30:41 +000094 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
95 /// at function entry, used for PIC code.
96 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000097
Chris Lattnerfea33f72005-12-06 02:10:38 +000098 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
99 /// shift amounts. These nodes are generated by the multi-precision shift
100 /// code.
101 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000102
Chris Lattnereb755fc2006-05-17 19:00:46 +0000103 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000104 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000105 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000106 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000107
Chris Lattnereb755fc2006-05-17 19:00:46 +0000108 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
109 /// MTCTR instruction.
110 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000111
Chris Lattnereb755fc2006-05-17 19:00:46 +0000112 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
113 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000114 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000115
Nate Begemanb11b8e42005-12-20 00:26:01 +0000116 /// Return with a flag operand, matched by 'blr'
117 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000118
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000119 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
120 /// This copies the bits corresponding to the specified CRREG into the
121 /// resultant GPR. Bits corresponding to other CR regs are undefined.
122 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000123
Hal Finkel756810f2013-03-21 21:37:52 +0000124 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
125 EH_SJLJ_SETJMP,
126
127 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
128 EH_SJLJ_LONGJMP,
129
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000130 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
131 /// instructions. For lack of better number, we use the opcode number
132 /// encoding for the OPC field to identify the compare. For example, 838
133 /// is VCMPGTSH.
134 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000135
Chris Lattner6961fc72006-03-26 10:06:40 +0000136 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000137 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000138 /// opcode number encoding for the OPC field to identify the compare. For
139 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000140 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000141
Chris Lattner9754d142006-04-18 17:59:36 +0000142 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
143 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
144 /// condition register to branch on, OPC is the branch opcode to use (e.g.
145 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
146 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000147 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000148
Hal Finkel25c19922013-05-15 21:37:41 +0000149 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
150 /// loops.
151 BDNZ, BDZ,
152
Ulrich Weigand874fc622013-03-26 10:56:22 +0000153 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
154 /// towards zero. Used only as part of the long double-to-int
155 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000156 FADDRTZ,
157
Ulrich Weigand874fc622013-03-26 10:56:22 +0000158 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
159 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000160
Evan Cheng5102bd92008-04-19 02:30:38 +0000161 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng51096af2008-04-19 01:30:48 +0000162 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng5102bd92008-04-19 02:30:38 +0000163 LARX,
Evan Cheng51096af2008-04-19 01:30:48 +0000164
Evan Cheng5102bd92008-04-19 02:30:38 +0000165 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
166 /// indexed. This is used to implement atomic operations.
167 STCX,
Evan Cheng51096af2008-04-19 01:30:48 +0000168
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000169 /// TC_RETURN - A tail call return.
170 /// operand #0 chain
171 /// operand #1 callee (register or absolute)
172 /// operand #2 stack adjustment
173 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000174 TC_RETURN,
175
Hal Finkel5ab37802012-08-28 02:10:27 +0000176 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
177 CR6SET,
178 CR6UNSET,
179
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000180 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
181 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000182 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000183 ADDIS_GOT_TPREL_HA,
184
185 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000186 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000187 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000188 /// finds the offset of "sym" relative to the thread pointer.
189 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000190
191 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
192 /// model, produces an ADD instruction that adds the contents of
193 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000194 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000195 /// identifies to the linker that the instruction is part of a
196 /// TLS sequence.
197 ADD_TLS,
198
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000199 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
200 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000201 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000202 ADDIS_TLSGD_HA,
203
204 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
205 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000206 /// sym\@got\@tlsgd\@l.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000207 ADDI_TLSGD_L,
208
209 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000210 /// model, produces a call to __tls_get_addr(sym\@tlsgd).
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000211 GET_TLS_ADDR,
212
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000213 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
214 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000215 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000216 ADDIS_TLSLD_HA,
217
218 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
219 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000220 /// sym\@got\@tlsld\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000221 ADDI_TLSLD_L,
222
223 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000224 /// model, produces a call to __tls_get_addr(sym\@tlsld).
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000225 GET_TLSLD_ADDR,
226
227 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
228 /// local-dynamic TLS model, produces an ADDIS8 instruction
Matt Arsenault758659232013-05-18 00:21:46 +0000229 /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000230 /// to tie this in place following a copy to %X3 from the result
231 /// of a GET_TLSLD_ADDR.
232 ADDIS_DTPREL_HA,
233
234 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
235 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000236 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000237 ADDI_DTPREL_L,
238
Bill Schmidt51e79512013-02-20 15:50:31 +0000239 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000240 /// during instruction selection to optimize a BUILD_VECTOR into
241 /// operations on splats. This is necessary to avoid losing these
242 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000243 VADD_SPLAT,
244
Bill Schmidta87a7e22013-05-14 19:35:45 +0000245 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
246 /// operand identifies the operating system entry point.
247 SC,
248
Owen Andersonb2c80da2011-02-25 21:41:48 +0000249 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000250 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
251 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
252 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000253 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000254
255 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000256 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
257 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
258 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000259 LBRX,
260
Hal Finkel60c75102013-04-01 15:37:53 +0000261 /// STFIWX - The STFIWX instruction. The first operand is an input token
262 /// chain, then an f64 value to store, then an address to store it to.
263 STFIWX,
264
Hal Finkelbeb296b2013-03-31 10:12:51 +0000265 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
266 /// load which sign-extends from a 32-bit integer value into the
267 /// destination 64-bit register.
268 LFIWAX,
269
Hal Finkelf6d45f22013-04-01 17:52:07 +0000270 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
271 /// load which zero-extends from a 32-bit integer value into the
272 /// destination 64-bit register.
273 LFIWZX,
274
Bill Schmidt27917782013-02-21 17:12:27 +0000275 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
276 /// produces an ADDIS8 instruction that adds the TOC base register to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000277 /// sym\@toc\@ha.
Bill Schmidt34627e32012-11-27 17:35:46 +0000278 ADDIS_TOC_HA,
279
Bill Schmidt27917782013-02-21 17:12:27 +0000280 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
281 /// produces a LD instruction with base register G8RReg and offset
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000282 /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34627e32012-11-27 17:35:46 +0000283 LD_TOC_L,
284
285 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000286 /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l.
Bill Schmidt34627e32012-11-27 17:35:46 +0000287 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
288 ADDI_TOC_L
Chris Lattnerf424a662006-01-27 23:34:02 +0000289 };
Chris Lattner382f3562006-03-20 06:15:45 +0000290 }
291
292 /// Define some predicates that are used for node matching.
293 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000294 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
295 /// VPKUHUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000296 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000297
Chris Lattnere8b83b42006-04-06 17:23:16 +0000298 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
299 /// VPKUWUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000300 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000301
302 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
303 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000304 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
305 bool isUnary);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000306
307 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
308 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000309 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
310 bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000311
Chris Lattner1d338192006-04-06 18:26:28 +0000312 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
313 /// amount, otherwise return -1.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000314 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000315
Chris Lattner382f3562006-03-20 06:15:45 +0000316 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
317 /// specifies a splat of a single element that is suitable for input to
318 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000319 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000320
Evan Cheng581d2792007-07-30 07:51:22 +0000321 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
322 /// are -0.0.
323 bool isAllNegativeZeroVector(SDNode *N);
324
Chris Lattner382f3562006-03-20 06:15:45 +0000325 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
326 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner95c7adc2006-04-04 17:25:31 +0000327 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000328
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000329 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000330 /// formed by using a vspltis[bhw] instruction of the specified element
331 /// size, return the constant being splatted. The ByteSize field indicates
332 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000333 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner382f3562006-03-20 06:15:45 +0000334 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000335
Nate Begeman6cca84e2005-10-16 05:39:50 +0000336 class PPCTargetLowering : public TargetLowering {
Chris Lattner584a11a2006-11-02 01:44:04 +0000337 const PPCSubtarget &PPCSubTarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000338
Chris Lattnerf22556d2005-08-16 17:14:42 +0000339 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000340 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000341
Chris Lattner347ed8a2006-01-09 23:52:17 +0000342 /// getTargetNodeName() - This method returns the name of a target specific
343 /// DAG node.
344 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000345
Michael Liao6af16fc2013-03-01 18:40:30 +0000346 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000347
Scott Michela6729e82008-03-10 15:42:14 +0000348 /// getSetCCResultType - Return the ISD::SETCC ValueType
Matt Arsenault758659232013-05-18 00:21:46 +0000349 virtual EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000350
Chris Lattnera801fced2006-11-08 02:15:41 +0000351 /// getPreIndexedAddressParts - returns true by value, base pointer and
352 /// offset pointer and addressing mode by reference if the node's address
353 /// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000354 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
355 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +0000356 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +0000357 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000358
Chris Lattnera801fced2006-11-08 02:15:41 +0000359 /// SelectAddressRegReg - Given the specified addressed, check to see if it
360 /// can be represented as an indexed [r+r] operation. Returns false if it
361 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000362 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000363 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000364
Chris Lattnera801fced2006-11-08 02:15:41 +0000365 /// SelectAddressRegImm - Returns true if the address N can be represented
366 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000367 /// is not better represented as reg+reg. If Aligned is true, only accept
368 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000369 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000370 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000371
Chris Lattnera801fced2006-11-08 02:15:41 +0000372 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
373 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000374 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000375 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000376
Hal Finkel88ed4e32012-04-01 19:23:08 +0000377 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000378
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000379 /// LowerOperation - Provide custom lowering hooks for some operations.
380 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000381 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000382
Duncan Sands6ed40142008-12-01 11:39:25 +0000383 /// ReplaceNodeResults - Replace the results of node with an illegal result
384 /// type with new values built out of custom code.
385 ///
386 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000387 SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000388
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000389 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000390
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000391 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000392 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000393 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000394 const SelectionDAG &DAG,
Chris Lattnerc5287c02006-04-02 06:26:07 +0000395 unsigned Depth = 0) const;
Nate Begeman78afac22005-10-18 23:23:37 +0000396
Dan Gohman25c16532010-05-01 00:01:06 +0000397 virtual MachineBasicBlock *
398 EmitInstrWithCustomInserter(MachineInstr *MI,
399 MachineBasicBlock *MBB) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000400 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesend4eb0522008-08-25 22:34:37 +0000401 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman747e55b2009-02-07 16:15:20 +0000402 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000403 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
404 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000405 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000406
Hal Finkel756810f2013-03-21 21:37:52 +0000407 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
408 MachineBasicBlock *MBB) const;
409
410 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
411 MachineBasicBlock *MBB) const;
412
Chris Lattnerd6855142007-03-25 02:14:49 +0000413 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompsone8360b72010-10-29 17:29:13 +0000414
415 /// Examine constraint string and operand type and determine a weight value.
416 /// The operand object must already have been set up with the operand type.
417 ConstraintWeight getSingleConstraintMatchWeight(
418 AsmOperandInfo &info, const char *constraint) const;
419
Owen Andersonb2c80da2011-02-25 21:41:48 +0000420 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +0000421 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000422 MVT VT) const;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000423
Dale Johannesencbde4c22008-02-28 22:31:51 +0000424 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
425 /// function arguments in the caller parameter area. This is the actual
426 /// alignment, not its logarithm.
Chris Lattner229907c2011-07-18 04:54:35 +0000427 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000428
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000429 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000430 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000431 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000432 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000433 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000434 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000435
Chris Lattner1eb94d92007-03-30 23:15:24 +0000436 /// isLegalAddressingMode - Return true if the addressing mode represented
437 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000438 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000439
Dan Gohmanc14e5222008-10-21 03:41:46 +0000440 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000441
Evan Chengd9929f02010-04-01 20:10:42 +0000442 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000443 /// and store operations as a result of memset, memcpy, and memmove
444 /// lowering. If DstAlign is zero that means it's safe to destination
445 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
446 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000447 /// probably because the source does not need to be loaded. If 'IsMemset' is
448 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
449 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
450 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000451 /// It returns EVT::Other if the type should be determined using generic
452 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000453 virtual EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000454 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000455 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000456 MachineFunction &MF) const;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000457
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000458 /// Is unaligned memory access allowed for the given type, and is it fast
459 /// relative to software emulation.
460 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast = 0) const;
461
Stephen Lin73de7bf2013-07-09 18:16:56 +0000462 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
463 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
464 /// expanded to FMAs when this method returns true, otherwise fmuladd is
465 /// expanded to fmul + fadd.
466 virtual bool isFMAFasterThanFMulAndFAdd(EVT VT) const;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000467
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000468 /// createFastISel - This method returns a target-specific FastISel object,
469 /// or null if the target does not support "fast" instruction selection.
470 virtual FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
471 const TargetLibraryInfo *LibInfo) const;
472
Evan Cheng51096af2008-04-19 01:30:48 +0000473 private:
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000474 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
475 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000476
Evan Cheng67a69dd2010-01-27 00:07:07 +0000477 bool
478 IsEligibleForTailCallOptimization(SDValue Callee,
479 CallingConv::ID CalleeCC,
480 bool isVarArg,
481 const SmallVectorImpl<ISD::InputArg> &Ins,
482 SelectionDAG& DAG) const;
483
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000484 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000485 int SPDiff,
486 SDValue Chain,
487 SDValue &LROpOut,
488 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000489 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000490 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000491
Dan Gohman21cea8a2010-04-17 15:26:15 +0000492 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
493 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
494 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
495 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000496 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000497 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000498 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
499 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000500 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
501 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000502 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000503 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000504 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000505 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000506 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
507 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000508 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000509 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000510 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000511 const PPCSubtarget &Subtarget) const;
512 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000513 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000514 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000515 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
516 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
517 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
518 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
519 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
520 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
521 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
522 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
523 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000524
525 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000526 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000527 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000528 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000529 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000530 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000531 bool isVarArg,
532 SelectionDAG &DAG,
533 SmallVector<std::pair<unsigned, SDValue>, 8>
534 &RegsToPass,
535 SDValue InFlag, SDValue Chain,
536 SDValue &Callee,
537 int SPDiff, unsigned NumBytes,
538 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000539 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000540
541 virtual SDValue
542 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000543 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000544 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000546 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000547
548 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000549 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000550 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000551
Hal Finkel450128a2011-10-14 19:51:36 +0000552 virtual bool
553 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
554 bool isVarArg,
555 const SmallVectorImpl<ISD::OutputArg> &Outs,
556 LLVMContext &Context) const;
557
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000558 virtual SDValue
559 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000560 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000561 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000562 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000563 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000564
565 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000566 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000567 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000568
569 void
570 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
571 unsigned nAltivecParamsAtEnd,
572 unsigned MinReservedArea, bool isPPC64) const;
573
574 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000575 LowerFormalArguments_Darwin(SDValue Chain,
576 CallingConv::ID CallConv, bool isVarArg,
577 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000578 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000579 SmallVectorImpl<SDValue> &InVals) const;
580 SDValue
581 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000582 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000583 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000584 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000585 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000586 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000587 LowerFormalArguments_32SVR4(SDValue Chain,
588 CallingConv::ID CallConv, bool isVarArg,
589 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000590 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000591 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000592
593 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000594 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
595 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000596 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000597
598 SDValue
599 LowerCall_Darwin(SDValue Chain, SDValue Callee,
600 CallingConv::ID CallConv,
601 bool isVarArg, bool isTailCall,
602 const SmallVectorImpl<ISD::OutputArg> &Outs,
603 const SmallVectorImpl<SDValue> &OutVals,
604 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000605 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000606 SmallVectorImpl<SDValue> &InVals) const;
607 SDValue
608 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000609 CallingConv::ID CallConv,
Evan Cheng65f9d192012-02-28 18:51:51 +0000610 bool isVarArg, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000611 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000612 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000613 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000614 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000615 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000616 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000617 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
618 bool isVarArg, bool isTailCall,
619 const SmallVectorImpl<ISD::OutputArg> &Outs,
620 const SmallVectorImpl<SDValue> &OutVals,
621 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000622 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000623 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000624
625 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
626 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000627
Hal Finkelb0c810f2013-04-03 17:44:56 +0000628 SDValue DAGCombineFastRecip(SDValue Op, DAGCombinerInfo &DCI) const;
629 SDValue DAGCombineFastRecipFSQRT(SDValue Op, DAGCombinerInfo &DCI) const;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000630
631 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000632 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000633
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000634 namespace PPC {
635 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
636 const TargetLibraryInfo *LibInfo);
637 }
638
Bill Schmidt230b4512013-06-12 16:39:22 +0000639 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
640 CCValAssign::LocInfo &LocInfo,
641 ISD::ArgFlagsTy &ArgFlags,
642 CCState &State);
643
644 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
645 MVT &LocVT,
646 CCValAssign::LocInfo &LocInfo,
647 ISD::ArgFlagsTy &ArgFlags,
648 CCState &State);
649
650 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
651 MVT &LocVT,
652 CCValAssign::LocInfo &LocInfo,
653 ISD::ArgFlagsTy &ArgFlags,
654 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +0000655}
656
657#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H