Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 1 | //===-- MipsSEISelLowering.h - MipsSE DAG Lowering Interface ----*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // Subclass of MipsTargetLowering specialized for mips32/64. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef MipsSEISELLOWERING_H |
| 15 | #define MipsSEISELLOWERING_H |
| 16 | |
| 17 | #include "MipsISelLowering.h" |
Akira Hatanaka | 3a34d14 | 2013-03-30 01:12:05 +0000 | [diff] [blame] | 18 | #include "MipsRegisterInfo.h" |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 19 | |
| 20 | namespace llvm { |
| 21 | class MipsSETargetLowering : public MipsTargetLowering { |
| 22 | public: |
| 23 | explicit MipsSETargetLowering(MipsTargetMachine &TM); |
| 24 | |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 25 | /// \brief Enable MSA support for the given integer type and Register |
| 26 | /// class. |
Daniel Sanders | c65f58a | 2013-09-11 10:15:48 +0000 | [diff] [blame] | 27 | void addMSAIntType(MVT::SimpleValueType Ty, const TargetRegisterClass *RC); |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 28 | /// \brief Enable MSA support for the given floating-point type and |
| 29 | /// Register class. |
Daniel Sanders | c65f58a | 2013-09-11 10:15:48 +0000 | [diff] [blame] | 30 | void addMSAFloatType(MVT::SimpleValueType Ty, |
| 31 | const TargetRegisterClass *RC); |
Jack Carter | babdcc8 | 2013-08-15 12:24:57 +0000 | [diff] [blame] | 32 | |
Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 33 | bool allowsUnalignedMemoryAccesses(EVT VT, unsigned AS = 0, |
| 34 | bool *Fast = nullptr) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 35 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 36 | SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; |
Akira Hatanaka | be8612f | 2013-03-30 01:36:35 +0000 | [diff] [blame] | 37 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 38 | SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; |
Akira Hatanaka | 9efcd76 | 2013-03-30 01:42:24 +0000 | [diff] [blame] | 39 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 40 | MachineBasicBlock * |
| 41 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 42 | MachineBasicBlock *MBB) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 43 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 44 | bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
| 45 | EVT VT) const override { |
Akira Hatanaka | 48996b0 | 2013-04-13 00:45:02 +0000 | [diff] [blame] | 46 | return false; |
| 47 | } |
| 48 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 49 | const TargetRegisterClass *getRepRegClassFor(MVT VT) const override { |
Akira Hatanaka | 3a34d14 | 2013-03-30 01:12:05 +0000 | [diff] [blame] | 50 | if (VT == MVT::Untyped) |
Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 51 | return Subtarget->hasDSP() ? &Mips::ACC64DSPRegClass : |
| 52 | &Mips::ACC64RegClass; |
Akira Hatanaka | 3a34d14 | 2013-03-30 01:12:05 +0000 | [diff] [blame] | 53 | |
| 54 | return TargetLowering::getRepRegClassFor(VT); |
| 55 | } |
| 56 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 57 | private: |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 58 | bool isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, |
| 59 | unsigned NextStackOffset, |
| 60 | const MipsFunctionInfo& FI) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 61 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 62 | void |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 63 | getOpndList(SmallVectorImpl<SDValue> &Ops, |
| 64 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
| 65 | bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage, |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 66 | CallLoweringInfo &CLI, SDValue Callee, |
| 67 | SDValue Chain) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 68 | |
Akira Hatanaka | 6379121 | 2013-09-07 00:52:30 +0000 | [diff] [blame] | 69 | SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const; |
| 70 | SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
| 71 | |
Akira Hatanaka | be8612f | 2013-03-30 01:36:35 +0000 | [diff] [blame] | 72 | SDValue lowerMulDiv(SDValue Op, unsigned NewOpc, bool HasLo, bool HasHi, |
| 73 | SelectionDAG &DAG) const; |
| 74 | |
Akira Hatanaka | a6bbde5 | 2013-04-13 02:13:30 +0000 | [diff] [blame] | 75 | SDValue lowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
| 76 | SDValue lowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | e6ed5b7 | 2013-08-28 12:04:29 +0000 | [diff] [blame] | 77 | SDValue lowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | a4c8f3a | 2013-09-23 14:03:12 +0000 | [diff] [blame] | 78 | SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 79 | SDValue lowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | e508704 | 2013-09-24 14:02:15 +0000 | [diff] [blame] | 80 | /// \brief Lower VECTOR_SHUFFLE into one of a number of instructions |
| 81 | /// depending on the indices in the shuffle. |
| 82 | SDValue lowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | a6bbde5 | 2013-04-13 02:13:30 +0000 | [diff] [blame] | 83 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 84 | MachineBasicBlock *emitBPOSGE32(MachineInstr *MI, |
| 85 | MachineBasicBlock *BB) const; |
Daniel Sanders | ce09d07 | 2013-08-28 12:14:50 +0000 | [diff] [blame] | 86 | MachineBasicBlock *emitMSACBranchPseudo(MachineInstr *MI, |
| 87 | MachineBasicBlock *BB, |
| 88 | unsigned BranchOp) const; |
Daniel Sanders | 39bb8ba | 2013-09-27 12:17:32 +0000 | [diff] [blame] | 89 | /// \brief Emit the COPY_FW pseudo instruction |
| 90 | MachineBasicBlock *emitCOPY_FW(MachineInstr *MI, |
| 91 | MachineBasicBlock *BB) const; |
| 92 | /// \brief Emit the COPY_FD pseudo instruction |
| 93 | MachineBasicBlock *emitCOPY_FD(MachineInstr *MI, |
| 94 | MachineBasicBlock *BB) const; |
Daniel Sanders | a515070 | 2013-09-27 12:31:32 +0000 | [diff] [blame] | 95 | /// \brief Emit the INSERT_FW pseudo instruction |
| 96 | MachineBasicBlock *emitINSERT_FW(MachineInstr *MI, |
| 97 | MachineBasicBlock *BB) const; |
| 98 | /// \brief Emit the INSERT_FD pseudo instruction |
| 99 | MachineBasicBlock *emitINSERT_FD(MachineInstr *MI, |
| 100 | MachineBasicBlock *BB) const; |
Daniel Sanders | e296a0f | 2014-04-30 12:09:32 +0000 | [diff] [blame] | 101 | /// \brief Emit the INSERT_([BHWD]|F[WD])_VIDX pseudo instruction |
| 102 | MachineBasicBlock *emitINSERT_DF_VIDX(MachineInstr *MI, |
| 103 | MachineBasicBlock *BB, |
| 104 | unsigned EltSizeInBytes, |
| 105 | bool IsFP) const; |
Daniel Sanders | 1dfddc7 | 2013-10-15 13:14:41 +0000 | [diff] [blame] | 106 | /// \brief Emit the FILL_FW pseudo instruction |
| 107 | MachineBasicBlock *emitFILL_FW(MachineInstr *MI, |
| 108 | MachineBasicBlock *BB) const; |
| 109 | /// \brief Emit the FILL_FD pseudo instruction |
| 110 | MachineBasicBlock *emitFILL_FD(MachineInstr *MI, |
| 111 | MachineBasicBlock *BB) const; |
Daniel Sanders | a952160 | 2013-10-23 10:36:52 +0000 | [diff] [blame] | 112 | /// \brief Emit the FEXP2_W_1 pseudo instructions. |
| 113 | MachineBasicBlock *emitFEXP2_W_1(MachineInstr *MI, |
| 114 | MachineBasicBlock *BB) const; |
| 115 | /// \brief Emit the FEXP2_D_1 pseudo instructions. |
| 116 | MachineBasicBlock *emitFEXP2_D_1(MachineInstr *MI, |
| 117 | MachineBasicBlock *BB) const; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 118 | }; |
| 119 | } |
| 120 | |
| 121 | #endif // MipsSEISELLOWERING_H |