blob: 551189c13c71fa2db57875e6efc4b790ddde53e7 [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000050 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000051 uint64_t &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000052 bool MatchingInlineAsm) override;
53 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000054 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000055 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000056 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000057
David Blaikie960ea3f2014-06-08 16:18:35 +000058 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000059 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000060
61 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000062 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
63
64 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000065
66 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000067 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
68 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000069
David Blaikie960ea3f2014-06-08 16:18:35 +000070 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000071
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000072 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000073 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
74 unsigned &RegKind);
75
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000076 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000077 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000078
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000079 bool is64Bit() const { return STI.getTargetTriple().startswith("sparcv9"); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000080public:
81 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000082 const MCInstrInfo &MII,
83 const MCTargetOptions &Options)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000084 : MCTargetAsmParser(), STI(sti), Parser(parser) {
85 // Initialize the set of available features.
86 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
87 }
88
89};
90
91 static unsigned IntRegs[32] = {
92 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
93 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
94 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
95 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
96 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
97 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
98 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
99 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
100
101 static unsigned FloatRegs[32] = {
102 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
103 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
104 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
105 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
106 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
107 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
108 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
109 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
110
111 static unsigned DoubleRegs[32] = {
112 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
113 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
114 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
115 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
116 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
117 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
118 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
119 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
120
121 static unsigned QuadFPRegs[32] = {
122 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
123 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000124 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000125 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
126
127
128/// SparcOperand - Instances of this class represent a parsed Sparc machine
129/// instruction.
130class SparcOperand : public MCParsedAsmOperand {
131public:
132 enum RegisterKind {
133 rk_None,
134 rk_IntReg,
135 rk_FloatReg,
136 rk_DoubleReg,
137 rk_QuadReg,
138 rk_CCReg,
139 rk_Y
140 };
141private:
142 enum KindTy {
143 k_Token,
144 k_Register,
145 k_Immediate,
146 k_MemoryReg,
147 k_MemoryImm
148 } Kind;
149
150 SMLoc StartLoc, EndLoc;
151
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000152 struct Token {
153 const char *Data;
154 unsigned Length;
155 };
156
157 struct RegOp {
158 unsigned RegNum;
159 RegisterKind Kind;
160 };
161
162 struct ImmOp {
163 const MCExpr *Val;
164 };
165
166 struct MemOp {
167 unsigned Base;
168 unsigned OffsetReg;
169 const MCExpr *Off;
170 };
171
172 union {
173 struct Token Tok;
174 struct RegOp Reg;
175 struct ImmOp Imm;
176 struct MemOp Mem;
177 };
178public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000179 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
180
Craig Topperb0c941b2014-04-29 07:57:13 +0000181 bool isToken() const override { return Kind == k_Token; }
182 bool isReg() const override { return Kind == k_Register; }
183 bool isImm() const override { return Kind == k_Immediate; }
184 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000185 bool isMEMrr() const { return Kind == k_MemoryReg; }
186 bool isMEMri() const { return Kind == k_MemoryImm; }
187
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000188 bool isFloatReg() const {
189 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
190 }
191
192 bool isFloatOrDoubleReg() const {
193 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
194 || Reg.Kind == rk_DoubleReg));
195 }
196
197
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000198 StringRef getToken() const {
199 assert(Kind == k_Token && "Invalid access!");
200 return StringRef(Tok.Data, Tok.Length);
201 }
202
Craig Topperb0c941b2014-04-29 07:57:13 +0000203 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000204 assert((Kind == k_Register) && "Invalid access!");
205 return Reg.RegNum;
206 }
207
208 const MCExpr *getImm() const {
209 assert((Kind == k_Immediate) && "Invalid access!");
210 return Imm.Val;
211 }
212
213 unsigned getMemBase() const {
214 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
215 return Mem.Base;
216 }
217
218 unsigned getMemOffsetReg() const {
219 assert((Kind == k_MemoryReg) && "Invalid access!");
220 return Mem.OffsetReg;
221 }
222
223 const MCExpr *getMemOff() const {
224 assert((Kind == k_MemoryImm) && "Invalid access!");
225 return Mem.Off;
226 }
227
228 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000229 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000230 return StartLoc;
231 }
232 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000233 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000234 return EndLoc;
235 }
236
Craig Topperb0c941b2014-04-29 07:57:13 +0000237 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000238 switch (Kind) {
239 case k_Token: OS << "Token: " << getToken() << "\n"; break;
240 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
241 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
242 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
243 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000244 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000245 OS << "Mem: " << getMemBase()
246 << "+" << *getMemOff()
247 << "\n"; break;
248 }
249 }
250
251 void addRegOperands(MCInst &Inst, unsigned N) const {
252 assert(N == 1 && "Invalid number of operands!");
253 Inst.addOperand(MCOperand::CreateReg(getReg()));
254 }
255
256 void addImmOperands(MCInst &Inst, unsigned N) const {
257 assert(N == 1 && "Invalid number of operands!");
258 const MCExpr *Expr = getImm();
259 addExpr(Inst, Expr);
260 }
261
262 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
263 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000264 if (!Expr)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000265 Inst.addOperand(MCOperand::CreateImm(0));
266 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
267 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
268 else
269 Inst.addOperand(MCOperand::CreateExpr(Expr));
270 }
271
272 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
273 assert(N == 2 && "Invalid number of operands!");
274
275 Inst.addOperand(MCOperand::CreateReg(getMemBase()));
276
277 assert(getMemOffsetReg() != 0 && "Invalid offset");
278 Inst.addOperand(MCOperand::CreateReg(getMemOffsetReg()));
279 }
280
281 void addMEMriOperands(MCInst &Inst, unsigned N) const {
282 assert(N == 2 && "Invalid number of operands!");
283
284 Inst.addOperand(MCOperand::CreateReg(getMemBase()));
285
286 const MCExpr *Expr = getMemOff();
287 addExpr(Inst, Expr);
288 }
289
David Blaikie960ea3f2014-06-08 16:18:35 +0000290 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
291 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000292 Op->Tok.Data = Str.data();
293 Op->Tok.Length = Str.size();
294 Op->StartLoc = S;
295 Op->EndLoc = S;
296 return Op;
297 }
298
David Blaikie960ea3f2014-06-08 16:18:35 +0000299 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
300 SMLoc S, SMLoc E) {
301 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000302 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000303 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000304 Op->StartLoc = S;
305 Op->EndLoc = E;
306 return Op;
307 }
308
David Blaikie960ea3f2014-06-08 16:18:35 +0000309 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
310 SMLoc E) {
311 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000312 Op->Imm.Val = Val;
313 Op->StartLoc = S;
314 Op->EndLoc = E;
315 return Op;
316 }
317
David Blaikie960ea3f2014-06-08 16:18:35 +0000318 static bool MorphToDoubleReg(SparcOperand &Op) {
319 unsigned Reg = Op.getReg();
320 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000321 unsigned regIdx = Reg - Sparc::F0;
322 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000323 return false;
324 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
325 Op.Reg.Kind = rk_DoubleReg;
326 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000327 }
328
David Blaikie960ea3f2014-06-08 16:18:35 +0000329 static bool MorphToQuadReg(SparcOperand &Op) {
330 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000331 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000332 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000333 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000334 case rk_FloatReg:
335 regIdx = Reg - Sparc::F0;
336 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000337 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000338 Reg = QuadFPRegs[regIdx / 4];
339 break;
340 case rk_DoubleReg:
341 regIdx = Reg - Sparc::D0;
342 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000343 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000344 Reg = QuadFPRegs[regIdx / 2];
345 break;
346 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000347 Op.Reg.RegNum = Reg;
348 Op.Reg.Kind = rk_QuadReg;
349 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000350 }
351
David Blaikie960ea3f2014-06-08 16:18:35 +0000352 static std::unique_ptr<SparcOperand>
353 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000354 unsigned offsetReg = Op->getReg();
355 Op->Kind = k_MemoryReg;
356 Op->Mem.Base = Base;
357 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000358 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000359 return Op;
360 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000361
David Blaikie960ea3f2014-06-08 16:18:35 +0000362 static std::unique_ptr<SparcOperand>
363 CreateMEMri(unsigned Base, const MCExpr *Off, SMLoc S, SMLoc E) {
364 auto Op = make_unique<SparcOperand>(k_MemoryImm);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000365 Op->Mem.Base = Base;
366 Op->Mem.OffsetReg = 0;
367 Op->Mem.Off = Off;
368 Op->StartLoc = S;
369 Op->EndLoc = E;
370 return Op;
371 }
372
David Blaikie960ea3f2014-06-08 16:18:35 +0000373 static std::unique_ptr<SparcOperand>
374 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000375 const MCExpr *Imm = Op->getImm();
376 Op->Kind = k_MemoryImm;
377 Op->Mem.Base = Base;
378 Op->Mem.OffsetReg = 0;
379 Op->Mem.Off = Imm;
380 return Op;
381 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000382};
383
384} // end namespace
385
David Blaikie960ea3f2014-06-08 16:18:35 +0000386bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
387 OperandVector &Operands,
388 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000389 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +0000390 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000391 MCInst Inst;
392 SmallVector<MCInst, 8> Instructions;
393 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
394 MatchingInlineAsm);
395 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000396 case Match_Success: {
397 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +0000398 Out.EmitInstruction(Inst, STI);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000399 return false;
400 }
401
402 case Match_MissingFeature:
403 return Error(IDLoc,
404 "instruction requires a CPU feature not currently enabled");
405
406 case Match_InvalidOperand: {
407 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000408 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000409 if (ErrorInfo >= Operands.size())
410 return Error(IDLoc, "too few operands for instruction");
411
David Blaikie960ea3f2014-06-08 16:18:35 +0000412 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000413 if (ErrorLoc == SMLoc())
414 ErrorLoc = IDLoc;
415 }
416
417 return Error(ErrorLoc, "invalid operand for instruction");
418 }
419 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000420 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000421 }
Craig Topper589ceee2015-01-03 08:16:34 +0000422 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000423}
424
425bool SparcAsmParser::
426ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
427{
428 const AsmToken &Tok = Parser.getTok();
429 StartLoc = Tok.getLoc();
430 EndLoc = Tok.getEndLoc();
431 RegNo = 0;
432 if (getLexer().getKind() != AsmToken::Percent)
433 return false;
434 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000435 unsigned regKind = SparcOperand::rk_None;
436 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000437 Parser.Lex();
438 return false;
439 }
440
441 return Error(StartLoc, "invalid register name");
442}
443
Tim Northover26bb14e2014-08-18 11:49:42 +0000444static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000445 unsigned VariantID);
446
David Blaikie960ea3f2014-06-08 16:18:35 +0000447bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
448 StringRef Name, SMLoc NameLoc,
449 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000450
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000451 // First operand in MCInst is instruction mnemonic.
452 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
453
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000454 // apply mnemonic aliases, if any, so that we can parse operands correctly.
455 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
456
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000457 if (getLexer().isNot(AsmToken::EndOfStatement)) {
458 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000459 if (getLexer().is(AsmToken::Comma)) {
460 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
461 SMLoc Loc = getLexer().getLoc();
462 Parser.eatToEndOfStatement();
463 return Error(Loc, "unexpected token");
464 }
465 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000466 if (parseOperand(Operands, Name) != MatchOperand_Success) {
467 SMLoc Loc = getLexer().getLoc();
468 Parser.eatToEndOfStatement();
469 return Error(Loc, "unexpected token");
470 }
471
472 while (getLexer().is(AsmToken::Comma)) {
473 Parser.Lex(); // Eat the comma.
474 // Parse and remember the operand.
475 if (parseOperand(Operands, Name) != MatchOperand_Success) {
476 SMLoc Loc = getLexer().getLoc();
477 Parser.eatToEndOfStatement();
478 return Error(Loc, "unexpected token");
479 }
480 }
481 }
482 if (getLexer().isNot(AsmToken::EndOfStatement)) {
483 SMLoc Loc = getLexer().getLoc();
484 Parser.eatToEndOfStatement();
485 return Error(Loc, "unexpected token");
486 }
487 Parser.Lex(); // Consume the EndOfStatement.
488 return false;
489}
490
491bool SparcAsmParser::
492ParseDirective(AsmToken DirectiveID)
493{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000494 StringRef IDVal = DirectiveID.getString();
495
496 if (IDVal == ".byte")
497 return parseDirectiveWord(1, DirectiveID.getLoc());
498
499 if (IDVal == ".half")
500 return parseDirectiveWord(2, DirectiveID.getLoc());
501
502 if (IDVal == ".word")
503 return parseDirectiveWord(4, DirectiveID.getLoc());
504
505 if (IDVal == ".nword")
506 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
507
508 if (is64Bit() && IDVal == ".xword")
509 return parseDirectiveWord(8, DirectiveID.getLoc());
510
511 if (IDVal == ".register") {
512 // For now, ignore .register directive.
513 Parser.eatToEndOfStatement();
514 return false;
515 }
516
517 // Let the MC layer to handle other directives.
518 return true;
519}
520
521bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
522 if (getLexer().isNot(AsmToken::EndOfStatement)) {
523 for (;;) {
524 const MCExpr *Value;
525 if (getParser().parseExpression(Value))
526 return true;
527
528 getParser().getStreamer().EmitValue(Value, Size);
529
530 if (getLexer().is(AsmToken::EndOfStatement))
531 break;
532
533 // FIXME: Improve diagnostic.
534 if (getLexer().isNot(AsmToken::Comma))
535 return Error(L, "unexpected token in directive");
536 Parser.Lex();
537 }
538 }
539 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000540 return false;
541}
542
David Blaikie960ea3f2014-06-08 16:18:35 +0000543SparcAsmParser::OperandMatchResultTy
544SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000545
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000546 SMLoc S, E;
547 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000548
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000549 if (ParseRegister(BaseReg, S, E)) {
550 return MatchOperand_NoMatch;
551 }
552
553 switch (getLexer().getKind()) {
554 default: return MatchOperand_NoMatch;
555
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000556 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000557 case AsmToken::RBrac:
558 case AsmToken::EndOfStatement:
Craig Topper062a2ba2014-04-25 05:30:21 +0000559 Operands.push_back(SparcOperand::CreateMEMri(BaseReg, nullptr, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000560 return MatchOperand_Success;
561
562 case AsmToken:: Plus:
563 Parser.Lex(); // Eat the '+'
564 break;
565 case AsmToken::Minus:
566 break;
567 }
568
David Blaikie960ea3f2014-06-08 16:18:35 +0000569 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000570 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
571 if (ResTy != MatchOperand_Success || !Offset)
572 return MatchOperand_NoMatch;
573
David Blaikie960ea3f2014-06-08 16:18:35 +0000574 Operands.push_back(
575 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
576 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000577
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000578 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000579}
580
David Blaikie960ea3f2014-06-08 16:18:35 +0000581SparcAsmParser::OperandMatchResultTy
582SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000583
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000584 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000585
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000586 // If there wasn't a custom match, try the generic matcher below. Otherwise,
587 // there was a match, but an error occurred, in which case, just return that
588 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000589 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000590 return ResTy;
591
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000592 if (getLexer().is(AsmToken::LBrac)) {
593 // Memory operand
594 Operands.push_back(SparcOperand::CreateToken("[",
595 Parser.getTok().getLoc()));
596 Parser.Lex(); // Eat the [
597
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000598 if (Mnemonic == "cas" || Mnemonic == "casx") {
599 SMLoc S = Parser.getTok().getLoc();
600 if (getLexer().getKind() != AsmToken::Percent)
601 return MatchOperand_NoMatch;
602 Parser.Lex(); // eat %
603
604 unsigned RegNo, RegKind;
605 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
606 return MatchOperand_NoMatch;
607
608 Parser.Lex(); // Eat the identifier token.
609 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
610 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
611 ResTy = MatchOperand_Success;
612 } else {
613 ResTy = parseMEMOperand(Operands);
614 }
615
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000616 if (ResTy != MatchOperand_Success)
617 return ResTy;
618
619 if (!getLexer().is(AsmToken::RBrac))
620 return MatchOperand_ParseFail;
621
622 Operands.push_back(SparcOperand::CreateToken("]",
623 Parser.getTok().getLoc()));
624 Parser.Lex(); // Eat the ]
625 return MatchOperand_Success;
626 }
627
David Blaikie960ea3f2014-06-08 16:18:35 +0000628 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000629
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000630 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000631 if (ResTy != MatchOperand_Success || !Op)
632 return MatchOperand_ParseFail;
633
634 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000635 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000636
637 return MatchOperand_Success;
638}
639
640SparcAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000641SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
642 bool isCall) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000643
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000644 SMLoc S = Parser.getTok().getLoc();
645 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
646 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000647
Craig Topper062a2ba2014-04-25 05:30:21 +0000648 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000649 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000650 default: break;
651
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000652 case AsmToken::Percent:
653 Parser.Lex(); // Eat the '%'.
654 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000655 unsigned RegKind;
656 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000657 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000658 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000659 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000660 switch (RegNo) {
661 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000662 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000663 break;
664 case Sparc::Y:
665 Op = SparcOperand::CreateToken("%y", S);
666 break;
667
668 case Sparc::ICC:
669 if (name == "xcc")
670 Op = SparcOperand::CreateToken("%xcc", S);
671 else
672 Op = SparcOperand::CreateToken("%icc", S);
673 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000674 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000675 break;
676 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000677 if (matchSparcAsmModifiers(EVal, E)) {
678 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
679 Op = SparcOperand::CreateImm(EVal, S, E);
680 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000681 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000682
683 case AsmToken::Minus:
684 case AsmToken::Integer:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000685 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000686 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000687 break;
688
689 case AsmToken::Identifier: {
690 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000691 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000692 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000693 MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000694
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000695 const MCExpr *Res = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_None,
696 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000697 if (isCall &&
698 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
699 Res = SparcMCExpr::Create(SparcMCExpr::VK_Sparc_WPLT30, Res,
700 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000701 Op = SparcOperand::CreateImm(Res, S, E);
702 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000703 break;
704 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000705 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000706 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000707}
708
David Blaikie960ea3f2014-06-08 16:18:35 +0000709SparcAsmParser::OperandMatchResultTy
710SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000711
712 // parse (,a|,pn|,pt)+
713
714 while (getLexer().is(AsmToken::Comma)) {
715
716 Parser.Lex(); // Eat the comma
717
718 if (!getLexer().is(AsmToken::Identifier))
719 return MatchOperand_ParseFail;
720 StringRef modName = Parser.getTok().getString();
721 if (modName == "a" || modName == "pn" || modName == "pt") {
722 Operands.push_back(SparcOperand::CreateToken(modName,
723 Parser.getTok().getLoc()));
724 Parser.Lex(); // eat the identifier.
725 }
726 }
727 return MatchOperand_Success;
728}
729
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000730bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
731 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000732 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000733{
734 int64_t intVal = 0;
735 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000736 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000737 if (Tok.is(AsmToken::Identifier)) {
738 StringRef name = Tok.getString();
739
740 // %fp
741 if (name.equals("fp")) {
742 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000743 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000744 return true;
745 }
746 // %sp
747 if (name.equals("sp")) {
748 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000749 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000750 return true;
751 }
752
753 if (name.equals("y")) {
754 RegNo = Sparc::Y;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000755 RegKind = SparcOperand::rk_Y;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000756 return true;
757 }
758
759 if (name.equals("icc")) {
760 RegNo = Sparc::ICC;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000761 RegKind = SparcOperand::rk_CCReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000762 return true;
763 }
764
765 if (name.equals("xcc")) {
766 // FIXME:: check 64bit.
767 RegNo = Sparc::ICC;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000768 RegKind = SparcOperand::rk_CCReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000769 return true;
770 }
771
772 // %fcc0 - %fcc3
773 if (name.substr(0, 3).equals_lower("fcc")
774 && !name.substr(3).getAsInteger(10, intVal)
775 && intVal < 4) {
776 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000777 RegNo = Sparc::FCC0 + intVal;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000778 RegKind = SparcOperand::rk_CCReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000779 return true;
780 }
781
782 // %g0 - %g7
783 if (name.substr(0, 1).equals_lower("g")
784 && !name.substr(1).getAsInteger(10, intVal)
785 && intVal < 8) {
786 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000787 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000788 return true;
789 }
790 // %o0 - %o7
791 if (name.substr(0, 1).equals_lower("o")
792 && !name.substr(1).getAsInteger(10, intVal)
793 && intVal < 8) {
794 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000795 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000796 return true;
797 }
798 if (name.substr(0, 1).equals_lower("l")
799 && !name.substr(1).getAsInteger(10, intVal)
800 && intVal < 8) {
801 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000802 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000803 return true;
804 }
805 if (name.substr(0, 1).equals_lower("i")
806 && !name.substr(1).getAsInteger(10, intVal)
807 && intVal < 8) {
808 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000809 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000810 return true;
811 }
812 // %f0 - %f31
813 if (name.substr(0, 1).equals_lower("f")
814 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000815 RegNo = FloatRegs[intVal];
816 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000817 return true;
818 }
819 // %f32 - %f62
820 if (name.substr(0, 1).equals_lower("f")
821 && !name.substr(1, 2).getAsInteger(10, intVal)
822 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000823 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +0000824 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000825 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000826 return true;
827 }
828
829 // %r0 - %r31
830 if (name.substr(0, 1).equals_lower("r")
831 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
832 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000833 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000834 return true;
835 }
836 }
837 return false;
838}
839
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000840static bool hasGOTReference(const MCExpr *Expr) {
841 switch (Expr->getKind()) {
842 case MCExpr::Target:
843 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
844 return hasGOTReference(SE->getSubExpr());
845 break;
846
847 case MCExpr::Constant:
848 break;
849
850 case MCExpr::Binary: {
851 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
852 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
853 }
854
855 case MCExpr::SymbolRef: {
856 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
857 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
858 }
859
860 case MCExpr::Unary:
861 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
862 }
863 return false;
864}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000865
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000866bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
867 SMLoc &EndLoc)
868{
869 AsmToken Tok = Parser.getTok();
870 if (!Tok.is(AsmToken::Identifier))
871 return false;
872
873 StringRef name = Tok.getString();
874
875 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
876
877 if (VK == SparcMCExpr::VK_Sparc_None)
878 return false;
879
880 Parser.Lex(); // Eat the identifier.
881 if (Parser.getTok().getKind() != AsmToken::LParen)
882 return false;
883
884 Parser.Lex(); // Eat the LParen token.
885 const MCExpr *subExpr;
886 if (Parser.parseParenExpression(subExpr, EndLoc))
887 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000888
889 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
890
891 switch(VK) {
892 default: break;
893 case SparcMCExpr::VK_Sparc_LO:
894 VK = (hasGOTReference(subExpr)
895 ? SparcMCExpr::VK_Sparc_PC10
896 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
897 break;
898 case SparcMCExpr::VK_Sparc_HI:
899 VK = (hasGOTReference(subExpr)
900 ? SparcMCExpr::VK_Sparc_PC22
901 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
902 break;
903 }
904
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000905 EVal = SparcMCExpr::Create(VK, subExpr, getContext());
906 return true;
907}
908
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000909
910extern "C" void LLVMInitializeSparcAsmParser() {
911 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
912 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
913}
914
915#define GET_REGISTER_MATCHER
916#define GET_MATCHER_IMPLEMENTATION
917#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000918
David Blaikie960ea3f2014-06-08 16:18:35 +0000919unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
920 unsigned Kind) {
921 SparcOperand &Op = (SparcOperand &)GOp;
922 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000923 switch (Kind) {
924 default: break;
925 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +0000926 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000927 return MCTargetAsmParser::Match_Success;
928 break;
929 case MCK_QFPRegs:
930 if (SparcOperand::MorphToQuadReg(Op))
931 return MCTargetAsmParser::Match_Success;
932 break;
933 }
934 }
935 return Match_InvalidOperand;
936}