| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 1 | //=- ARMScheduleA9.td - ARM Cortex-A9 Scheduling Definitions -*- tablegen -*-=// |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 2 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 7 | // |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the itinerary class data for the ARM Cortex A9 processors. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | // |
| 15 | // Ad-hoc scheduling information derived from pretty vague "Cortex-A9 Technical |
| 16 | // Reference Manual". |
| 17 | // |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 18 | // Functional units |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 19 | def A9_Pipe0 : FuncUnit; // pipeline 0 |
| 20 | def A9_Pipe1 : FuncUnit; // pipeline 1 |
| 21 | def A9_LSPipe : FuncUnit; // LS pipe |
| 22 | def A9_NPipe : FuncUnit; // NEON ALU/MUL pipe |
| 23 | def A9_DRegsVFP: FuncUnit; // FP register set, VFP side |
| 24 | def A9_DRegsN : FuncUnit; // FP register set, NEON side |
| 25 | |
| 26 | // Dual issue pipeline represented by A9_Pipe0 | A9_Pipe1 |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 27 | // |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 28 | def CortexA9Itineraries : ProcessorItineraries< |
| Evan Cheng | 0097dd0 | 2010-09-28 23:50:49 +0000 | [diff] [blame] | 29 | [A9_NPipe, A9_DRegsN, A9_DRegsVFP, A9_LSPipe, A9_Pipe0, A9_Pipe1], [], [ |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 30 | // Two fully-pipelined integer ALU pipelines |
| 31 | // FIXME: There are no operand latencies for these instructions at all! |
| 32 | // |
| 33 | // Move instructions, unconditional |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 34 | InstrItinData<IIC_iMOVi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [1]>, |
| Evan Cheng | 1d35ad6 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 35 | InstrItinData<IIC_iMOVix2 , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>, |
| Evan Cheng | e37da03 | 2010-09-24 22:41:41 +0000 | [diff] [blame] | 36 | InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2]>, |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 37 | InstrItinData<IIC_iMOVr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [1, 1]>, |
| 38 | InstrItinData<IIC_iMOVsi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [1, 1]>, |
| 39 | InstrItinData<IIC_iMOVsr , [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [2, 2, 1]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 40 | // |
| 41 | // No operand cycles |
| 42 | InstrItinData<IIC_iALUx , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>]>, |
| 43 | // |
| 44 | // Binary Instructions that produce a result |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 45 | InstrItinData<IIC_iALUi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 2]>, |
| 46 | InstrItinData<IIC_iALUr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 2, 2]>, |
| 47 | InstrItinData<IIC_iALUsi, [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [2, 2, 1]>, |
| 48 | InstrItinData<IIC_iALUsr,[InstrStage<3, [A9_Pipe0, A9_Pipe1]>], [2, 2, 1, 1]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 49 | // |
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame^] | 50 | // Bitwise Instructions that produce a result |
| 51 | InstrItinData<IIC_iBITi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 2]>, |
| 52 | InstrItinData<IIC_iBITr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 2, 2]>, |
| 53 | InstrItinData<IIC_iBITsi, [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [2, 2, 1]>, |
| 54 | InstrItinData<IIC_iBITsr,[InstrStage<3, [A9_Pipe0, A9_Pipe1]>], [2, 2, 1, 1]>, |
| 55 | // |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 56 | // Unary Instructions that produce a result |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 57 | InstrItinData<IIC_iUNAr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 2]>, |
| 58 | InstrItinData<IIC_iUNAsi , [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [2, 1]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 59 | // |
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 60 | // Zero and sign extension instructions |
| 61 | InstrItinData<IIC_iEXTr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 1]>, |
| Evan Cheng | 48cc216 | 2010-09-25 01:09:28 +0000 | [diff] [blame] | 62 | InstrItinData<IIC_iEXTAr, [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [3, 1, 1]>, |
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame^] | 63 | InstrItinData<IIC_iEXTAsr,[InstrStage<2, [A9_Pipe0, A9_Pipe1]>],[3, 1, 1, 1]>, |
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 64 | // |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 65 | // Compare instructions |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 66 | InstrItinData<IIC_iCMPi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2]>, |
| 67 | InstrItinData<IIC_iCMPr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 2]>, |
| 68 | InstrItinData<IIC_iCMPsi , [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [2, 1]>, |
| 69 | InstrItinData<IIC_iCMPsr , [InstrStage<3, [A9_Pipe0, A9_Pipe1]>], [2, 1, 1]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 70 | // |
| 71 | // Move instructions, conditional |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 72 | InstrItinData<IIC_iCMOVi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2]>, |
| 73 | InstrItinData<IIC_iCMOVr , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 1]>, |
| 74 | InstrItinData<IIC_iCMOVsi , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [2, 1]>, |
| 75 | InstrItinData<IIC_iCMOVsr , [InstrStage<2, [A9_Pipe0, A9_Pipe1]>], [2, 1, 1]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 76 | |
| 77 | // Integer multiply pipeline |
| 78 | // |
| 79 | InstrItinData<IIC_iMUL16 , [InstrStage<1, [A9_Pipe1], 0>, |
| 80 | InstrStage<2, [A9_Pipe0]>], [4, 1, 1]>, |
| 81 | InstrItinData<IIC_iMAC16 , [InstrStage<1, [A9_Pipe1], 0>, |
| 82 | InstrStage<2, [A9_Pipe0]>], [4, 1, 1, 2]>, |
| 83 | InstrItinData<IIC_iMUL32 , [InstrStage<1, [A9_Pipe1], 0>, |
| 84 | InstrStage<2, [A9_Pipe0]>], [4, 1, 1]>, |
| 85 | InstrItinData<IIC_iMAC32 , [InstrStage<1, [A9_Pipe1], 0>, |
| 86 | InstrStage<2, [A9_Pipe0]>], [4, 1, 1, 2]>, |
| 87 | InstrItinData<IIC_iMUL64 , [InstrStage<2, [A9_Pipe1], 0>, |
| 88 | InstrStage<3, [A9_Pipe0]>], [4, 5, 1, 1]>, |
| 89 | InstrItinData<IIC_iMAC64 , [InstrStage<2, [A9_Pipe1], 0>, |
| 90 | InstrStage<3, [A9_Pipe0]>], [4, 5, 1, 1]>, |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 91 | // Integer load pipeline |
| 92 | // FIXME: The timings are some rough approximations |
| 93 | // |
| 94 | // Immediate offset |
| 95 | InstrItinData<IIC_iLoadi , [InstrStage<1, [A9_Pipe1]>, |
| 96 | InstrStage<1, [A9_LSPipe]>], [3, 1]>, |
| 97 | // |
| 98 | // Register offset |
| 99 | InstrItinData<IIC_iLoadr , [InstrStage<1, [A9_Pipe1]>, |
| 100 | InstrStage<1, [A9_LSPipe]>], [3, 1, 1]>, |
| 101 | // |
| 102 | // Scaled register offset |
| 103 | InstrItinData<IIC_iLoadsi , [InstrStage<1, [A9_Pipe1]>, |
| 104 | InstrStage<2, [A9_LSPipe]>], [4, 1, 1]>, |
| 105 | // |
| 106 | // Immediate offset with update |
| 107 | InstrItinData<IIC_iLoadiu , [InstrStage<1, [A9_Pipe1]>, |
| 108 | InstrStage<2, [A9_LSPipe]>], [3, 2, 1]>, |
| 109 | // |
| 110 | // Register offset with update |
| 111 | InstrItinData<IIC_iLoadru , [InstrStage<1, [A9_Pipe1]>, |
| 112 | InstrStage<2, [A9_LSPipe]>], [3, 2, 1, 1]>, |
| 113 | // |
| 114 | // Scaled register offset with update |
| 115 | InstrItinData<IIC_iLoadsiu , [InstrStage<1, [A9_Pipe1]>, |
| 116 | InstrStage<2, [A9_LSPipe]>], [4, 3, 1, 1]>, |
| 117 | // |
| 118 | // Load multiple |
| 119 | InstrItinData<IIC_iLoadm , [InstrStage<1, [A9_Pipe1]>, |
| 120 | InstrStage<1, [A9_LSPipe]>]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 121 | |
| Evan Cheng | 722cd12 | 2010-09-08 22:57:08 +0000 | [diff] [blame] | 122 | // |
| 123 | // Load multiple plus branch |
| 124 | InstrItinData<IIC_iLoadmBr , [InstrStage<1, [A9_Pipe1]>, |
| 125 | InstrStage<1, [A9_LSPipe]>, |
| 126 | InstrStage<1, [A9_Pipe0, A9_Pipe1]>]>, |
| 127 | |
| Evan Cheng | e37da03 | 2010-09-24 22:41:41 +0000 | [diff] [blame] | 128 | // |
| 129 | // iLoadi + iALUr for t2LDRpci_pic. |
| 130 | InstrItinData<IIC_iLoadiALU, [InstrStage<1, [A9_Pipe1]>, |
| 131 | InstrStage<1, [A9_LSPipe]>, |
| 132 | InstrStage<1, [A9_Pipe0, A9_Pipe1]>], [4, 1]>, |
| 133 | |
| Anton Korobeynikov | 2a21aef | 2010-05-29 19:25:34 +0000 | [diff] [blame] | 134 | // Integer store pipeline |
| 135 | /// |
| 136 | // Immediate offset |
| 137 | InstrItinData<IIC_iStorei , [InstrStage<1, [A9_Pipe1]>, |
| 138 | InstrStage<1, [A9_LSPipe]>], [3, 1]>, |
| 139 | // |
| 140 | // Register offset |
| 141 | InstrItinData<IIC_iStorer , [InstrStage<1, [ A9_Pipe1]>, |
| 142 | InstrStage<1, [A9_LSPipe]>], [3, 1, 1]>, |
| 143 | // |
| 144 | // Scaled register offset |
| 145 | InstrItinData<IIC_iStoresi , [InstrStage<1, [A9_Pipe1]>, |
| 146 | InstrStage<2, [A9_LSPipe]>], [3, 1, 1]>, |
| 147 | // |
| 148 | // Immediate offset with update |
| 149 | InstrItinData<IIC_iStoreiu , [InstrStage<1, [A9_Pipe1]>, |
| 150 | InstrStage<1, [A9_LSPipe]>], [2, 3, 1]>, |
| 151 | // |
| 152 | // Register offset with update |
| 153 | InstrItinData<IIC_iStoreru , [InstrStage<1, [A9_Pipe1]>, |
| 154 | InstrStage<1, [A9_LSPipe]>], [2, 3, 1, 1]>, |
| 155 | // |
| 156 | // Scaled register offset with update |
| 157 | InstrItinData<IIC_iStoresiu, [InstrStage<1, [A9_Pipe1]>, |
| 158 | InstrStage<2, [A9_LSPipe]>], [3, 3, 1, 1]>, |
| 159 | // |
| 160 | // Store multiple |
| 161 | InstrItinData<IIC_iStorem , [InstrStage<1, [A9_Pipe1]>, |
| 162 | InstrStage<1, [A9_LSPipe]>]>, |
| Anton Korobeynikov | 94d7fd8 | 2010-05-29 19:25:17 +0000 | [diff] [blame] | 163 | // Branch |
| 164 | // |
| 165 | // no delay slots, so the latency of a branch is unimportant |
| 166 | InstrItinData<IIC_Br , [InstrStage<1, [A9_Pipe0, A9_Pipe1]>]>, |
| 167 | |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 168 | // VFP and NEON shares the same register file. This means that every VFP |
| 169 | // instruction should wait for full completion of the consecutive NEON |
| 170 | // instruction and vice-versa. We model this behavior with two artificial FUs: |
| 171 | // DRegsVFP and DRegsVFP. |
| 172 | // |
| 173 | // Every VFP instruction: |
| 174 | // - Acquires DRegsVFP resource for 1 cycle |
| 175 | // - Reserves DRegsN resource for the whole duration (including time to |
| 176 | // register file writeback!). |
| 177 | // Every NEON instruction does the same but with FUs swapped. |
| 178 | // |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 179 | // Since the reserved FU cannot be acquired, this models precisely |
| 180 | // "cross-domain" stalls. |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 181 | |
| 182 | // VFP |
| 183 | // Issue through integer pipeline, and execute in NEON unit. |
| 184 | |
| 185 | // FP Special Register to Integer Register File Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 186 | InstrItinData<IIC_fpSTAT , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 187 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 188 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 189 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 190 | // |
| 191 | // Single-precision FP Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 192 | InstrItinData<IIC_fpUNA32 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 193 | // Extra latency cycles since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 194 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 195 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 196 | InstrStage<1, [A9_NPipe]>], [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 197 | // |
| 198 | // Double-precision FP Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 199 | InstrItinData<IIC_fpUNA64 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 200 | // Extra latency cycles since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 201 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 202 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 203 | InstrStage<1, [A9_NPipe]>], [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 204 | |
| 205 | // |
| 206 | // Single-precision FP Compare |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 207 | InstrItinData<IIC_fpCMP32 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 208 | // Extra latency cycles since wbck is 4 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 209 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 210 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 211 | InstrStage<1, [A9_NPipe]>], [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 212 | // |
| 213 | // Double-precision FP Compare |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 214 | InstrItinData<IIC_fpCMP64 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 215 | // Extra latency cycles since wbck is 4 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 216 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 217 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 218 | InstrStage<1, [A9_NPipe]>], [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 219 | // |
| 220 | // Single to Double FP Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 221 | InstrItinData<IIC_fpCVTSD , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 222 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 223 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 224 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 225 | // |
| 226 | // Double to Single FP Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 227 | InstrItinData<IIC_fpCVTDS , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 228 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 229 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 230 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 231 | |
| 232 | // |
| 233 | // Single to Half FP Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 234 | InstrItinData<IIC_fpCVTSH , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 235 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 236 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 237 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 238 | // |
| 239 | // Half to Single FP Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 240 | InstrItinData<IIC_fpCVTHS , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 241 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 242 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 243 | InstrStage<1, [A9_NPipe]>], [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 244 | |
| 245 | // |
| 246 | // Single-Precision FP to Integer Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 247 | InstrItinData<IIC_fpCVTSI , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 248 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 249 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 250 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 251 | // |
| 252 | // Double-Precision FP to Integer Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 253 | InstrItinData<IIC_fpCVTDI , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 254 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 255 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 256 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 257 | // |
| 258 | // Integer to Single-Precision FP Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 259 | InstrItinData<IIC_fpCVTIS , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 260 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 261 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 262 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 263 | // |
| 264 | // Integer to Double-Precision FP Convert |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 265 | InstrItinData<IIC_fpCVTID , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 266 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 267 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 268 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 269 | // |
| 270 | // Single-precision FP ALU |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 271 | InstrItinData<IIC_fpALU32 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 272 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 273 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 274 | InstrStage<1, [A9_NPipe]>], [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 275 | // |
| 276 | // Double-precision FP ALU |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 277 | InstrItinData<IIC_fpALU64 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 278 | InstrStage<5, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 279 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 280 | InstrStage<1, [A9_NPipe]>], [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 281 | // |
| 282 | // Single-precision FP Multiply |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 283 | InstrItinData<IIC_fpMUL32 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 284 | InstrStage<6, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 285 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 286 | InstrStage<1, [A9_NPipe]>], [5, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 287 | // |
| 288 | // Double-precision FP Multiply |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 289 | InstrItinData<IIC_fpMUL64 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 290 | InstrStage<7, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 291 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 292 | InstrStage<2, [A9_NPipe]>], [6, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 293 | // |
| 294 | // Single-precision FP MAC |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 295 | InstrItinData<IIC_fpMAC32 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 296 | InstrStage<9, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 297 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 298 | InstrStage<1, [A9_NPipe]>], [8, 0, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 299 | // |
| 300 | // Double-precision FP MAC |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 301 | InstrItinData<IIC_fpMAC64 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 302 | InstrStage<10, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 303 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 304 | InstrStage<2, [A9_NPipe]>], [9, 0, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 305 | // |
| 306 | // Single-precision FP DIV |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 307 | InstrItinData<IIC_fpDIV32 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 308 | InstrStage<16, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 309 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 310 | InstrStage<10, [A9_NPipe]>], [15, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 311 | // |
| 312 | // Double-precision FP DIV |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 313 | InstrItinData<IIC_fpDIV64 , [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 314 | InstrStage<26, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 315 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 316 | InstrStage<20, [A9_NPipe]>], [25, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 317 | // |
| 318 | // Single-precision FP SQRT |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 319 | InstrItinData<IIC_fpSQRT32, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 320 | InstrStage<18, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 321 | InstrStage<1, [A9_Pipe1]>, |
| 322 | InstrStage<13, [A9_NPipe]>], [17, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 323 | // |
| 324 | // Double-precision FP SQRT |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 325 | InstrItinData<IIC_fpSQRT64, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 326 | InstrStage<33, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 327 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 328 | InstrStage<28, [A9_NPipe]>], [32, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 329 | |
| 330 | // |
| 331 | // Integer to Single-precision Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 332 | InstrItinData<IIC_fpMOVIS, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 333 | // Extra 1 latency cycle since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 334 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 335 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 336 | InstrStage<1, [A9_NPipe]>], [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 337 | // |
| 338 | // Integer to Double-precision Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 339 | InstrItinData<IIC_fpMOVID, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 340 | // Extra 1 latency cycle since wbck is 2 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 341 | InstrStage<3, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 342 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 343 | InstrStage<1, [A9_NPipe]>], [1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 344 | // |
| 345 | // Single-precision to Integer Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 346 | InstrItinData<IIC_fpMOVSI, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 347 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 348 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 349 | InstrStage<1, [A9_NPipe]>], [1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 350 | // |
| 351 | // Double-precision to Integer Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 352 | InstrItinData<IIC_fpMOVDI, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 353 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 354 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 355 | InstrStage<1, [A9_NPipe]>], [1, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 356 | // |
| 357 | // Single-precision FP Load |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 358 | InstrItinData<IIC_fpLoad32, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 359 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 360 | InstrStage<1, [A9_Pipe1], 0>, |
| 361 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 362 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 363 | // |
| 364 | // Double-precision FP Load |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 365 | InstrItinData<IIC_fpLoad64, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 366 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 367 | InstrStage<1, [A9_Pipe1], 0>, |
| 368 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 369 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 370 | // |
| 371 | // FP Load Multiple |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 372 | InstrItinData<IIC_fpLoadm, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 373 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 374 | InstrStage<1, [A9_Pipe1], 0>, |
| 375 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 376 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 377 | // |
| 378 | // Single-precision FP Store |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 379 | InstrItinData<IIC_fpStore32,[InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 380 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 381 | InstrStage<1, [A9_Pipe1], 0>, |
| 382 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 383 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 384 | // |
| 385 | // Double-precision FP Store |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 386 | InstrItinData<IIC_fpStore64,[InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 387 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 388 | InstrStage<1, [A9_Pipe1], 0>, |
| 389 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 390 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 391 | // |
| 392 | // FP Store Multiple |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 393 | InstrItinData<IIC_fpStorem, [InstrStage<1, [A9_DRegsVFP], 0, Required>, |
| 394 | InstrStage<2, [A9_DRegsN], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 395 | InstrStage<1, [A9_Pipe1], 0>, |
| 396 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 397 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 398 | // NEON |
| 399 | // Issue through integer pipeline, and execute in NEON unit. |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 400 | // FIXME: Neon pipeline and LdSt unit are multiplexed. |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 401 | // Add some syntactic sugar to model this! |
| 402 | // VLD1 |
| 403 | // FIXME: We don't model this instruction properly |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 404 | InstrItinData<IIC_VLD1, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| 405 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 406 | InstrStage<1, [A9_Pipe1], 0>, |
| 407 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 408 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 409 | // |
| 410 | // VLD2 |
| 411 | // FIXME: We don't model this instruction properly |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 412 | InstrItinData<IIC_VLD2, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 413 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 414 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 415 | InstrStage<1, [A9_Pipe1], 0>, |
| 416 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 417 | InstrStage<1, [A9_NPipe]>], [2, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 418 | // |
| 419 | // VLD3 |
| 420 | // FIXME: We don't model this instruction properly |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 421 | InstrItinData<IIC_VLD3, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 422 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 423 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 424 | InstrStage<1, [A9_Pipe1], 0>, |
| 425 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 426 | InstrStage<1, [A9_NPipe]>], [2, 2, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 427 | // |
| 428 | // VLD4 |
| 429 | // FIXME: We don't model this instruction properly |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 430 | InstrItinData<IIC_VLD4, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 431 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 432 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 433 | InstrStage<1, [A9_Pipe1], 0>, |
| 434 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 435 | InstrStage<1, [A9_NPipe]>], [2, 2, 2, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 436 | // |
| 437 | // VST |
| 438 | // FIXME: We don't model this instruction properly |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 439 | InstrItinData<IIC_VST, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 440 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 441 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | a09d954 | 2010-05-29 19:25:39 +0000 | [diff] [blame] | 442 | InstrStage<1, [A9_Pipe1], 0>, |
| 443 | InstrStage<1, [A9_LSPipe]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 444 | InstrStage<1, [A9_NPipe]>]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 445 | // |
| 446 | // Double-register Integer Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 447 | InstrItinData<IIC_VUNAiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 448 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 449 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 450 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 451 | InstrStage<1, [A9_NPipe]>], [4, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 452 | // |
| 453 | // Quad-register Integer Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 454 | InstrItinData<IIC_VUNAiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 455 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 456 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 457 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 458 | InstrStage<1, [A9_NPipe]>], [4, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 459 | // |
| 460 | // Double-register Integer Q-Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 461 | InstrItinData<IIC_VQUNAiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 462 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 463 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 464 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 465 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 466 | // |
| 467 | // Quad-register Integer CountQ-Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 468 | InstrItinData<IIC_VQUNAiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 469 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 470 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 471 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 472 | InstrStage<1, [A9_NPipe]>], [4, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 473 | // |
| 474 | // Double-register Integer Binary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 475 | InstrItinData<IIC_VBINiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 476 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 477 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 478 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 479 | InstrStage<1, [A9_NPipe]>], [3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 480 | // |
| 481 | // Quad-register Integer Binary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 482 | InstrItinData<IIC_VBINiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 483 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 484 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 485 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 486 | InstrStage<1, [A9_NPipe]>], [3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 487 | // |
| 488 | // Double-register Integer Subtract |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 489 | InstrItinData<IIC_VSUBiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 490 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 491 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 492 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 493 | InstrStage<1, [A9_NPipe]>], [3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 494 | // |
| 495 | // Quad-register Integer Subtract |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 496 | InstrItinData<IIC_VSUBiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 497 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 498 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 499 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 500 | InstrStage<1, [A9_NPipe]>], [3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 501 | // |
| 502 | // Double-register Integer Shift |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 503 | InstrItinData<IIC_VSHLiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 504 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 505 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 506 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 507 | InstrStage<1, [A9_NPipe]>], [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 508 | // |
| 509 | // Quad-register Integer Shift |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 510 | InstrItinData<IIC_VSHLiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 511 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 512 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 513 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 514 | InstrStage<1, [A9_NPipe]>], [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 515 | // |
| 516 | // Double-register Integer Shift (4 cycle) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 517 | InstrItinData<IIC_VSHLi4D, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 518 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 519 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 520 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 521 | InstrStage<1, [A9_NPipe]>], [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 522 | // |
| 523 | // Quad-register Integer Shift (4 cycle) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 524 | InstrItinData<IIC_VSHLi4Q, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 525 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 526 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 527 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 528 | InstrStage<1, [A9_NPipe]>], [4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 529 | // |
| 530 | // Double-register Integer Binary (4 cycle) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 531 | InstrItinData<IIC_VBINi4D, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 532 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 533 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 534 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 535 | InstrStage<1, [A9_NPipe]>], [4, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 536 | // |
| 537 | // Quad-register Integer Binary (4 cycle) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 538 | InstrItinData<IIC_VBINi4Q, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 539 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 540 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 541 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 542 | InstrStage<1, [A9_NPipe]>], [4, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 543 | // |
| 544 | // Double-register Integer Subtract (4 cycle) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 545 | InstrItinData<IIC_VSUBiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 546 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 547 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 548 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 549 | InstrStage<1, [A9_NPipe]>], [4, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 550 | // |
| 551 | // Quad-register Integer Subtract (4 cycle) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 552 | InstrItinData<IIC_VSUBiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 553 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 554 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 555 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 556 | InstrStage<1, [A9_NPipe]>], [4, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 557 | |
| 558 | // |
| 559 | // Double-register Integer Count |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 560 | InstrItinData<IIC_VCNTiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 561 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 562 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 563 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 564 | InstrStage<1, [A9_NPipe]>], [3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 565 | // |
| 566 | // Quad-register Integer Count |
| 567 | // Result written in N3, but that is relative to the last cycle of multicycle, |
| 568 | // so we use 4 for those cases |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 569 | InstrItinData<IIC_VCNTiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 570 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 571 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 572 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 573 | InstrStage<2, [A9_NPipe]>], [4, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 574 | // |
| 575 | // Double-register Absolute Difference and Accumulate |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 576 | InstrItinData<IIC_VABAD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 577 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 578 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 579 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 580 | InstrStage<1, [A9_NPipe]>], [6, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 581 | // |
| 582 | // Quad-register Absolute Difference and Accumulate |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 583 | InstrItinData<IIC_VABAQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 584 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 585 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 586 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 587 | InstrStage<2, [A9_NPipe]>], [6, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 588 | // |
| 589 | // Double-register Integer Pair Add Long |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 590 | InstrItinData<IIC_VPALiD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 591 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 592 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 593 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 594 | InstrStage<1, [A9_NPipe]>], [6, 3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 595 | // |
| 596 | // Quad-register Integer Pair Add Long |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 597 | InstrItinData<IIC_VPALiQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 598 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 599 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 600 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 601 | InstrStage<2, [A9_NPipe]>], [6, 3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 602 | |
| 603 | // |
| 604 | // Double-register Integer Multiply (.8, .16) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 605 | InstrItinData<IIC_VMULi16D, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 606 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 607 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 608 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 609 | InstrStage<1, [A9_NPipe]>], [6, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 610 | // |
| 611 | // Quad-register Integer Multiply (.8, .16) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 612 | InstrItinData<IIC_VMULi16Q, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 613 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 614 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 615 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 616 | InstrStage<2, [A9_NPipe]>], [7, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 617 | |
| 618 | // |
| 619 | // Double-register Integer Multiply (.32) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 620 | InstrItinData<IIC_VMULi32D, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 621 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 622 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 623 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 624 | InstrStage<2, [A9_NPipe]>], [7, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 625 | // |
| 626 | // Quad-register Integer Multiply (.32) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 627 | InstrItinData<IIC_VMULi32Q, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 628 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 629 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 630 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 631 | InstrStage<4, [A9_NPipe]>], [9, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 632 | // |
| 633 | // Double-register Integer Multiply-Accumulate (.8, .16) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 634 | InstrItinData<IIC_VMACi16D, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 635 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 636 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 637 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 638 | InstrStage<1, [A9_NPipe]>], [6, 3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 639 | // |
| 640 | // Double-register Integer Multiply-Accumulate (.32) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 641 | InstrItinData<IIC_VMACi32D, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 642 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 643 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 644 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 645 | InstrStage<2, [A9_NPipe]>], [7, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 646 | // |
| 647 | // Quad-register Integer Multiply-Accumulate (.8, .16) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 648 | InstrItinData<IIC_VMACi16Q, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 649 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 650 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 651 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 652 | InstrStage<2, [A9_NPipe]>], [7, 3, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 653 | // |
| 654 | // Quad-register Integer Multiply-Accumulate (.32) |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 655 | InstrItinData<IIC_VMACi32Q, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 656 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 657 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 658 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 659 | InstrStage<4, [A9_NPipe]>], [9, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 660 | // |
| 661 | // Move Immediate |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 662 | InstrItinData<IIC_VMOVImm, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 663 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 664 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 665 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 666 | InstrStage<1, [A9_NPipe]>], [3]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 667 | // |
| 668 | // Double-register Permute Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 669 | InstrItinData<IIC_VMOVD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 670 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 671 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 672 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 673 | InstrStage<1, [A9_LSPipe]>], [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 674 | // |
| 675 | // Quad-register Permute Move |
| 676 | // Result written in N2, but that is relative to the last cycle of multicycle, |
| 677 | // so we use 3 for those cases |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 678 | InstrItinData<IIC_VMOVQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 679 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 680 | InstrStage<4, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 681 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 682 | InstrStage<2, [A9_NPipe]>], [3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 683 | // |
| 684 | // Integer to Single-precision Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 685 | InstrItinData<IIC_VMOVIS , [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 686 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 687 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 688 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 689 | InstrStage<1, [A9_NPipe]>], [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 690 | // |
| 691 | // Integer to Double-precision Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 692 | InstrItinData<IIC_VMOVID , [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 693 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 694 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 695 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 696 | InstrStage<1, [A9_NPipe]>], [2, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 697 | // |
| 698 | // Single-precision to Integer Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 699 | InstrItinData<IIC_VMOVSI , [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 700 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 701 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 702 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 703 | InstrStage<1, [A9_NPipe]>], [2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 704 | // |
| 705 | // Double-precision to Integer Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 706 | InstrItinData<IIC_VMOVDI , [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 707 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 708 | InstrStage<3, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 709 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 710 | InstrStage<1, [A9_NPipe]>], [2, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 711 | // |
| 712 | // Integer to Lane Move |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 713 | InstrItinData<IIC_VMOVISL , [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 714 | // FIXME: all latencies are arbitrary, no information is available |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 715 | InstrStage<4, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 716 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 717 | InstrStage<2, [A9_NPipe]>], [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 718 | |
| 719 | // |
| 720 | // Double-register FP Unary |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 721 | InstrItinData<IIC_VUNAD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 722 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 723 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 724 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 725 | InstrStage<1, [A9_NPipe]>], [5, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 726 | // |
| 727 | // Quad-register FP Unary |
| 728 | // Result written in N5, but that is relative to the last cycle of multicycle, |
| 729 | // so we use 6 for those cases |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 730 | InstrItinData<IIC_VUNAQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 731 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 732 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 733 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 734 | InstrStage<2, [A9_NPipe]>], [6, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 735 | // |
| 736 | // Double-register FP Binary |
| 737 | // FIXME: We're using this itin for many instructions and [2, 2] here is too |
| 738 | // optimistic. |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 739 | InstrItinData<IIC_VBIND, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 740 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 741 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 742 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 743 | InstrStage<1, [A9_NPipe]>], [5, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 744 | // |
| 745 | // Quad-register FP Binary |
| 746 | // Result written in N5, but that is relative to the last cycle of multicycle, |
| 747 | // so we use 6 for those cases |
| 748 | // FIXME: We're using this itin for many instructions and [2, 2] here is too |
| 749 | // optimistic. |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 750 | InstrItinData<IIC_VBINQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 751 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 752 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 753 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 754 | InstrStage<2, [A9_NPipe]>], [6, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 755 | // |
| 756 | // Double-register FP Multiple-Accumulate |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 757 | InstrItinData<IIC_VMACD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 758 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 759 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 760 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 761 | InstrStage<2, [A9_NPipe]>], [6, 3, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 762 | // |
| 763 | // Quad-register FP Multiple-Accumulate |
| 764 | // Result written in N9, but that is relative to the last cycle of multicycle, |
| 765 | // so we use 10 for those cases |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 766 | InstrItinData<IIC_VMACQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 767 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 768 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 769 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 770 | InstrStage<4, [A9_NPipe]>], [8, 4, 2, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 771 | // |
| 772 | // Double-register Reciprical Step |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 773 | InstrItinData<IIC_VRECSD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 774 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 775 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 776 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 777 | InstrStage<2, [A9_NPipe]>], [6, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 778 | // |
| 779 | // Quad-register Reciprical Step |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 780 | InstrItinData<IIC_VRECSQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 781 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 782 | InstrStage<10, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 783 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 784 | InstrStage<4, [A9_NPipe]>], [8, 2, 2]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 785 | // |
| 786 | // Double-register Permute |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 787 | InstrItinData<IIC_VPERMD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 788 | // Extra latency cycles since wbck is 6 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 789 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 790 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 791 | InstrStage<1, [A9_NPipe]>], [2, 2, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 792 | // |
| 793 | // Quad-register Permute |
| 794 | // Result written in N2, but that is relative to the last cycle of multicycle, |
| 795 | // so we use 3 for those cases |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 796 | InstrItinData<IIC_VPERMQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 797 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 798 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 799 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 800 | InstrStage<2, [A9_NPipe]>], [3, 3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 801 | // |
| 802 | // Quad-register Permute (3 cycle issue) |
| 803 | // Result written in N2, but that is relative to the last cycle of multicycle, |
| 804 | // so we use 4 for those cases |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 805 | InstrItinData<IIC_VPERMQ3, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 806 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 807 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 808 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 809 | InstrStage<3, [A9_LSPipe]>], [4, 4, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 810 | |
| 811 | // |
| 812 | // Double-register VEXT |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 813 | InstrItinData<IIC_VEXTD, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 814 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 815 | InstrStage<7, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 816 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 817 | InstrStage<1, [A9_NPipe]>], [2, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 818 | // |
| 819 | // Quad-register VEXT |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 820 | InstrItinData<IIC_VEXTQ, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 821 | // Extra latency cycles since wbck is 9 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 822 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 823 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 824 | InstrStage<2, [A9_NPipe]>], [3, 1, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 825 | // |
| 826 | // VTB |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 827 | InstrItinData<IIC_VTB1, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 828 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 829 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 830 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 831 | InstrStage<2, [A9_NPipe]>], [3, 2, 1]>, |
| 832 | InstrItinData<IIC_VTB2, [InstrStage<2, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 833 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 834 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 835 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 836 | InstrStage<2, [A9_NPipe]>], [3, 2, 2, 1]>, |
| 837 | InstrItinData<IIC_VTB3, [InstrStage<2, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 838 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 839 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 840 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 841 | InstrStage<3, [A9_NPipe]>], [4, 2, 2, 3, 1]>, |
| 842 | InstrItinData<IIC_VTB4, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 843 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 844 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 845 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 846 | InstrStage<3, [A9_NPipe]>], [4, 2, 2, 3, 3, 1]>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 847 | // |
| 848 | // VTBX |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 849 | InstrItinData<IIC_VTBX1, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 850 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 851 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 852 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 853 | InstrStage<2, [A9_NPipe]>], [3, 1, 2, 1]>, |
| 854 | InstrItinData<IIC_VTBX2, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 855 | // Extra latency cycles since wbck is 7 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 856 | InstrStage<8, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 857 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 858 | InstrStage<2, [A9_NPipe]>], [3, 1, 2, 2, 1]>, |
| 859 | InstrItinData<IIC_VTBX3, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 860 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 861 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 862 | InstrStage<1, [A9_Pipe1]>, |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 863 | InstrStage<3, [A9_NPipe]>], [4, 1, 2, 2, 3, 1]>, |
| 864 | InstrItinData<IIC_VTBX4, [InstrStage<1, [A9_DRegsN], 0, Required>, |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 865 | // Extra latency cycles since wbck is 8 cycles |
| Anton Korobeynikov | 7d62e33 | 2010-04-18 20:31:01 +0000 | [diff] [blame] | 866 | InstrStage<9, [A9_DRegsVFP], 0, Reserved>, |
| Anton Korobeynikov | d4c7cce | 2010-05-29 19:25:29 +0000 | [diff] [blame] | 867 | InstrStage<1, [A9_Pipe1]>, |
| Jim Grosbach | 7ea5fc0 | 2010-06-28 04:27:01 +0000 | [diff] [blame] | 868 | InstrStage<2, [A9_NPipe]>], [4, 1, 2, 2, 3, 3, 1]> |
| Anton Korobeynikov | 090323a | 2010-04-07 18:22:11 +0000 | [diff] [blame] | 869 | ]>; |