Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 1 | //===- llvm/lib/Target/X86/X86CallLowering.cpp - Call lowering ------------===// |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 9 | // |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 10 | /// \file |
| 11 | /// This file implements the lowering of LLVM calls to machine code calls for |
| 12 | /// GlobalISel. |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 13 | // |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "X86CallLowering.h" |
Igor Breger | 8a924be | 2017-03-23 12:13:29 +0000 | [diff] [blame] | 17 | #include "X86CallingConv.h" |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
| 19 | #include "X86InstrInfo.h" |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 20 | #include "X86RegisterInfo.h" |
| 21 | #include "X86Subtarget.h" |
| 22 | #include "llvm/ADT/ArrayRef.h" |
| 23 | #include "llvm/ADT/SmallVector.h" |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/Analysis.h" |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/CallingConvLower.h" |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/GlobalISel/Utils.h" |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/LowLevelType.h" |
| 29 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 30 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 31 | #include "llvm/CodeGen/MachineFunction.h" |
| 32 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 33 | #include "llvm/CodeGen/MachineMemOperand.h" |
| 34 | #include "llvm/CodeGen/MachineOperand.h" |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Igor Breger | 8a924be | 2017-03-23 12:13:29 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineValueType.h" |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/ValueTypes.h" |
| 38 | #include "llvm/IR/Attributes.h" |
| 39 | #include "llvm/IR/DataLayout.h" |
| 40 | #include "llvm/IR/Function.h" |
| 41 | #include "llvm/IR/Value.h" |
| 42 | #include "llvm/MC/MCRegisterInfo.h" |
| 43 | #include "llvm/Support/LowLevelTypeImpl.h" |
| 44 | #include "llvm/Target/TargetInstrInfo.h" |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 45 | #include "llvm/Target/TargetSubtargetInfo.h" |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 46 | #include <cassert> |
| 47 | #include <cstdint> |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 48 | |
| 49 | using namespace llvm; |
| 50 | |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 51 | #include "X86GenCallingConv.inc" |
| 52 | |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 53 | X86CallLowering::X86CallLowering(const X86TargetLowering &TLI) |
| 54 | : CallLowering(&TLI) {} |
| 55 | |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 56 | bool X86CallLowering::splitToValueTypes(const ArgInfo &OrigArg, |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 57 | SmallVectorImpl<ArgInfo> &SplitArgs, |
| 58 | const DataLayout &DL, |
| 59 | MachineRegisterInfo &MRI, |
| 60 | SplitArgTy PerformArgSplit) const { |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 61 | const X86TargetLowering &TLI = *getTLI<X86TargetLowering>(); |
| 62 | LLVMContext &Context = OrigArg.Ty->getContext(); |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 63 | |
| 64 | SmallVector<EVT, 4> SplitVTs; |
| 65 | SmallVector<uint64_t, 4> Offsets; |
| 66 | ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0); |
| 67 | |
| 68 | if (SplitVTs.size() != 1) { |
| 69 | // TODO: support struct/array split |
| 70 | return false; |
| 71 | } |
| 72 | |
| 73 | EVT VT = SplitVTs[0]; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 74 | unsigned NumParts = TLI.getNumRegisters(Context, VT); |
| 75 | |
| 76 | if (NumParts == 1) { |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 77 | // replace the original type ( pointer -> GPR ). |
| 78 | SplitArgs.emplace_back(OrigArg.Reg, VT.getTypeForEVT(Context), |
| 79 | OrigArg.Flags, OrigArg.IsFixed); |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 80 | return true; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 83 | SmallVector<unsigned, 8> SplitRegs; |
| 84 | |
| 85 | EVT PartVT = TLI.getRegisterType(Context, VT); |
| 86 | Type *PartTy = PartVT.getTypeForEVT(Context); |
| 87 | |
| 88 | for (unsigned i = 0; i < NumParts; ++i) { |
Daniel Sanders | 52b4ce7 | 2017-03-07 23:20:35 +0000 | [diff] [blame] | 89 | ArgInfo Info = |
| 90 | ArgInfo{MRI.createGenericVirtualRegister(getLLTForType(*PartTy, DL)), |
| 91 | PartTy, OrigArg.Flags}; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 92 | SplitArgs.push_back(Info); |
Igor Breger | 87aafa0 | 2017-04-24 17:05:52 +0000 | [diff] [blame] | 93 | SplitRegs.push_back(Info.Reg); |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 94 | } |
Igor Breger | 87aafa0 | 2017-04-24 17:05:52 +0000 | [diff] [blame] | 95 | |
| 96 | PerformArgSplit(SplitRegs); |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 97 | return true; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 98 | } |
| 99 | |
| 100 | namespace { |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 101 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 102 | struct OutgoingValueHandler : public CallLowering::ValueHandler { |
| 103 | OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 104 | MachineInstrBuilder &MIB, CCAssignFn *AssignFn) |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 105 | : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB), |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 106 | DL(MIRBuilder.getMF().getDataLayout()), |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 107 | STI(MIRBuilder.getMF().getSubtarget<X86Subtarget>()) {} |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 108 | |
| 109 | unsigned getStackAddress(uint64_t Size, int64_t Offset, |
| 110 | MachinePointerInfo &MPO) override { |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 111 | LLT p0 = LLT::pointer(0, DL.getPointerSizeInBits(0)); |
| 112 | LLT SType = LLT::scalar(DL.getPointerSizeInBits(0)); |
| 113 | unsigned SPReg = MRI.createGenericVirtualRegister(p0); |
| 114 | MIRBuilder.buildCopy(SPReg, STI.getRegisterInfo()->getStackRegister()); |
| 115 | |
| 116 | unsigned OffsetReg = MRI.createGenericVirtualRegister(SType); |
| 117 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 118 | |
| 119 | unsigned AddrReg = MRI.createGenericVirtualRegister(p0); |
| 120 | MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg); |
| 121 | |
| 122 | MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset); |
| 123 | return AddrReg; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 124 | } |
| 125 | |
| 126 | void assignValueToReg(unsigned ValVReg, unsigned PhysReg, |
| 127 | CCValAssign &VA) override { |
| 128 | MIB.addUse(PhysReg, RegState::Implicit); |
| 129 | unsigned ExtReg = extendRegister(ValVReg, VA); |
| 130 | MIRBuilder.buildCopy(PhysReg, ExtReg); |
| 131 | } |
| 132 | |
| 133 | void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size, |
| 134 | MachinePointerInfo &MPO, CCValAssign &VA) override { |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 135 | unsigned ExtReg = extendRegister(ValVReg, VA); |
| 136 | auto MMO = MIRBuilder.getMF().getMachineMemOperand( |
| 137 | MPO, MachineMemOperand::MOStore, VA.getLocVT().getStoreSize(), |
| 138 | /* Alignment */ 0); |
| 139 | MIRBuilder.buildStore(ExtReg, Addr, *MMO); |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 142 | bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT, |
| 143 | CCValAssign::LocInfo LocInfo, |
| 144 | const CallLowering::ArgInfo &Info, CCState &State) override { |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 145 | bool Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State); |
| 146 | StackSize = State.getNextStackOffset(); |
Igor Breger | 36d447d | 2017-08-30 15:10:15 +0000 | [diff] [blame] | 147 | |
| 148 | static const MCPhysReg XMMArgRegs[] = {X86::XMM0, X86::XMM1, X86::XMM2, |
| 149 | X86::XMM3, X86::XMM4, X86::XMM5, |
| 150 | X86::XMM6, X86::XMM7}; |
| 151 | if (!Info.IsFixed) |
| 152 | NumXMMRegs = State.getFirstUnallocated(XMMArgRegs); |
| 153 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 154 | return Res; |
| 155 | } |
| 156 | |
| 157 | uint64_t getStackSize() { return StackSize; } |
Igor Breger | 36d447d | 2017-08-30 15:10:15 +0000 | [diff] [blame] | 158 | uint64_t getNumXmmRegs() { return NumXMMRegs; } |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 159 | |
| 160 | protected: |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 161 | MachineInstrBuilder &MIB; |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 162 | uint64_t StackSize = 0; |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 163 | const DataLayout &DL; |
| 164 | const X86Subtarget &STI; |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 165 | unsigned NumXMMRegs = 0; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 166 | }; |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 167 | |
| 168 | } // end anonymous namespace |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 169 | |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 170 | bool X86CallLowering::lowerReturn(MachineIRBuilder &MIRBuilder, |
| 171 | const Value *Val, unsigned VReg) const { |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 172 | assert(((Val && VReg) || (!Val && !VReg)) && "Return value without a vreg"); |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 173 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 174 | auto MIB = MIRBuilder.buildInstrNoInsert(X86::RET).addImm(0); |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 175 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 176 | if (VReg) { |
| 177 | MachineFunction &MF = MIRBuilder.getMF(); |
| 178 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 179 | auto &DL = MF.getDataLayout(); |
| 180 | const Function &F = *MF.getFunction(); |
| 181 | |
| 182 | ArgInfo OrigArg{VReg, Val->getType()}; |
Reid Kleckner | b518054 | 2017-03-21 16:57:19 +0000 | [diff] [blame] | 183 | setArgFlags(OrigArg, AttributeList::ReturnIndex, DL, F); |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 184 | |
| 185 | SmallVector<ArgInfo, 8> SplitArgs; |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 186 | if (!splitToValueTypes(OrigArg, SplitArgs, DL, MRI, |
| 187 | [&](ArrayRef<unsigned> Regs) { |
| 188 | MIRBuilder.buildUnmerge(Regs, VReg); |
| 189 | })) |
| 190 | return false; |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 191 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 192 | OutgoingValueHandler Handler(MIRBuilder, MRI, MIB, RetCC_X86); |
Igor Breger | 8a924be | 2017-03-23 12:13:29 +0000 | [diff] [blame] | 193 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 194 | return false; |
| 195 | } |
| 196 | |
| 197 | MIRBuilder.insertInstr(MIB); |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 198 | return true; |
| 199 | } |
| 200 | |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 201 | namespace { |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 202 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 203 | struct IncomingValueHandler : public CallLowering::ValueHandler { |
| 204 | IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 205 | CCAssignFn *AssignFn) |
| 206 | : ValueHandler(MIRBuilder, MRI, AssignFn), |
| 207 | DL(MIRBuilder.getMF().getDataLayout()) {} |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 208 | |
| 209 | unsigned getStackAddress(uint64_t Size, int64_t Offset, |
| 210 | MachinePointerInfo &MPO) override { |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 211 | auto &MFI = MIRBuilder.getMF().getFrameInfo(); |
| 212 | int FI = MFI.CreateFixedObject(Size, Offset, true); |
| 213 | MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); |
| 214 | |
Igor Breger | 8a924be | 2017-03-23 12:13:29 +0000 | [diff] [blame] | 215 | unsigned AddrReg = MRI.createGenericVirtualRegister( |
| 216 | LLT::pointer(0, DL.getPointerSizeInBits(0))); |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 217 | MIRBuilder.buildFrameIndex(AddrReg, FI); |
| 218 | return AddrReg; |
| 219 | } |
| 220 | |
| 221 | void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size, |
| 222 | MachinePointerInfo &MPO, CCValAssign &VA) override { |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 223 | auto MMO = MIRBuilder.getMF().getMachineMemOperand( |
| 224 | MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size, |
| 225 | 0); |
| 226 | MIRBuilder.buildLoad(ValVReg, Addr, *MMO); |
| 227 | } |
| 228 | |
Aditya Nandakumar | c3bfc81 | 2017-10-09 20:07:43 +0000 | [diff] [blame^] | 229 | void assignValueToReg(unsigned ValVReg, unsigned PhysReg, |
| 230 | CCValAssign &VA) override { |
| 231 | markPhysRegUsed(PhysReg); |
| 232 | switch (VA.getLocInfo()) { |
| 233 | default: |
| 234 | MIRBuilder.buildCopy(ValVReg, PhysReg); |
| 235 | break; |
| 236 | case CCValAssign::LocInfo::SExt: |
| 237 | case CCValAssign::LocInfo::ZExt: |
| 238 | case CCValAssign::LocInfo::AExt: { |
| 239 | auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg); |
| 240 | MIRBuilder.buildTrunc(ValVReg, Copy); |
| 241 | break; |
| 242 | } |
| 243 | } |
| 244 | } |
| 245 | |
| 246 | /// How the physical register gets marked varies between formal |
| 247 | /// parameters (it's a basic-block live-in), and a call instruction |
| 248 | /// (it's an implicit-def of the BL). |
| 249 | virtual void markPhysRegUsed(unsigned PhysReg) = 0; |
| 250 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 251 | protected: |
| 252 | const DataLayout &DL; |
| 253 | }; |
| 254 | |
| 255 | struct FormalArgHandler : public IncomingValueHandler { |
| 256 | FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 257 | CCAssignFn *AssignFn) |
| 258 | : IncomingValueHandler(MIRBuilder, MRI, AssignFn) {} |
| 259 | |
Aditya Nandakumar | c3bfc81 | 2017-10-09 20:07:43 +0000 | [diff] [blame^] | 260 | void markPhysRegUsed(unsigned PhysReg) override { |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 261 | MIRBuilder.getMBB().addLiveIn(PhysReg); |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 262 | } |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 263 | }; |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 264 | |
| 265 | struct CallReturnHandler : public IncomingValueHandler { |
| 266 | CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 267 | CCAssignFn *AssignFn, MachineInstrBuilder &MIB) |
| 268 | : IncomingValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {} |
| 269 | |
Aditya Nandakumar | c3bfc81 | 2017-10-09 20:07:43 +0000 | [diff] [blame^] | 270 | void markPhysRegUsed(unsigned PhysReg) override { |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 271 | MIB.addDef(PhysReg, RegState::Implicit); |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | protected: |
| 275 | MachineInstrBuilder &MIB; |
| 276 | }; |
| 277 | |
Eugene Zelenko | 60433b6 | 2017-10-05 00:33:50 +0000 | [diff] [blame] | 278 | } // end anonymous namespace |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 279 | |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 280 | bool X86CallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder, |
| 281 | const Function &F, |
| 282 | ArrayRef<unsigned> VRegs) const { |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 283 | if (F.arg_empty()) |
| 284 | return true; |
| 285 | |
Igor Breger | 8a924be | 2017-03-23 12:13:29 +0000 | [diff] [blame] | 286 | // TODO: handle variadic function |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 287 | if (F.isVarArg()) |
| 288 | return false; |
| 289 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 290 | MachineFunction &MF = MIRBuilder.getMF(); |
| 291 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 292 | auto DL = MF.getDataLayout(); |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 293 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 294 | SmallVector<ArgInfo, 8> SplitArgs; |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 295 | unsigned Idx = 0; |
Reid Kleckner | 45707d4 | 2017-03-16 22:59:15 +0000 | [diff] [blame] | 296 | for (auto &Arg : F.args()) { |
Igor Breger | 0c979d4 | 2017-07-05 11:40:35 +0000 | [diff] [blame] | 297 | |
| 298 | // TODO: handle not simple cases. |
| 299 | if (Arg.hasAttribute(Attribute::ByVal) || |
| 300 | Arg.hasAttribute(Attribute::InReg) || |
| 301 | Arg.hasAttribute(Attribute::StructRet) || |
| 302 | Arg.hasAttribute(Attribute::SwiftSelf) || |
| 303 | Arg.hasAttribute(Attribute::SwiftError) || |
| 304 | Arg.hasAttribute(Attribute::Nest)) |
| 305 | return false; |
| 306 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 307 | ArgInfo OrigArg(VRegs[Idx], Arg.getType()); |
Igor Breger | 0c979d4 | 2017-07-05 11:40:35 +0000 | [diff] [blame] | 308 | setArgFlags(OrigArg, Idx + AttributeList::FirstArgIndex, DL, F); |
Igor Breger | 9d5571a | 2017-07-05 06:24:13 +0000 | [diff] [blame] | 309 | if (!splitToValueTypes(OrigArg, SplitArgs, DL, MRI, |
| 310 | [&](ArrayRef<unsigned> Regs) { |
| 311 | MIRBuilder.buildMerge(VRegs[Idx], Regs); |
| 312 | })) |
| 313 | return false; |
Igor Breger | 9ea154d | 2017-01-29 08:35:42 +0000 | [diff] [blame] | 314 | Idx++; |
| 315 | } |
| 316 | |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 317 | MachineBasicBlock &MBB = MIRBuilder.getMBB(); |
| 318 | if (!MBB.empty()) |
Igor Breger | 8a924be | 2017-03-23 12:13:29 +0000 | [diff] [blame] | 319 | MIRBuilder.setInstr(*MBB.begin()); |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 320 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 321 | FormalArgHandler Handler(MIRBuilder, MRI, CC_X86); |
Igor Breger | 5c31a4c | 2017-02-06 08:37:41 +0000 | [diff] [blame] | 322 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
| 323 | return false; |
| 324 | |
| 325 | // Move back to the end of the basic block. |
| 326 | MIRBuilder.setMBB(MBB); |
| 327 | |
| 328 | return true; |
Zvi Rackover | 76dbf26 | 2016-11-15 06:34:33 +0000 | [diff] [blame] | 329 | } |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 330 | |
| 331 | bool X86CallLowering::lowerCall(MachineIRBuilder &MIRBuilder, |
| 332 | CallingConv::ID CallConv, |
| 333 | const MachineOperand &Callee, |
| 334 | const ArgInfo &OrigRet, |
| 335 | ArrayRef<ArgInfo> OrigArgs) const { |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 336 | MachineFunction &MF = MIRBuilder.getMF(); |
| 337 | const Function &F = *MF.getFunction(); |
| 338 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 339 | auto &DL = F.getParent()->getDataLayout(); |
| 340 | const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>(); |
| 341 | const TargetInstrInfo &TII = *STI.getInstrInfo(); |
| 342 | auto TRI = STI.getRegisterInfo(); |
| 343 | |
| 344 | // Handle only Linux C, X86_64_SysV calling conventions for now. |
| 345 | if (!STI.isTargetLinux() || |
| 346 | !(CallConv == CallingConv::C || CallConv == CallingConv::X86_64_SysV)) |
| 347 | return false; |
| 348 | |
| 349 | unsigned AdjStackDown = TII.getCallFrameSetupOpcode(); |
| 350 | auto CallSeqStart = MIRBuilder.buildInstr(AdjStackDown); |
| 351 | |
| 352 | // Create a temporarily-floating call instruction so we can add the implicit |
| 353 | // uses of arg registers. |
| 354 | bool Is64Bit = STI.is64Bit(); |
| 355 | unsigned CallOpc = Callee.isReg() |
| 356 | ? (Is64Bit ? X86::CALL64r : X86::CALL32r) |
| 357 | : (Is64Bit ? X86::CALL64pcrel32 : X86::CALLpcrel32); |
| 358 | |
| 359 | auto MIB = MIRBuilder.buildInstrNoInsert(CallOpc).add(Callee).addRegMask( |
| 360 | TRI->getCallPreservedMask(MF, CallConv)); |
| 361 | |
| 362 | SmallVector<ArgInfo, 8> SplitArgs; |
| 363 | for (const auto &OrigArg : OrigArgs) { |
Igor Breger | 1b5e3d3 | 2017-08-21 08:59:59 +0000 | [diff] [blame] | 364 | |
| 365 | // TODO: handle not simple cases. |
| 366 | if (OrigArg.Flags.isByVal()) |
| 367 | return false; |
| 368 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 369 | if (!splitToValueTypes(OrigArg, SplitArgs, DL, MRI, |
| 370 | [&](ArrayRef<unsigned> Regs) { |
| 371 | MIRBuilder.buildUnmerge(Regs, OrigArg.Reg); |
| 372 | })) |
| 373 | return false; |
| 374 | } |
| 375 | // Do the actual argument marshalling. |
| 376 | OutgoingValueHandler Handler(MIRBuilder, MRI, MIB, CC_X86); |
| 377 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
| 378 | return false; |
| 379 | |
Igor Breger | 36d447d | 2017-08-30 15:10:15 +0000 | [diff] [blame] | 380 | bool IsFixed = OrigArgs.empty() ? true : OrigArgs.back().IsFixed; |
| 381 | if (STI.is64Bit() && !IsFixed && !STI.isCallingConvWin64(CallConv)) { |
| 382 | // From AMD64 ABI document: |
| 383 | // For calls that may call functions that use varargs or stdargs |
| 384 | // (prototype-less calls or calls to functions containing ellipsis (...) in |
| 385 | // the declaration) %al is used as hidden argument to specify the number |
| 386 | // of SSE registers used. The contents of %al do not need to match exactly |
| 387 | // the number of registers, but must be an ubound on the number of SSE |
| 388 | // registers used and is in the range 0 - 8 inclusive. |
| 389 | |
| 390 | MIRBuilder.buildInstr(X86::MOV8ri) |
| 391 | .addDef(X86::AL) |
| 392 | .addImm(Handler.getNumXmmRegs()); |
| 393 | MIB.addUse(X86::AL, RegState::Implicit); |
| 394 | } |
| 395 | |
Igor Breger | 88a3d5c | 2017-08-20 09:25:22 +0000 | [diff] [blame] | 396 | // Now we can add the actual call instruction to the correct basic block. |
| 397 | MIRBuilder.insertInstr(MIB); |
| 398 | |
| 399 | // If Callee is a reg, since it is used by a target specific |
| 400 | // instruction, it must have a register class matching the |
| 401 | // constraint of that instruction. |
| 402 | if (Callee.isReg()) |
| 403 | MIB->getOperand(0).setReg(constrainOperandRegClass( |
| 404 | MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(), |
| 405 | *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), |
| 406 | Callee.getReg(), 0)); |
| 407 | |
| 408 | // Finally we can copy the returned value back into its virtual-register. In |
| 409 | // symmetry with the arguments, the physical register must be an |
| 410 | // implicit-define of the call instruction. |
| 411 | |
| 412 | if (OrigRet.Reg) { |
| 413 | SplitArgs.clear(); |
| 414 | SmallVector<unsigned, 8> NewRegs; |
| 415 | |
| 416 | if (!splitToValueTypes(OrigRet, SplitArgs, DL, MRI, |
| 417 | [&](ArrayRef<unsigned> Regs) { |
| 418 | NewRegs.assign(Regs.begin(), Regs.end()); |
| 419 | })) |
| 420 | return false; |
| 421 | |
| 422 | CallReturnHandler Handler(MIRBuilder, MRI, RetCC_X86, MIB); |
| 423 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
| 424 | return false; |
| 425 | |
| 426 | if (!NewRegs.empty()) |
| 427 | MIRBuilder.buildMerge(OrigRet.Reg, NewRegs); |
| 428 | } |
| 429 | |
| 430 | CallSeqStart.addImm(Handler.getStackSize()) |
| 431 | .addImm(0 /* see getFrameTotalSize */) |
| 432 | .addImm(0 /* see getFrameAdjustment */); |
| 433 | |
| 434 | unsigned AdjStackUp = TII.getCallFrameDestroyOpcode(); |
| 435 | MIRBuilder.buildInstr(AdjStackUp) |
| 436 | .addImm(Handler.getStackSize()) |
| 437 | .addImm(0 /* NumBytesForCalleeToPop */); |
| 438 | |
| 439 | return true; |
| 440 | } |