blob: 5649ddfc6e39e5f10e2b8f253f3e7c7ff08fbf0e [file] [log] [blame]
Matt Arsenaultfcc213f2017-09-20 03:20:09 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=kaveri -mtriple=amdgcn--amdhsa -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,CI,CIVI %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tonga -mtriple=amdgcn--amdhsa -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,CIVI,GFX89 %s
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +00003; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=gfx900 -mtriple=amdgcn--amdhsa -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX89,GFX9 %s
Matt Arsenaultc79dc702016-11-15 02:25:28 +00004
5; FIXME: Should be able to do scalar op
Matt Arsenaulteb522e62017-02-27 22:15:25 +00006; GCN-LABEL: {{^}}s_fneg_f16:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +00007define amdgpu_kernel void @s_fneg_f16(half addrspace(1)* %out, half %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +00008 %fneg = fsub half -0.0, %in
Matt Arsenaultc79dc702016-11-15 02:25:28 +00009 store half %fneg, half addrspace(1)* %out
10 ret void
11}
12
13; FIXME: Should be able to use bit operations when illegal type as
14; well.
15
Matt Arsenaulteb522e62017-02-27 22:15:25 +000016; GCN-LABEL: {{^}}v_fneg_f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000017; GCN: {{flat|global}}_load_ushort [[VAL:v[0-9]+]],
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000018; GCN: v_xor_b32_e32 [[XOR:v[0-9]+]], 0x8000, [[VAL]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000019; VI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[XOR]]
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000020; SI: buffer_store_short [[XOR]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000021define amdgpu_kernel void @v_fneg_f16(half addrspace(1)* %out, half addrspace(1)* %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000022 %tid = call i32 @llvm.amdgcn.workitem.id.x()
23 %gep.in = getelementptr inbounds half, half addrspace(1)* %in, i32 %tid
24 %gep.out = getelementptr inbounds half, half addrspace(1)* %in, i32 %tid
25 %val = load half, half addrspace(1)* %gep.in, align 2
26 %fneg = fsub half -0.0, %val
27 store half %fneg, half addrspace(1)* %gep.out
Matt Arsenaultc79dc702016-11-15 02:25:28 +000028 ret void
29}
30
Matt Arsenaulteb522e62017-02-27 22:15:25 +000031; GCN-LABEL: {{^}}fneg_free_f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000032; GCN: {{flat|global}}_load_ushort [[NEG_VALUE:v[0-9]+]],
Matt Arsenaultc79dc702016-11-15 02:25:28 +000033
34; XCI: s_xor_b32 [[XOR:s[0-9]+]], [[NEG_VALUE]], 0x8000{{$}}
35; CI: v_xor_b32_e32 [[XOR:v[0-9]+]], 0x8000, [[NEG_VALUE]]
36; CI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[XOR]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000037define amdgpu_kernel void @fneg_free_f16(half addrspace(1)* %out, i16 %in) #0 {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000038 %bc = bitcast i16 %in to half
39 %fsub = fsub half -0.0, %bc
40 store half %fsub, half addrspace(1)* %out
41 ret void
42}
43
Matt Arsenaulteb522e62017-02-27 22:15:25 +000044; GCN-LABEL: {{^}}v_fneg_fold_f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000045; GCN: {{flat|global}}_load_ushort [[NEG_VALUE:v[0-9]+]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000046
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000047; CI-DAG: v_cvt_f32_f16_e32 [[CVT_VAL:v[0-9]+]], [[NEG_VALUE]]
48; CI-DAG: v_cvt_f32_f16_e64 [[NEG_CVT0:v[0-9]+]], -[[NEG_VALUE]]
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000049; CI: v_mul_f32_e32 [[MUL:v[0-9]+]], [[NEG_CVT0]], [[CVT_VAL]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000050; CI: v_cvt_f16_f32_e32 [[CVT1:v[0-9]+]], [[MUL]]
51; CI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[CVT1]]
52
53; VI-NOT: [[NEG_VALUE]]
54; VI: v_mul_f16_e64 v{{[0-9]+}}, -[[NEG_VALUE]], [[NEG_VALUE]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000055define amdgpu_kernel void @v_fneg_fold_f16(half addrspace(1)* %out, half addrspace(1)* %in) #0 {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000056 %val = load half, half addrspace(1)* %in
57 %fsub = fsub half -0.0, %val
58 %fmul = fmul half %fsub, %val
59 store half %fmul, half addrspace(1)* %out
60 ret void
61}
Matt Arsenaulteb522e62017-02-27 22:15:25 +000062
63; FIXME: Terrible code with VI and even worse with SI/CI
64; GCN-LABEL: {{^}}s_fneg_v2f16:
65; CI: s_mov_b32 [[MASK:s[0-9]+]], 0x8000{{$}}
66; CI: v_xor_b32_e32 v{{[0-9]+}}, [[MASK]], v{{[0-9]+}}
67; CI: v_lshlrev_b32_e32 v{{[0-9]+}}, 16, v{{[0-9]+}}
68; CI: v_xor_b32_e32 v{{[0-9]+}}, [[MASK]], v{{[0-9]+}}
69; CI: v_or_b32_e32
70
71; VI: v_mov_b32_e32 [[MASK:v[0-9]+]], 0x8000{{$}}
Sam Kolton9fa16962017-04-06 15:03:28 +000072; VI-DAG: v_xor_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, [[MASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
73; VI-DAG: v_xor_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[MASK]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +000074
75; GFX9: v_xor_b32_e32 v{{[0-9]+}}, 0x80008000, v{{[0-9]+}}
Sam Kolton9fa16962017-04-06 15:03:28 +000076
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000077define amdgpu_kernel void @s_fneg_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000078 %fneg = fsub <2 x half> <half -0.0, half -0.0>, %in
79 store <2 x half> %fneg, <2 x half> addrspace(1)* %out
80 ret void
81}
82
83; GCN-LABEL: {{^}}v_fneg_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000084; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +000085; GCN: v_xor_b32_e32 v{{[0-9]+}}, 0x80008000, [[VAL]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000086define amdgpu_kernel void @v_fneg_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000087 %tid = call i32 @llvm.amdgcn.workitem.id.x()
88 %gep.in = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
89 %gep.out = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
90 %val = load <2 x half>, <2 x half> addrspace(1)* %gep.in, align 2
91 %fneg = fsub <2 x half> <half -0.0, half -0.0>, %val
92 store <2 x half> %fneg, <2 x half> addrspace(1)* %gep.out
93 ret void
94}
95
96; GCN-LABEL: {{^}}fneg_free_v2f16:
97; GCN: s_load_dword [[VAL:s[0-9]+]]
98; CIVI: s_xor_b32 s{{[0-9]+}}, [[VAL]], 0x80008000
99
100; GFX9: v_mov_b32_e32 [[VVAL:v[0-9]+]], [[VAL]]
101; GFX9: v_xor_b32_e32 v{{[0-9]+}}, 0x80008000, [[VVAL]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000102define amdgpu_kernel void @fneg_free_v2f16(<2 x half> addrspace(1)* %out, i32 %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000103 %bc = bitcast i32 %in to <2 x half>
104 %fsub = fsub <2 x half> <half -0.0, half -0.0>, %bc
105 store <2 x half> %fsub, <2 x half> addrspace(1)* %out
106 ret void
107}
108
109; GCN-LABEL: {{^}}v_fneg_fold_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000110; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000111
112; CI: v_cvt_f32_f16_e64 v{{[0-9]+}}, -v{{[0-9]+}}
113; CI: v_cvt_f32_f16_e64 v{{[0-9]+}}, -v{{[0-9]+}}
114; CI: v_mul_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
115; CI: v_cvt_f16_f32
116; CI: v_mul_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
117; CI: v_cvt_f16_f32
118
Sam Kolton5f7f32c2017-12-04 16:22:32 +0000119; VI: v_mul_f16_sdwa v{{[0-9]+}}, -v{{[0-9]+}}, v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000120; VI: v_mul_f16_e64 v{{[0-9]+}}, -v{{[0-9]+}}, v{{[0-9]+}}
121
122; GFX9: v_pk_mul_f16 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} neg_lo:[1,0] neg_hi:[1,0]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000123define amdgpu_kernel void @v_fneg_fold_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000124 %val = load <2 x half>, <2 x half> addrspace(1)* %in
125 %fsub = fsub <2 x half> <half -0.0, half -0.0>, %val
126 %fmul = fmul <2 x half> %fsub, %val
127 store <2 x half> %fmul, <2 x half> addrspace(1)* %out
128 ret void
129}
130
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000131; GCN-LABEL: {{^}}v_extract_fneg_fold_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000132; GCN-DAG: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000133; CI-DAG: v_mul_f32_e32 v{{[0-9]+}}, -4.0, v{{[0-9]+}}
134; CI-DAG: v_sub_f32_e32 v{{[0-9]+}}, 2.0, v{{[0-9]+}}
135
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000136; GFX89-DAG: v_mul_f16_e32 v{{[0-9]+}}, -4.0, [[VAL]]
Sam Kolton3c4933f2017-06-22 06:26:41 +0000137; GFX89-DAG: v_mov_b32_e32 [[CONST2:v[0-9]+]], 0x4000
138; GFX89-DAG: v_sub_f16_sdwa v{{[0-9]+}}, [[CONST2]], [[VAL]] dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:WORD_1
139
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000140define amdgpu_kernel void @v_extract_fneg_fold_v2f16(<2 x half> addrspace(1)* %in) #0 {
141 %val = load <2 x half>, <2 x half> addrspace(1)* %in
142 %fneg = fsub <2 x half> <half -0.0, half -0.0>, %val
143 %elt0 = extractelement <2 x half> %fneg, i32 0
144 %elt1 = extractelement <2 x half> %fneg, i32 1
145
146 %fmul0 = fmul half %elt0, 4.0
147 %fadd1 = fadd half %elt1, 2.0
148 store volatile half %fmul0, half addrspace(1)* undef
149 store volatile half %fadd1, half addrspace(1)* undef
150 ret void
151}
152
153; GCN-LABEL: {{^}}v_extract_fneg_no_fold_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000154; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000155; GCN: v_xor_b32_e32 [[NEG:v[0-9]+]], 0x80008000, [[VAL]]
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000156; CIVI: v_lshrrev_b32_e32 [[ELT1:v[0-9]+]], 16, [[NEG]]
157; GFX9: global_store_short_d16_hi v{{\[[0-9]+:[0-9]+\]}}, [[NEG]], off
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000158define amdgpu_kernel void @v_extract_fneg_no_fold_v2f16(<2 x half> addrspace(1)* %in) #0 {
159 %val = load <2 x half>, <2 x half> addrspace(1)* %in
160 %fneg = fsub <2 x half> <half -0.0, half -0.0>, %val
161 %elt0 = extractelement <2 x half> %fneg, i32 0
162 %elt1 = extractelement <2 x half> %fneg, i32 1
163 store volatile half %elt0, half addrspace(1)* undef
164 store volatile half %elt1, half addrspace(1)* undef
165 ret void
166}
167
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000168declare i32 @llvm.amdgcn.workitem.id.x() #1
169
170attributes #0 = { nounwind }
171attributes #1 = { nounwind readnone }