blob: b699156c568b4117a42763ce8914e80803f2a0e5 [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===-- llvm/CodeGen/GlobalISel/Legalizer.cpp -----------------------------===//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Tim Northover69fa84a2016-10-14 22:18:18 +000010/// \file This file implements the LegalizerHelper class to legalize individual
11/// instructions and the LegalizePass wrapper pass for the primary
Tim Northover33b07d62016-07-22 20:03:43 +000012/// legalization.
13//
14//===----------------------------------------------------------------------===//
15
Tim Northover69fa84a2016-10-14 22:18:18 +000016#include "llvm/CodeGen/GlobalISel/Legalizer.h"
17#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000018#include "llvm/CodeGen/GlobalISel/Utils.h"
19#include "llvm/CodeGen/MachineOptimizationRemarkEmitter.h"
Quentin Colombet5e60bcd2016-08-27 02:38:21 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
21#include "llvm/CodeGen/TargetPassConfig.h"
Tim Northover33b07d62016-07-22 20:03:43 +000022#include "llvm/Support/Debug.h"
Tim Northover991b12b2016-08-30 20:51:25 +000023#include "llvm/Target/TargetInstrInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000024#include "llvm/Target/TargetSubtargetInfo.h"
25
Daniel Sanders5377fb32017-04-20 15:46:12 +000026#include <iterator>
27
Tim Northover69fa84a2016-10-14 22:18:18 +000028#define DEBUG_TYPE "legalizer"
Tim Northover33b07d62016-07-22 20:03:43 +000029
30using namespace llvm;
31
Tim Northover69fa84a2016-10-14 22:18:18 +000032char Legalizer::ID = 0;
33INITIALIZE_PASS_BEGIN(Legalizer, DEBUG_TYPE,
Quentin Colombet5e60bcd2016-08-27 02:38:21 +000034 "Legalize the Machine IR a function's Machine IR", false,
35 false)
36INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
Tim Northover69fa84a2016-10-14 22:18:18 +000037INITIALIZE_PASS_END(Legalizer, DEBUG_TYPE,
Quentin Colombet5e60bcd2016-08-27 02:38:21 +000038 "Legalize the Machine IR a function's Machine IR", false,
39 false)
Tim Northover33b07d62016-07-22 20:03:43 +000040
Tim Northover69fa84a2016-10-14 22:18:18 +000041Legalizer::Legalizer() : MachineFunctionPass(ID) {
42 initializeLegalizerPass(*PassRegistry::getPassRegistry());
Tim Northover33b07d62016-07-22 20:03:43 +000043}
44
Tim Northover69fa84a2016-10-14 22:18:18 +000045void Legalizer::getAnalysisUsage(AnalysisUsage &AU) const {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +000046 AU.addRequired<TargetPassConfig>();
47 MachineFunctionPass::getAnalysisUsage(AU);
48}
49
Tim Northover69fa84a2016-10-14 22:18:18 +000050void Legalizer::init(MachineFunction &MF) {
Tim Northover33b07d62016-07-22 20:03:43 +000051}
52
Tim Northoverbf017292017-03-03 22:46:09 +000053bool Legalizer::combineMerges(MachineInstr &MI, MachineRegisterInfo &MRI,
Igor Breger14535f02017-06-20 08:54:17 +000054 const TargetInstrInfo &TII,
55 MachineIRBuilder &MIRBuilder) {
Tim Northoverbf017292017-03-03 22:46:09 +000056 if (MI.getOpcode() != TargetOpcode::G_UNMERGE_VALUES)
57 return false;
58
59 unsigned NumDefs = MI.getNumOperands() - 1;
60 unsigned SrcReg = MI.getOperand(NumDefs).getReg();
61 MachineInstr &MergeI = *MRI.def_instr_begin(SrcReg);
62 if (MergeI.getOpcode() != TargetOpcode::G_MERGE_VALUES)
63 return false;
64
Igor Breger14535f02017-06-20 08:54:17 +000065 const unsigned NumMergeRegs = MergeI.getNumOperands() - 1;
Tim Northoverbf017292017-03-03 22:46:09 +000066
Igor Breger14535f02017-06-20 08:54:17 +000067 if (NumMergeRegs < NumDefs) {
68 if (NumDefs % NumMergeRegs != 0)
69 return false;
Tim Northoverbf017292017-03-03 22:46:09 +000070
Igor Breger14535f02017-06-20 08:54:17 +000071 MIRBuilder.setInstr(MI);
72 // Transform to UNMERGEs, for example
73 // %1 = G_MERGE_VALUES %4, %5
74 // %9, %10, %11, %12 = G_UNMERGE_VALUES %1
75 // to
76 // %9, %10 = G_UNMERGE_VALUES %4
77 // %11, %12 = G_UNMERGE_VALUES %5
78
79 const unsigned NewNumDefs = NumDefs / NumMergeRegs;
80 for (unsigned Idx = 0; Idx < NumMergeRegs; ++Idx) {
81 SmallVector<unsigned, 2> DstRegs;
82 for (unsigned j = 0, DefIdx = Idx * NewNumDefs; j < NewNumDefs;
83 ++j, ++DefIdx)
84 DstRegs.push_back(MI.getOperand(DefIdx).getReg());
85
86 MIRBuilder.buildUnmerge(DstRegs, MergeI.getOperand(Idx + 1).getReg());
87 }
88
89 } else if (NumMergeRegs > NumDefs) {
90 if (NumMergeRegs % NumDefs != 0)
91 return false;
92
93 MIRBuilder.setInstr(MI);
94 // Transform to MERGEs
95 // %6 = G_MERGE_VALUES %17, %18, %19, %20
96 // %7, %8 = G_UNMERGE_VALUES %6
97 // to
98 // %7 = G_MERGE_VALUES %17, %18
99 // %8 = G_MERGE_VALUES %19, %20
100
101 const unsigned NumRegs = NumMergeRegs / NumDefs;
102 for (unsigned DefIdx = 0; DefIdx < NumDefs; ++DefIdx) {
103 SmallVector<unsigned, 2> Regs;
104 for (unsigned j = 0, Idx = NumRegs * DefIdx + 1; j < NumRegs; ++j, ++Idx)
105 Regs.push_back(MergeI.getOperand(Idx).getReg());
106
107 MIRBuilder.buildMerge(MI.getOperand(DefIdx).getReg(), Regs);
108 }
109
110 } else {
111 // FIXME: is a COPY appropriate if the types mismatch? We know both
112 // registers are allocatable by now.
113 if (MRI.getType(MI.getOperand(0).getReg()) !=
114 MRI.getType(MergeI.getOperand(1).getReg()))
115 return false;
116
117 for (unsigned Idx = 0; Idx < NumDefs; ++Idx)
118 MRI.replaceRegWith(MI.getOperand(Idx).getReg(),
119 MergeI.getOperand(Idx + 1).getReg());
120 }
Tim Northoverbf017292017-03-03 22:46:09 +0000121
122 MI.eraseFromParent();
123 if (MRI.use_empty(MergeI.getOperand(0).getReg()))
124 MergeI.eraseFromParent();
125 return true;
126}
127
Tim Northover69fa84a2016-10-14 22:18:18 +0000128bool Legalizer::runOnMachineFunction(MachineFunction &MF) {
Quentin Colombet60495242016-08-27 00:18:24 +0000129 // If the ISel pipeline failed, do not bother running that pass.
130 if (MF.getProperties().hasProperty(
131 MachineFunctionProperties::Property::FailedISel))
132 return false;
Tim Northover33b07d62016-07-22 20:03:43 +0000133 DEBUG(dbgs() << "Legalize Machine IR for: " << MF.getName() << '\n');
134 init(MF);
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000135 const TargetPassConfig &TPC = getAnalysis<TargetPassConfig>();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000136 MachineOptimizationRemarkEmitter MORE(MF, /*MBFI=*/nullptr);
Tim Northover69fa84a2016-10-14 22:18:18 +0000137 LegalizerHelper Helper(MF);
Tim Northover33b07d62016-07-22 20:03:43 +0000138
139 // FIXME: an instruction may need more than one pass before it is legal. For
140 // example on most architectures <3 x i3> is doubly-illegal. It would
141 // typically proceed along a path like: <3 x i3> -> <3 x i8> -> <8 x i8>. We
142 // probably want a worklist of instructions rather than naive iterate until
143 // convergence for performance reasons.
144 bool Changed = false;
145 MachineBasicBlock::iterator NextMI;
Daniel Sanders5377fb32017-04-20 15:46:12 +0000146 for (auto &MBB : MF) {
Tim Northover33b07d62016-07-22 20:03:43 +0000147 for (auto MI = MBB.begin(); MI != MBB.end(); MI = NextMI) {
148 // Get the next Instruction before we try to legalize, because there's a
149 // good chance MI will be deleted.
150 NextMI = std::next(MI);
Ahmed Bougachafaf8e9f2016-08-02 11:41:09 +0000151
152 // Only legalize pre-isel generic instructions: others don't have types
153 // and are assumed to be legal.
154 if (!isPreISelGenericOpcode(MI->getOpcode()))
155 continue;
Daniel Sanders5377fb32017-04-20 15:46:12 +0000156 unsigned NumNewInsns = 0;
Aditya Nandakumareb80a512017-04-07 21:49:30 +0000157 SmallVector<MachineInstr *, 4> WorkList;
Daniel Sanders5377fb32017-04-20 15:46:12 +0000158 Helper.MIRBuilder.recordInsertions([&](MachineInstr *MI) {
Aditya Nandakumar21d8d312017-05-04 22:00:42 +0000159 // Only legalize pre-isel generic instructions.
160 // Legalization process could generate Target specific pseudo
161 // instructions with generic types. Don't record them
162 if (isPreISelGenericOpcode(MI->getOpcode())) {
163 ++NumNewInsns;
164 WorkList.push_back(MI);
165 }
Daniel Sanders5377fb32017-04-20 15:46:12 +0000166 });
Aditya Nandakumareb80a512017-04-07 21:49:30 +0000167 WorkList.push_back(&*MI);
Ahmed Bougachafaf8e9f2016-08-02 11:41:09 +0000168
Daniel Sanders5377fb32017-04-20 15:46:12 +0000169 bool Changed = false;
Aditya Nandakumareb80a512017-04-07 21:49:30 +0000170 LegalizerHelper::LegalizeResult Res;
171 unsigned Idx = 0;
172 do {
173 Res = Helper.legalizeInstrStep(*WorkList[Idx]);
174 // Error out if we couldn't legalize this instruction. We may want to
Daniel Sanders5377fb32017-04-20 15:46:12 +0000175 // fall back to DAG ISel instead in the future.
Aditya Nandakumareb80a512017-04-07 21:49:30 +0000176 if (Res == LegalizerHelper::UnableToLegalize) {
177 Helper.MIRBuilder.stopRecordingInsertions();
178 if (Res == LegalizerHelper::UnableToLegalize) {
179 reportGISelFailure(MF, TPC, MORE, "gisel-legalize",
180 "unable to legalize instruction",
181 *WorkList[Idx]);
182 return false;
183 }
184 }
185 Changed |= Res == LegalizerHelper::Legalized;
186 ++Idx;
Daniel Sanders5377fb32017-04-20 15:46:12 +0000187
188#ifndef NDEBUG
189 if (NumNewInsns) {
190 DEBUG(dbgs() << ".. .. Emitted " << NumNewInsns << " insns\n");
191 for (auto I = WorkList.end() - NumNewInsns, E = WorkList.end();
192 I != E; ++I)
193 DEBUG(dbgs() << ".. .. New MI: "; (*I)->print(dbgs()));
194 NumNewInsns = 0;
195 }
196#endif
Aditya Nandakumareb80a512017-04-07 21:49:30 +0000197 } while (Idx < WorkList.size());
Tim Northover33b07d62016-07-22 20:03:43 +0000198
Aditya Nandakumareb80a512017-04-07 21:49:30 +0000199 Helper.MIRBuilder.stopRecordingInsertions();
Tim Northover33b07d62016-07-22 20:03:43 +0000200 }
Daniel Sanders5377fb32017-04-20 15:46:12 +0000201 }
Tim Northover991b12b2016-08-30 20:51:25 +0000202
Tim Northover991b12b2016-08-30 20:51:25 +0000203 MachineRegisterInfo &MRI = MF.getRegInfo();
204 const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo();
205 for (auto &MBB : MF) {
206 for (auto MI = MBB.begin(); MI != MBB.end(); MI = NextMI) {
207 // Get the next Instruction before we try to legalize, because there's a
208 // good chance MI will be deleted.
209 NextMI = std::next(MI);
Igor Breger14535f02017-06-20 08:54:17 +0000210 Changed |= combineMerges(*MI, MRI, TII, Helper.MIRBuilder);
Tim Northover991b12b2016-08-30 20:51:25 +0000211 }
212 }
213
Tim Northover33b07d62016-07-22 20:03:43 +0000214 return Changed;
215}