blob: 9331e41fb9c1958b2cd7988c982756213c50f705 [file] [log] [blame]
Chandler Carruth93dcdc42015-01-31 11:17:59 +00001//===-- PPCTargetTransformInfo.cpp - PPC specific TTI ---------------------===//
Hal Finkel4e5ca9e2013-01-25 23:05:59 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Hal Finkel4e5ca9e2013-01-25 23:05:59 +00009
Chandler Carruth93dcdc42015-01-31 11:17:59 +000010#include "PPCTargetTransformInfo.h"
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000011#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth705b1852015-01-31 03:43:40 +000012#include "llvm/CodeGen/BasicTTIImpl.h"
Hal Finkel0192cba2014-04-13 23:02:40 +000013#include "llvm/Support/CommandLine.h"
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000014#include "llvm/Support/Debug.h"
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000015#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "llvm/Target/TargetLowering.h"
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000017using namespace llvm;
18
Chandler Carruth84e68b22014-04-22 02:41:26 +000019#define DEBUG_TYPE "ppctti"
20
Hal Finkel0192cba2014-04-13 23:02:40 +000021static cl::opt<bool> DisablePPCConstHoist("disable-ppc-constant-hoisting",
22cl::desc("disable constant hoisting on PPC"), cl::init(false), cl::Hidden);
23
Adam Nemetaf761102016-01-21 18:28:36 +000024// This is currently only used for the data prefetch pass which is only enabled
25// for BG/Q by default.
26static cl::opt<unsigned>
27CacheLineSize("ppc-loop-prefetch-cache-line", cl::Hidden, cl::init(64),
28 cl::desc("The loop prefetch cache line size"));
29
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000030//===----------------------------------------------------------------------===//
31//
32// PPC cost model.
33//
34//===----------------------------------------------------------------------===//
35
Chandler Carruth705b1852015-01-31 03:43:40 +000036TargetTransformInfo::PopcntSupportKind
37PPCTTIImpl::getPopcntSupport(unsigned TyWidth) {
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000038 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
Hal Finkelfa7057a2016-03-29 01:36:01 +000039 if (ST->hasPOPCNTD() != PPCSubtarget::POPCNTD_Unavailable && TyWidth <= 64)
40 return ST->hasPOPCNTD() == PPCSubtarget::POPCNTD_Slow ?
41 TTI::PSK_SlowHardware : TTI::PSK_FastHardware;
Chandler Carruth705b1852015-01-31 03:43:40 +000042 return TTI::PSK_Software;
Hal Finkel4e5ca9e2013-01-25 23:05:59 +000043}
44
Chandler Carruth93205eb2015-08-05 18:08:10 +000045int PPCTTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Hal Finkel0192cba2014-04-13 23:02:40 +000046 if (DisablePPCConstHoist)
Chandler Carruth705b1852015-01-31 03:43:40 +000047 return BaseT::getIntImmCost(Imm, Ty);
Hal Finkel0192cba2014-04-13 23:02:40 +000048
49 assert(Ty->isIntegerTy());
50
51 unsigned BitSize = Ty->getPrimitiveSizeInBits();
52 if (BitSize == 0)
53 return ~0U;
54
55 if (Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +000056 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +000057
58 if (Imm.getBitWidth() <= 64) {
59 if (isInt<16>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +000060 return TTI::TCC_Basic;
Hal Finkel0192cba2014-04-13 23:02:40 +000061
62 if (isInt<32>(Imm.getSExtValue())) {
63 // A constant that can be materialized using lis.
64 if ((Imm.getZExtValue() & 0xFFFF) == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +000065 return TTI::TCC_Basic;
Hal Finkel0192cba2014-04-13 23:02:40 +000066
Chandler Carruth705b1852015-01-31 03:43:40 +000067 return 2 * TTI::TCC_Basic;
Hal Finkel0192cba2014-04-13 23:02:40 +000068 }
69 }
70
Chandler Carruth705b1852015-01-31 03:43:40 +000071 return 4 * TTI::TCC_Basic;
Hal Finkel0192cba2014-04-13 23:02:40 +000072}
73
Chandler Carruth93205eb2015-08-05 18:08:10 +000074int PPCTTIImpl::getIntImmCost(Intrinsic::ID IID, unsigned Idx, const APInt &Imm,
75 Type *Ty) {
Hal Finkel0192cba2014-04-13 23:02:40 +000076 if (DisablePPCConstHoist)
Chandler Carruth705b1852015-01-31 03:43:40 +000077 return BaseT::getIntImmCost(IID, Idx, Imm, Ty);
Hal Finkel0192cba2014-04-13 23:02:40 +000078
79 assert(Ty->isIntegerTy());
80
81 unsigned BitSize = Ty->getPrimitiveSizeInBits();
82 if (BitSize == 0)
83 return ~0U;
84
85 switch (IID) {
Chandler Carruth705b1852015-01-31 03:43:40 +000086 default:
87 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +000088 case Intrinsic::sadd_with_overflow:
89 case Intrinsic::uadd_with_overflow:
90 case Intrinsic::ssub_with_overflow:
91 case Intrinsic::usub_with_overflow:
92 if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<16>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +000093 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +000094 break;
Hal Finkel934361a2015-01-14 01:07:51 +000095 case Intrinsic::experimental_stackmap:
96 if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +000097 return TTI::TCC_Free;
Hal Finkel934361a2015-01-14 01:07:51 +000098 break;
99 case Intrinsic::experimental_patchpoint_void:
100 case Intrinsic::experimental_patchpoint_i64:
101 if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +0000102 return TTI::TCC_Free;
Hal Finkel934361a2015-01-14 01:07:51 +0000103 break;
Hal Finkel0192cba2014-04-13 23:02:40 +0000104 }
Chandler Carruth705b1852015-01-31 03:43:40 +0000105 return PPCTTIImpl::getIntImmCost(Imm, Ty);
Hal Finkel0192cba2014-04-13 23:02:40 +0000106}
107
Chandler Carruth93205eb2015-08-05 18:08:10 +0000108int PPCTTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
109 Type *Ty) {
Hal Finkel0192cba2014-04-13 23:02:40 +0000110 if (DisablePPCConstHoist)
Chandler Carruth705b1852015-01-31 03:43:40 +0000111 return BaseT::getIntImmCost(Opcode, Idx, Imm, Ty);
Hal Finkel0192cba2014-04-13 23:02:40 +0000112
113 assert(Ty->isIntegerTy());
114
115 unsigned BitSize = Ty->getPrimitiveSizeInBits();
116 if (BitSize == 0)
117 return ~0U;
118
119 unsigned ImmIdx = ~0U;
120 bool ShiftedFree = false, RunFree = false, UnsignedFree = false,
121 ZeroFree = false;
122 switch (Opcode) {
Chandler Carruth705b1852015-01-31 03:43:40 +0000123 default:
124 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000125 case Instruction::GetElementPtr:
126 // Always hoist the base address of a GetElementPtr. This prevents the
127 // creation of new constants for every base constant that gets constant
128 // folded with the offset.
129 if (Idx == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +0000130 return 2 * TTI::TCC_Basic;
131 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000132 case Instruction::And:
133 RunFree = true; // (for the rotate-and-mask instructions)
134 // Fallthrough...
135 case Instruction::Add:
136 case Instruction::Or:
137 case Instruction::Xor:
138 ShiftedFree = true;
139 // Fallthrough...
140 case Instruction::Sub:
141 case Instruction::Mul:
142 case Instruction::Shl:
143 case Instruction::LShr:
144 case Instruction::AShr:
145 ImmIdx = 1;
146 break;
147 case Instruction::ICmp:
148 UnsignedFree = true;
149 ImmIdx = 1;
150 // Fallthrough... (zero comparisons can use record-form instructions)
151 case Instruction::Select:
152 ZeroFree = true;
153 break;
154 case Instruction::PHI:
155 case Instruction::Call:
156 case Instruction::Ret:
157 case Instruction::Load:
158 case Instruction::Store:
159 break;
160 }
161
162 if (ZeroFree && Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +0000163 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000164
165 if (Idx == ImmIdx && Imm.getBitWidth() <= 64) {
166 if (isInt<16>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +0000167 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000168
169 if (RunFree) {
170 if (Imm.getBitWidth() <= 32 &&
171 (isShiftedMask_32(Imm.getZExtValue()) ||
172 isShiftedMask_32(~Imm.getZExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +0000173 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000174
175 if (ST->isPPC64() &&
176 (isShiftedMask_64(Imm.getZExtValue()) ||
177 isShiftedMask_64(~Imm.getZExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +0000178 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000179 }
180
181 if (UnsignedFree && isUInt<16>(Imm.getZExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +0000182 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000183
184 if (ShiftedFree && (Imm.getZExtValue() & 0xFFFF) == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +0000185 return TTI::TCC_Free;
Hal Finkel0192cba2014-04-13 23:02:40 +0000186 }
187
Chandler Carruth705b1852015-01-31 03:43:40 +0000188 return PPCTTIImpl::getIntImmCost(Imm, Ty);
Hal Finkel0192cba2014-04-13 23:02:40 +0000189}
190
Chandler Carruthab5cb362015-02-01 14:31:23 +0000191void PPCTTIImpl::getUnrollingPreferences(Loop *L,
Chandler Carruth705b1852015-01-31 03:43:40 +0000192 TTI::UnrollingPreferences &UP) {
Chandler Carruthc956ab662015-02-01 14:22:17 +0000193 if (ST->getDarwinDirective() == PPC::DIR_A2) {
Hal Finkel71780ec2013-09-11 21:20:40 +0000194 // The A2 is in-order with a deep pipeline, and concatenation unrolling
195 // helps expose latency-hiding opportunities to the instruction scheduler.
196 UP.Partial = UP.Runtime = true;
Hal Finkel3b3c9c32015-05-21 20:30:23 +0000197
198 // We unroll a lot on the A2 (hundreds of instructions), and the benefits
199 // often outweigh the cost of a division to compute the trip count.
200 UP.AllowExpensiveTripCount = true;
Hal Finkel71780ec2013-09-11 21:20:40 +0000201 }
Hal Finkelb359b732015-01-09 15:51:16 +0000202
Chandler Carruthab5cb362015-02-01 14:31:23 +0000203 BaseT::getUnrollingPreferences(L, UP);
Hal Finkel71780ec2013-09-11 21:20:40 +0000204}
205
Olivier Sallenave049d8032015-03-06 23:12:04 +0000206bool PPCTTIImpl::enableAggressiveInterleaving(bool LoopHasReductions) {
Hal Finkel75afa2b2015-09-03 23:23:00 +0000207 // On the A2, always unroll aggressively. For QPX unaligned loads, we depend
208 // on combining the loads generated for consecutive accesses, and failure to
209 // do so is particularly expensive. This makes it much more likely (compared
210 // to only using concatenation unrolling).
211 if (ST->getDarwinDirective() == PPC::DIR_A2)
212 return true;
213
Olivier Sallenave049d8032015-03-06 23:12:04 +0000214 return LoopHasReductions;
215}
216
Hal Finkel4a7be232015-09-04 00:10:41 +0000217bool PPCTTIImpl::enableInterleavedAccessVectorization() {
218 return true;
219}
220
Chandler Carruth705b1852015-01-31 03:43:40 +0000221unsigned PPCTTIImpl::getNumberOfRegisters(bool Vector) {
Hal Finkelc93a9a22015-02-25 01:06:45 +0000222 if (Vector && !ST->hasAltivec() && !ST->hasQPX())
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000223 return 0;
Hal Finkel27774d92014-03-13 07:58:58 +0000224 return ST->hasVSX() ? 64 : 32;
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000225}
226
Chandler Carruth705b1852015-01-31 03:43:40 +0000227unsigned PPCTTIImpl::getRegisterBitWidth(bool Vector) {
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000228 if (Vector) {
Hal Finkelc93a9a22015-02-25 01:06:45 +0000229 if (ST->hasQPX()) return 256;
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000230 if (ST->hasAltivec()) return 128;
231 return 0;
232 }
233
234 if (ST->isPPC64())
235 return 64;
236 return 32;
237
238}
239
Adam Nemetaf761102016-01-21 18:28:36 +0000240unsigned PPCTTIImpl::getCacheLineSize() {
241 // This is currently only used for the data prefetch pass which is only
242 // enabled for BG/Q by default.
243 return CacheLineSize;
244}
245
Adam Nemetb81f1e02016-03-29 23:45:56 +0000246unsigned PPCTTIImpl::getPrefetchDistance() {
247 // This seems like a reasonable default for the BG/Q (this pass is enabled, by
248 // default, only on the BG/Q).
249 return 300;
250}
Adam Nemetdadfbb52016-01-27 22:21:25 +0000251
Wei Mi062c7442015-05-06 17:12:25 +0000252unsigned PPCTTIImpl::getMaxInterleaveFactor(unsigned VF) {
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000253 unsigned Directive = ST->getDarwinDirective();
254 // The 440 has no SIMD support, but floating-point instructions
255 // have a 5-cycle latency, so unroll by 5x for latency hiding.
256 if (Directive == PPC::DIR_440)
257 return 5;
258
259 // The A2 has no SIMD support, but floating-point instructions
260 // have a 6-cycle latency, so unroll by 6x for latency hiding.
261 if (Directive == PPC::DIR_A2)
262 return 6;
263
264 // FIXME: For lack of any better information, do no harm...
265 if (Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500)
266 return 1;
267
Olivier Sallenave05e69152015-02-12 22:57:58 +0000268 // For P7 and P8, floating-point instructions have a 6-cycle latency and
269 // there are two execution units, so unroll by 12x for latency hiding.
Nemanja Ivanovic6e29baf2016-05-09 18:54:58 +0000270 // FIXME: the same for P9 as previous gen until POWER9 scheduling is ready
271 if (Directive == PPC::DIR_PWR7 || Directive == PPC::DIR_PWR8 ||
272 Directive == PPC::DIR_PWR9)
Olivier Sallenave05e69152015-02-12 22:57:58 +0000273 return 12;
274
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000275 // For most things, modern systems have two execution units (and
276 // out-of-order execution).
277 return 2;
278}
279
Chandler Carruth93205eb2015-08-05 18:08:10 +0000280int PPCTTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000281 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
282 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
283 TTI::OperandValueProperties Opd2PropInfo) {
Dmitri Gribenkoc451bdf2013-01-25 23:17:21 +0000284 assert(TLI->InstructionOpcodeToISD(Opcode) && "Invalid opcode");
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000285
286 // Fallback to the default implementation.
Chandler Carruth705b1852015-01-31 03:43:40 +0000287 return BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info,
288 Opd1PropInfo, Opd2PropInfo);
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000289}
290
Chandler Carruth93205eb2015-08-05 18:08:10 +0000291int PPCTTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
292 Type *SubTp) {
Hal Finkel4a7be232015-09-04 00:10:41 +0000293 // Legalize the type.
294 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
295
296 // PPC, for both Altivec/VSX and QPX, support cheap arbitrary permutations
297 // (at least in the sense that there need only be one non-loop-invariant
298 // instruction). We need one such shuffle instruction for each actual
299 // register (this is not true for arbitrary shuffles, but is true for the
300 // structured types of shuffles covered by TTI::ShuffleKind).
301 return LT.first;
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000302}
303
Chandler Carruth93205eb2015-08-05 18:08:10 +0000304int PPCTTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Dmitri Gribenkoc451bdf2013-01-25 23:17:21 +0000305 assert(TLI->InstructionOpcodeToISD(Opcode) && "Invalid opcode");
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000306
Chandler Carruth705b1852015-01-31 03:43:40 +0000307 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000308}
309
Chandler Carruth93205eb2015-08-05 18:08:10 +0000310int PPCTTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Chandler Carruth705b1852015-01-31 03:43:40 +0000311 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000312}
313
Chandler Carruth93205eb2015-08-05 18:08:10 +0000314int PPCTTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) {
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000315 assert(Val->isVectorTy() && "This must be a vector type");
316
Bill Schmidt62fe7a5b2013-02-08 18:19:17 +0000317 int ISD = TLI->InstructionOpcodeToISD(Opcode);
318 assert(ISD && "Invalid opcode");
Bill Schmidtb3cece12013-02-07 20:33:57 +0000319
Hal Finkel27774d92014-03-13 07:58:58 +0000320 if (ST->hasVSX() && Val->getScalarType()->isDoubleTy()) {
321 // Double-precision scalars are already located in index #0.
322 if (Index == 0)
323 return 0;
324
Chandler Carruth705b1852015-01-31 03:43:40 +0000325 return BaseT::getVectorInstrCost(Opcode, Val, Index);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000326 } else if (ST->hasQPX() && Val->getScalarType()->isFloatingPointTy()) {
327 // Floating point scalars are already located in index #0.
328 if (Index == 0)
329 return 0;
330
331 return BaseT::getVectorInstrCost(Opcode, Val, Index);
Hal Finkel27774d92014-03-13 07:58:58 +0000332 }
333
Bill Schmidt62fe7a5b2013-02-08 18:19:17 +0000334 // Estimated cost of a load-hit-store delay. This was obtained
335 // experimentally as a minimum needed to prevent unprofitable
336 // vectorization for the paq8p benchmark. It may need to be
337 // raised further if other unprofitable cases remain.
Hal Finkelde0b4132014-04-04 23:51:18 +0000338 unsigned LHSPenalty = 2;
339 if (ISD == ISD::INSERT_VECTOR_ELT)
340 LHSPenalty += 7;
Bill Schmidtb3cece12013-02-07 20:33:57 +0000341
Bill Schmidt62fe7a5b2013-02-08 18:19:17 +0000342 // Vector element insert/extract with Altivec is very expensive,
343 // because they require store and reload with the attendant
344 // processor stall for load-hit-store. Until VSX is available,
345 // these need to be estimated as very costly.
346 if (ISD == ISD::EXTRACT_VECTOR_ELT ||
347 ISD == ISD::INSERT_VECTOR_ELT)
Chandler Carruth705b1852015-01-31 03:43:40 +0000348 return LHSPenalty + BaseT::getVectorInstrCost(Opcode, Val, Index);
Bill Schmidtb3cece12013-02-07 20:33:57 +0000349
Chandler Carruth705b1852015-01-31 03:43:40 +0000350 return BaseT::getVectorInstrCost(Opcode, Val, Index);
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000351}
352
Chandler Carruth93205eb2015-08-05 18:08:10 +0000353int PPCTTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
354 unsigned AddressSpace) {
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000355 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000356 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000357 assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
358 "Invalid Opcode");
359
Chandler Carruth93205eb2015-08-05 18:08:10 +0000360 int Cost = BaseT::getMemoryOpCost(Opcode, Src, Alignment, AddressSpace);
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000361
Hal Finkel79dbf5b2015-09-02 21:03:28 +0000362 // Aligned loads and stores are easy.
363 unsigned SrcBytes = LT.second.getStoreSize();
364 if (!SrcBytes || !Alignment || Alignment >= SrcBytes)
365 return Cost;
Hal Finkelde0b4132014-04-04 23:51:18 +0000366
Hal Finkel79dbf5b2015-09-02 21:03:28 +0000367 bool IsAltivecType = ST->hasAltivec() &&
368 (LT.second == MVT::v16i8 || LT.second == MVT::v8i16 ||
369 LT.second == MVT::v4i32 || LT.second == MVT::v4f32);
370 bool IsVSXType = ST->hasVSX() &&
371 (LT.second == MVT::v2f64 || LT.second == MVT::v2i64);
372 bool IsQPXType = ST->hasQPX() &&
373 (LT.second == MVT::v4f64 || LT.second == MVT::v4f32);
374
Hal Finkelf11bc762015-09-03 21:23:18 +0000375 // If we can use the permutation-based load sequence, then this is also
376 // relatively cheap (not counting loop-invariant instructions): one load plus
377 // one permute (the last load in a series has extra cost, but we're
Hal Finkel69ada2f2016-03-28 22:39:35 +0000378 // neglecting that here). Note that on the P7, we could do unaligned loads
Hal Finkelf11bc762015-09-03 21:23:18 +0000379 // for Altivec types using the VSX instructions, but that's more expensive
380 // than using the permutation-based load sequence. On the P8, that's no
381 // longer true.
382 if (Opcode == Instruction::Load &&
383 ((!ST->hasP8Vector() && IsAltivecType) || IsQPXType) &&
384 Alignment >= LT.second.getScalarType().getStoreSize())
385 return Cost + LT.first; // Add the cost of the permutations.
386
Hal Finkel79dbf5b2015-09-02 21:03:28 +0000387 // For VSX, we can do unaligned loads and stores on Altivec/VSX types. On the
388 // P7, unaligned vector loads are more expensive than the permutation-based
389 // load sequence, so that might be used instead, but regardless, the net cost
390 // is about the same (not counting loop-invariant instructions).
391 if (IsVSXType || (ST->hasVSX() && IsAltivecType))
392 return Cost;
393
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000394 // PPC in general does not support unaligned loads and stores. They'll need
395 // to be decomposed based on the alignment factor.
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000396
Hal Finkel79dbf5b2015-09-02 21:03:28 +0000397 // Add the cost of each scalar load or store.
398 Cost += LT.first*(SrcBytes/Alignment-1);
399
400 // For a vector type, there is also scalarization overhead (only for
401 // stores, loads are expanded using the vector-load + permutation sequence,
402 // which is much less expensive).
403 if (Src->isVectorTy() && Opcode == Instruction::Store)
404 for (int i = 0, e = Src->getVectorNumElements(); i < e; ++i)
405 Cost += getVectorInstrCost(Instruction::ExtractElement, Src, i);
Hal Finkelde0b4132014-04-04 23:51:18 +0000406
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000407 return Cost;
408}
409
Hal Finkel4a7be232015-09-04 00:10:41 +0000410int PPCTTIImpl::getInterleavedMemoryOpCost(unsigned Opcode, Type *VecTy,
411 unsigned Factor,
412 ArrayRef<unsigned> Indices,
413 unsigned Alignment,
414 unsigned AddressSpace) {
415 assert(isa<VectorType>(VecTy) &&
416 "Expect a vector type for interleaved memory op");
417
418 // Legalize the type.
419 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, VecTy);
420
421 // Firstly, the cost of load/store operation.
422 int Cost = getMemoryOpCost(Opcode, VecTy, Alignment, AddressSpace);
423
424 // PPC, for both Altivec/VSX and QPX, support cheap arbitrary permutations
425 // (at least in the sense that there need only be one non-loop-invariant
426 // instruction). For each result vector, we need one shuffle per incoming
427 // vector (except that the first shuffle can take two incoming vectors
428 // because it does not need to take itself).
429 Cost += Factor*(LT.first-1);
430
431 return Cost;
432}
433