blob: c9e0892f2106e42ab0bf54ab704fde20dcfb1c60 [file] [log] [blame]
Valery Pykhtin902db312016-08-01 14:21:30 +00001//===-- DSInstructions.td - DS Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class DS_Pseudo <string opName, dag outs, dag ins, string asmOps, list<dag> pattern=[]> :
11 InstSI <outs, ins, "", pattern>,
12 SIMCInstr <opName, SIEncodingFamily.NONE> {
13
14 let SubtargetPredicate = isGCN;
15
16 let LGKM_CNT = 1;
17 let DS = 1;
18 let UseNamedOperandTable = 1;
19 let Uses = [M0, EXEC];
20
21 // Most instruction load and store data, so set this as the default.
22 let mayLoad = 1;
23 let mayStore = 1;
24
25 let hasSideEffects = 0;
26 let SchedRW = [WriteLDS];
27
28 let isPseudo = 1;
29 let isCodeGenOnly = 1;
30
31 let AsmMatchConverter = "cvtDS";
32
33 string Mnemonic = opName;
34 string AsmOperands = asmOps;
35
36 // Well these bits a kind of hack because it would be more natural
37 // to test "outs" and "ins" dags for the presence of particular operands
38 bits<1> has_vdst = 1;
39 bits<1> has_addr = 1;
40 bits<1> has_data0 = 1;
41 bits<1> has_data1 = 1;
42
43 bits<1> has_offset = 1; // has "offset" that should be split to offset0,1
44 bits<1> has_offset0 = 1;
45 bits<1> has_offset1 = 1;
46
47 bits<1> has_gds = 1;
48 bits<1> gdsValue = 0; // if has_gds == 0 set gds to this value
49}
50
51class DS_Real <DS_Pseudo ds> :
52 InstSI <ds.OutOperandList, ds.InOperandList, ds.Mnemonic # " " # ds.AsmOperands, []>,
53 Enc64 {
54
55 let isPseudo = 0;
56 let isCodeGenOnly = 0;
57
58 // copy relevant pseudo op flags
59 let SubtargetPredicate = ds.SubtargetPredicate;
60 let AsmMatchConverter = ds.AsmMatchConverter;
61
62 // encoding fields
63 bits<8> vdst;
64 bits<1> gds;
65 bits<8> addr;
66 bits<8> data0;
67 bits<8> data1;
68 bits<8> offset0;
69 bits<8> offset1;
70
71 bits<16> offset;
72 let offset0 = !if(ds.has_offset, offset{7-0}, ?);
73 let offset1 = !if(ds.has_offset, offset{15-8}, ?);
74}
75
76
77// DS Pseudo instructions
78
79class DS_1A1D_NORET<string opName, RegisterClass rc = VGPR_32>
80: DS_Pseudo<opName,
81 (outs),
82 (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds),
83 "$addr, $data0$offset$gds">,
84 AtomicNoRet<opName, 0> {
85
86 let has_data1 = 0;
87 let has_vdst = 0;
88}
89
90class DS_1A_Off8_NORET<string opName> : DS_Pseudo<opName,
91 (outs),
92 (ins VGPR_32:$addr, offset0:$offset0, offset1:$offset1, gds:$gds),
93 "$addr $offset0$offset1$gds"> {
94
95 let has_data0 = 0;
96 let has_data1 = 0;
97 let has_vdst = 0;
98 let has_offset = 0;
99 let AsmMatchConverter = "cvtDSOffset01";
100}
101
102class DS_1A2D_NORET<string opName, RegisterClass rc = VGPR_32>
103: DS_Pseudo<opName,
104 (outs),
105 (ins VGPR_32:$addr, rc:$data0, rc:$data1, offset:$offset, gds:$gds),
106 "$addr, $data0, $data1"#"$offset"#"$gds">,
107 AtomicNoRet<opName, 0> {
108
109 let has_vdst = 0;
110}
111
112class DS_1A2D_Off8_NORET <string opName, RegisterClass rc = VGPR_32>
113: DS_Pseudo<opName,
114 (outs),
115 (ins VGPR_32:$addr, rc:$data0, rc:$data1,
116 offset0:$offset0, offset1:$offset1, gds:$gds),
117 "$addr, $data0, $data1$offset0$offset1$gds"> {
118
119 let has_vdst = 0;
120 let has_offset = 0;
121 let AsmMatchConverter = "cvtDSOffset01";
122}
123
124class DS_1A1D_RET <string opName, RegisterClass rc = VGPR_32>
125: DS_Pseudo<opName,
126 (outs rc:$vdst),
127 (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds),
128 "$vdst, $addr, $data0$offset$gds"> {
129
130 let hasPostISelHook = 1;
131 let has_data1 = 0;
132}
133
134class DS_1A2D_RET<string opName,
135 RegisterClass rc = VGPR_32,
136 RegisterClass src = rc>
137: DS_Pseudo<opName,
138 (outs rc:$vdst),
139 (ins VGPR_32:$addr, src:$data0, src:$data1, offset:$offset, gds:$gds),
140 "$vdst, $addr, $data0, $data1$offset$gds"> {
141
142 let hasPostISelHook = 1;
143}
144
145class DS_1A_RET<string opName, RegisterClass rc = VGPR_32>
146: DS_Pseudo<opName,
147 (outs rc:$vdst),
148 (ins VGPR_32:$addr, offset:$offset, gds:$gds),
149 "$vdst, $addr$offset$gds"> {
150
151 let has_data0 = 0;
152 let has_data1 = 0;
153}
154
155class DS_1A_Off8_RET <string opName, RegisterClass rc = VGPR_32>
156: DS_Pseudo<opName,
157 (outs rc:$vdst),
158 (ins VGPR_32:$addr, offset0:$offset0, offset1:$offset1, gds:$gds),
159 "$vdst, $addr$offset0$offset1$gds"> {
160
161 let has_offset = 0;
162 let has_data0 = 0;
163 let has_data1 = 0;
164 let AsmMatchConverter = "cvtDSOffset01";
165}
166
167class DS_1A_RET_GDS <string opName> : DS_Pseudo<opName,
168 (outs VGPR_32:$vdst),
169 (ins VGPR_32:$addr, offset:$offset),
170 "$vdst, $addr$offset gds"> {
171
172 let has_data0 = 0;
173 let has_data1 = 0;
174 let has_gds = 0;
175 let gdsValue = 1;
176}
177
178class DS_0A_RET <string opName> : DS_Pseudo<opName,
179 (outs VGPR_32:$vdst),
180 (ins offset:$offset, gds:$gds),
181 "$vdst$offset$gds"> {
182
183 let mayLoad = 1;
184 let mayStore = 1;
185
186 let has_addr = 0;
187 let has_data0 = 0;
188 let has_data1 = 0;
189}
190
191class DS_1A <string opName> : DS_Pseudo<opName,
192 (outs),
193 (ins VGPR_32:$addr, offset:$offset, gds:$gds),
194 "$addr$offset$gds"> {
195
196 let mayLoad = 1;
197 let mayStore = 1;
198
199 let has_vdst = 0;
200 let has_data0 = 0;
201 let has_data1 = 0;
202}
203
204class DS_1A_GDS <string opName> : DS_Pseudo<opName,
205 (outs),
206 (ins VGPR_32:$addr),
207 "$addr gds"> {
208
209 let has_vdst = 0;
210 let has_data0 = 0;
211 let has_data1 = 0;
212 let has_offset = 0;
213 let has_offset0 = 0;
214 let has_offset1 = 0;
215
216 let has_gds = 0;
217 let gdsValue = 1;
218}
219
220class DS_1A1D_PERMUTE <string opName, SDPatternOperator node = null_frag>
221: DS_Pseudo<opName,
222 (outs VGPR_32:$vdst),
223 (ins VGPR_32:$addr, VGPR_32:$data0, offset:$offset),
224 "$vdst, $addr, $data0$offset",
225 [(set i32:$vdst,
226 (node (DS1Addr1Offset i32:$addr, i16:$offset), i32:$data0))] > {
227
228 let mayLoad = 0;
229 let mayStore = 0;
230 let isConvergent = 1;
231
232 let has_data1 = 0;
233 let has_gds = 0;
234}
235
236def DS_ADD_U32 : DS_1A1D_NORET<"ds_add_u32">;
237def DS_SUB_U32 : DS_1A1D_NORET<"ds_sub_u32">;
238def DS_RSUB_U32 : DS_1A1D_NORET<"ds_rsub_u32">;
239def DS_INC_U32 : DS_1A1D_NORET<"ds_inc_u32">;
240def DS_DEC_U32 : DS_1A1D_NORET<"ds_dec_u32">;
241def DS_MIN_I32 : DS_1A1D_NORET<"ds_min_i32">;
242def DS_MAX_I32 : DS_1A1D_NORET<"ds_max_i32">;
243def DS_MIN_U32 : DS_1A1D_NORET<"ds_min_u32">;
244def DS_MAX_U32 : DS_1A1D_NORET<"ds_max_u32">;
245def DS_AND_B32 : DS_1A1D_NORET<"ds_and_b32">;
246def DS_OR_B32 : DS_1A1D_NORET<"ds_or_b32">;
247def DS_XOR_B32 : DS_1A1D_NORET<"ds_xor_b32">;
248
249let mayLoad = 0 in {
250def DS_WRITE_B8 : DS_1A1D_NORET<"ds_write_b8">;
251def DS_WRITE_B16 : DS_1A1D_NORET<"ds_write_b16">;
252def DS_WRITE_B32 : DS_1A1D_NORET<"ds_write_b32">;
253def DS_WRITE2_B32 : DS_1A2D_Off8_NORET<"ds_write2_b32">;
254def DS_WRITE2ST64_B32 : DS_1A2D_Off8_NORET<"ds_write2st64_b32">;
255}
256
257def DS_MSKOR_B32 : DS_1A2D_NORET<"ds_mskor_b32">;
258def DS_CMPST_B32 : DS_1A2D_NORET<"ds_cmpst_b32">;
259def DS_CMPST_F32 : DS_1A2D_NORET<"ds_cmpst_f32">;
260def DS_MIN_F32 : DS_1A2D_NORET<"ds_min_f32">;
261def DS_MAX_F32 : DS_1A2D_NORET<"ds_max_f32">;
262
263def DS_ADD_U64 : DS_1A1D_NORET<"ds_add_u64", VReg_64>;
264def DS_SUB_U64 : DS_1A1D_NORET<"ds_sub_u64", VReg_64>;
265def DS_RSUB_U64 : DS_1A1D_NORET<"ds_rsub_u64", VReg_64>;
266def DS_INC_U64 : DS_1A1D_NORET<"ds_inc_u64", VReg_64>;
267def DS_DEC_U64 : DS_1A1D_NORET<"ds_dec_u64", VReg_64>;
268def DS_MIN_I64 : DS_1A1D_NORET<"ds_min_i64", VReg_64>;
269def DS_MAX_I64 : DS_1A1D_NORET<"ds_max_i64", VReg_64>;
270def DS_MIN_U64 : DS_1A1D_NORET<"ds_min_u64", VReg_64>;
271def DS_MAX_U64 : DS_1A1D_NORET<"ds_max_u64", VReg_64>;
272def DS_AND_B64 : DS_1A1D_NORET<"ds_and_b64", VReg_64>;
273def DS_OR_B64 : DS_1A1D_NORET<"ds_or_b64", VReg_64>;
274def DS_XOR_B64 : DS_1A1D_NORET<"ds_xor_b64", VReg_64>;
275def DS_MSKOR_B64 : DS_1A2D_NORET<"ds_mskor_b64", VReg_64>;
276let mayLoad = 0 in {
277def DS_WRITE_B64 : DS_1A1D_NORET<"ds_write_b64", VReg_64>;
278def DS_WRITE2_B64 : DS_1A2D_Off8_NORET<"ds_write2_b64", VReg_64>;
279def DS_WRITE2ST64_B64 : DS_1A2D_Off8_NORET<"ds_write2st64_b64", VReg_64>;
280}
281def DS_CMPST_B64 : DS_1A2D_NORET<"ds_cmpst_b64", VReg_64>;
282def DS_CMPST_F64 : DS_1A2D_NORET<"ds_cmpst_f64", VReg_64>;
283def DS_MIN_F64 : DS_1A1D_NORET<"ds_min_f64", VReg_64>;
284def DS_MAX_F64 : DS_1A1D_NORET<"ds_max_f64", VReg_64>;
285
286def DS_ADD_RTN_U32 : DS_1A1D_RET<"ds_add_rtn_u32">,
287 AtomicNoRet<"ds_add_u32", 1>;
288def DS_SUB_RTN_U32 : DS_1A1D_RET<"ds_sub_rtn_u32">,
289 AtomicNoRet<"ds_sub_u32", 1>;
290def DS_RSUB_RTN_U32 : DS_1A1D_RET<"ds_rsub_rtn_u32">,
291 AtomicNoRet<"ds_rsub_u32", 1>;
292def DS_INC_RTN_U32 : DS_1A1D_RET<"ds_inc_rtn_u32">,
293 AtomicNoRet<"ds_inc_u32", 1>;
294def DS_DEC_RTN_U32 : DS_1A1D_RET<"ds_dec_rtn_u32">,
295 AtomicNoRet<"ds_dec_u32", 1>;
296def DS_MIN_RTN_I32 : DS_1A1D_RET<"ds_min_rtn_i32">,
297 AtomicNoRet<"ds_min_i32", 1>;
298def DS_MAX_RTN_I32 : DS_1A1D_RET<"ds_max_rtn_i32">,
299 AtomicNoRet<"ds_max_i32", 1>;
300def DS_MIN_RTN_U32 : DS_1A1D_RET<"ds_min_rtn_u32">,
301 AtomicNoRet<"ds_min_u32", 1>;
302def DS_MAX_RTN_U32 : DS_1A1D_RET<"ds_max_rtn_u32">,
303 AtomicNoRet<"ds_max_u32", 1>;
304def DS_AND_RTN_B32 : DS_1A1D_RET<"ds_and_rtn_b32">,
305 AtomicNoRet<"ds_and_b32", 1>;
306def DS_OR_RTN_B32 : DS_1A1D_RET<"ds_or_rtn_b32">,
307 AtomicNoRet<"ds_or_b32", 1>;
308def DS_XOR_RTN_B32 : DS_1A1D_RET<"ds_xor_rtn_b32">,
309 AtomicNoRet<"ds_xor_b32", 1>;
310def DS_MSKOR_RTN_B32 : DS_1A2D_RET<"ds_mskor_rtn_b32">,
311 AtomicNoRet<"ds_mskor_b32", 1>;
312def DS_CMPST_RTN_B32 : DS_1A2D_RET <"ds_cmpst_rtn_b32">,
313 AtomicNoRet<"ds_cmpst_b32", 1>;
314def DS_CMPST_RTN_F32 : DS_1A2D_RET <"ds_cmpst_rtn_f32">,
315 AtomicNoRet<"ds_cmpst_f32", 1>;
316def DS_MIN_RTN_F32 : DS_1A2D_RET <"ds_min_rtn_f32">,
317 AtomicNoRet<"ds_min_f32", 1>;
318def DS_MAX_RTN_F32 : DS_1A2D_RET <"ds_max_rtn_f32">,
319 AtomicNoRet<"ds_max_f32", 1>;
320
321def DS_WRXCHG_RTN_B32 : DS_1A1D_RET<"ds_wrxchg_rtn_b32">,
322 AtomicNoRet<"", 1>;
323def DS_WRXCHG2_RTN_B32 : DS_1A2D_RET<"ds_wrxchg2_rtn_b32", VReg_64, VGPR_32>,
324 AtomicNoRet<"", 1>;
325def DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET<"ds_wrxchg2st64_rtn_b32", VReg_64, VGPR_32>,
326 AtomicNoRet<"", 1>;
327
328def DS_ADD_RTN_U64 : DS_1A1D_RET<"ds_add_rtn_u64", VReg_64>,
329 AtomicNoRet<"ds_add_u64", 1>;
330def DS_SUB_RTN_U64 : DS_1A1D_RET<"ds_sub_rtn_u64", VReg_64>,
331 AtomicNoRet<"ds_sub_u64", 1>;
332def DS_RSUB_RTN_U64 : DS_1A1D_RET<"ds_rsub_rtn_u64", VReg_64>,
333 AtomicNoRet<"ds_rsub_u64", 1>;
334def DS_INC_RTN_U64 : DS_1A1D_RET<"ds_inc_rtn_u64", VReg_64>,
335 AtomicNoRet<"ds_inc_u64", 1>;
336def DS_DEC_RTN_U64 : DS_1A1D_RET<"ds_dec_rtn_u64", VReg_64>,
337 AtomicNoRet<"ds_dec_u64", 1>;
338def DS_MIN_RTN_I64 : DS_1A1D_RET<"ds_min_rtn_i64", VReg_64>,
339 AtomicNoRet<"ds_min_i64", 1>;
340def DS_MAX_RTN_I64 : DS_1A1D_RET<"ds_max_rtn_i64", VReg_64>,
341 AtomicNoRet<"ds_max_i64", 1>;
342def DS_MIN_RTN_U64 : DS_1A1D_RET<"ds_min_rtn_u64", VReg_64>,
343 AtomicNoRet<"ds_min_u64", 1>;
344def DS_MAX_RTN_U64 : DS_1A1D_RET<"ds_max_rtn_u64", VReg_64>,
345 AtomicNoRet<"ds_max_u64", 1>;
346def DS_AND_RTN_B64 : DS_1A1D_RET<"ds_and_rtn_b64", VReg_64>,
347 AtomicNoRet<"ds_and_b64", 1>;
348def DS_OR_RTN_B64 : DS_1A1D_RET<"ds_or_rtn_b64", VReg_64>,
349 AtomicNoRet<"ds_or_b64", 1>;
350def DS_XOR_RTN_B64 : DS_1A1D_RET<"ds_xor_rtn_b64", VReg_64>,
351 AtomicNoRet<"ds_xor_b64", 1>;
352def DS_MSKOR_RTN_B64 : DS_1A2D_RET<"ds_mskor_rtn_b64", VReg_64>,
353 AtomicNoRet<"ds_mskor_b64", 1>;
354def DS_CMPST_RTN_B64 : DS_1A2D_RET<"ds_cmpst_rtn_b64", VReg_64>,
355 AtomicNoRet<"ds_cmpst_b64", 1>;
356def DS_CMPST_RTN_F64 : DS_1A2D_RET<"ds_cmpst_rtn_f64", VReg_64>,
357 AtomicNoRet<"ds_cmpst_f64", 1>;
358def DS_MIN_RTN_F64 : DS_1A1D_RET<"ds_min_rtn_f64", VReg_64>,
359 AtomicNoRet<"ds_min_f64", 1>;
360def DS_MAX_RTN_F64 : DS_1A1D_RET<"ds_max_rtn_f64", VReg_64>,
361 AtomicNoRet<"ds_max_f64", 1>;
362
363def DS_WRXCHG_RTN_B64 : DS_1A1D_RET<"ds_wrxchg_rtn_b64", VReg_64>,
364 AtomicNoRet<"ds_wrxchg_b64", 1>;
365def DS_WRXCHG2_RTN_B64 : DS_1A2D_RET<"ds_wrxchg2_rtn_b64", VReg_128, VReg_64>,
366 AtomicNoRet<"ds_wrxchg2_b64", 1>;
367def DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET<"ds_wrxchg2st64_rtn_b64", VReg_128, VReg_64>,
368 AtomicNoRet<"ds_wrxchg2st64_b64", 1>;
369
370def DS_GWS_INIT : DS_1A_GDS<"ds_gws_init">;
371def DS_GWS_SEMA_V : DS_1A_GDS<"ds_gws_sema_v">;
372def DS_GWS_SEMA_BR : DS_1A_GDS<"ds_gws_sema_br">;
373def DS_GWS_SEMA_P : DS_1A_GDS<"ds_gws_sema_p">;
374def DS_GWS_BARRIER : DS_1A_GDS<"ds_gws_barrier">;
375
376def DS_ADD_SRC2_U32 : DS_1A<"ds_add_src2_u32">;
377def DS_SUB_SRC2_U32 : DS_1A<"ds_sub_src2_u32">;
378def DS_RSUB_SRC2_U32 : DS_1A<"ds_rsub_src2_u32">;
379def DS_INC_SRC2_U32 : DS_1A<"ds_inc_src2_u32">;
380def DS_DEC_SRC2_U32 : DS_1A<"ds_dec_src2_u32">;
381def DS_MIN_SRC2_I32 : DS_1A<"ds_min_src2_i32">;
382def DS_MAX_SRC2_I32 : DS_1A<"ds_max_src2_i32">;
383def DS_MIN_SRC2_U32 : DS_1A<"ds_min_src2_u32">;
384def DS_MAX_SRC2_U32 : DS_1A<"ds_max_src2_u32">;
385def DS_AND_SRC2_B32 : DS_1A<"ds_and_src_b32">;
386def DS_OR_SRC2_B32 : DS_1A<"ds_or_src2_b32">;
387def DS_XOR_SRC2_B32 : DS_1A<"ds_xor_src2_b32">;
388def DS_MIN_SRC2_F32 : DS_1A<"ds_min_src2_f32">;
389def DS_MAX_SRC2_F32 : DS_1A<"ds_max_src2_f32">;
390
391def DS_ADD_SRC2_U64 : DS_1A<"ds_add_src2_u64">;
392def DS_SUB_SRC2_U64 : DS_1A<"ds_sub_src2_u64">;
393def DS_RSUB_SRC2_U64 : DS_1A<"ds_rsub_src2_u64">;
394def DS_INC_SRC2_U64 : DS_1A<"ds_inc_src2_u64">;
395def DS_DEC_SRC2_U64 : DS_1A<"ds_dec_src2_u64">;
396def DS_MIN_SRC2_I64 : DS_1A<"ds_min_src2_i64">;
397def DS_MAX_SRC2_I64 : DS_1A<"ds_max_src2_i64">;
398def DS_MIN_SRC2_U64 : DS_1A<"ds_min_src2_u64">;
399def DS_MAX_SRC2_U64 : DS_1A<"ds_max_src2_u64">;
400def DS_AND_SRC2_B64 : DS_1A<"ds_and_src2_b64">;
401def DS_OR_SRC2_B64 : DS_1A<"ds_or_src2_b64">;
402def DS_XOR_SRC2_B64 : DS_1A<"ds_xor_src2_b64">;
403def DS_MIN_SRC2_F64 : DS_1A<"ds_min_src2_f64">;
404def DS_MAX_SRC2_F64 : DS_1A<"ds_max_src2_f64">;
405
406def DS_WRITE_SRC2_B32 : DS_1A_Off8_NORET<"ds_write_src2_b32">;
407def DS_WRITE_SRC2_B64 : DS_1A_Off8_NORET<"ds_write_src2_b64">;
408
409let Uses = [EXEC], mayLoad = 0, mayStore = 0, isConvergent = 1 in {
410def DS_SWIZZLE_B32 : DS_1A_RET <"ds_swizzle_b32">;
411}
412
413let mayStore = 0 in {
414def DS_READ_I8 : DS_1A_RET<"ds_read_i8">;
415def DS_READ_U8 : DS_1A_RET<"ds_read_u8">;
416def DS_READ_I16 : DS_1A_RET<"ds_read_i16">;
417def DS_READ_U16 : DS_1A_RET<"ds_read_u16">;
418def DS_READ_B32 : DS_1A_RET<"ds_read_b32">;
419def DS_READ_B64 : DS_1A_RET<"ds_read_b64", VReg_64>;
420
421def DS_READ2_B32 : DS_1A_Off8_RET<"ds_read2_b32", VReg_64>;
422def DS_READ2ST64_B32 : DS_1A_Off8_RET<"ds_read2st64_b32", VReg_64>;
423
424def DS_READ2_B64 : DS_1A_Off8_RET<"ds_read2_b64", VReg_128>;
425def DS_READ2ST64_B64 : DS_1A_Off8_RET<"ds_read2st64_b64", VReg_128>;
426}
427
428let SubtargetPredicate = isSICI in {
429def DS_CONSUME : DS_0A_RET<"ds_consume">;
430def DS_APPEND : DS_0A_RET<"ds_append">;
431def DS_ORDERED_COUNT : DS_1A_RET_GDS<"ds_ordered_count">;
432}
433
434//===----------------------------------------------------------------------===//
435// Instruction definitions for CI and newer.
436//===----------------------------------------------------------------------===//
437// Remaining instructions:
438// DS_NOP
439// DS_GWS_SEMA_RELEASE_ALL
440// DS_WRAP_RTN_B32
441// DS_CNDXCHG32_RTN_B64
442// DS_WRITE_B96
443// DS_WRITE_B128
444// DS_CONDXCHG32_RTN_B128
445// DS_READ_B96
446// DS_READ_B128
447
448let SubtargetPredicate = isCIVI in {
449
450def DS_WRAP_RTN_F32 : DS_1A1D_RET <"ds_wrap_rtn_f32">,
451 AtomicNoRet<"ds_wrap_f32", 1>;
452
453} // let SubtargetPredicate = isCIVI
454
455//===----------------------------------------------------------------------===//
456// Instruction definitions for VI and newer.
457//===----------------------------------------------------------------------===//
458
459let SubtargetPredicate = isVI in {
460
461let Uses = [EXEC] in {
462def DS_PERMUTE_B32 : DS_1A1D_PERMUTE <"ds_permute_b32",
463 int_amdgcn_ds_permute>;
464def DS_BPERMUTE_B32 : DS_1A1D_PERMUTE <"ds_bpermute_b32",
465 int_amdgcn_ds_bpermute>;
466}
467
468} // let SubtargetPredicate = isVI
469
470//===----------------------------------------------------------------------===//
471// DS Patterns
472//===----------------------------------------------------------------------===//
473
474let Predicates = [isGCN] in {
475
476def : Pat <
477 (int_amdgcn_ds_swizzle i32:$src, imm:$offset16),
478 (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0))
479>;
480
481class DSReadPat <DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
482 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
483 (inst $ptr, (as_i16imm $offset), (i1 0))
484>;
485
486def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
487def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
488def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
489def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
490def : DSReadPat <DS_READ_B32, i32, si_load_local>;
491
492let AddedComplexity = 100 in {
493
494def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
495
496} // End AddedComplexity = 100
497
498def : Pat <
499 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
500 i8:$offset1))),
501 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
502>;
503
504class DSWritePat <DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
505 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
506 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
507>;
508
509def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
510def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
511def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
512
513let AddedComplexity = 100 in {
514
515def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
516} // End AddedComplexity = 100
517
518def : Pat <
519 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
520 i8:$offset1)),
521 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
522 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
523 (i1 0))
524>;
525
526class DSAtomicRetPat<DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
527 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
528 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
529>;
530
531class DSAtomicCmpXChg<DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
532 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
533 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
534>;
535
536
537// 32-bit atomics.
538def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
539def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
540def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
541def : DSAtomicRetPat<DS_INC_RTN_U32, i32, si_atomic_inc_local>;
542def : DSAtomicRetPat<DS_DEC_RTN_U32, i32, si_atomic_dec_local>;
543def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
544def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
545def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
546def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
547def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
548def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
549def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
550def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
551
552// 64-bit atomics.
553def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
554def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
555def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
556def : DSAtomicRetPat<DS_INC_RTN_U64, i64, si_atomic_inc_local>;
557def : DSAtomicRetPat<DS_DEC_RTN_U64, i64, si_atomic_dec_local>;
558def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
559def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
560def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
561def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
562def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
563def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
564def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
565
566def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
567
568} // let Predicates = [isGCN]
569
570//===----------------------------------------------------------------------===//
571// Real instructions
572//===----------------------------------------------------------------------===//
573
574//===----------------------------------------------------------------------===//
575// SIInstructions.td
576//===----------------------------------------------------------------------===//
577
578class DS_Real_si <bits<8> op, DS_Pseudo ds> :
579 DS_Real <ds>,
580 SIMCInstr <ds.Mnemonic, SIEncodingFamily.SI> {
581 let AssemblerPredicates=[isSICI];
582 let DecoderNamespace="SICI";
583
584 // encoding
585 let Inst{7-0} = !if(ds.has_offset0, offset0, 0);
586 let Inst{15-8} = !if(ds.has_offset1, offset1, 0);
587 let Inst{17} = !if(ds.has_gds, gds, ds.gdsValue);
588 let Inst{25-18} = op;
589 let Inst{31-26} = 0x36; // ds prefix
590 let Inst{39-32} = !if(ds.has_addr, addr, 0);
591 let Inst{47-40} = !if(ds.has_data0, data0, 0);
592 let Inst{55-48} = !if(ds.has_data1, data1, 0);
593 let Inst{63-56} = !if(ds.has_vdst, vdst, 0);
594}
595
596def DS_ADD_U32_si : DS_Real_si<0x0, DS_ADD_U32>;
597def DS_SUB_U32_si : DS_Real_si<0x1, DS_SUB_U32>;
598def DS_RSUB_U32_si : DS_Real_si<0x2, DS_RSUB_U32>;
599def DS_INC_U32_si : DS_Real_si<0x3, DS_INC_U32>;
600def DS_DEC_U32_si : DS_Real_si<0x4, DS_DEC_U32>;
601def DS_MIN_I32_si : DS_Real_si<0x5, DS_MIN_I32>;
602def DS_MAX_I32_si : DS_Real_si<0x6, DS_MAX_I32>;
603def DS_MIN_U32_si : DS_Real_si<0x7, DS_MIN_U32>;
604def DS_MAX_U32_si : DS_Real_si<0x8, DS_MAX_U32>;
605def DS_AND_B32_si : DS_Real_si<0x9, DS_AND_B32>;
606def DS_OR_B32_si : DS_Real_si<0xa, DS_OR_B32>;
607def DS_XOR_B32_si : DS_Real_si<0xb, DS_XOR_B32>;
608def DS_MSKOR_B32_si : DS_Real_si<0xc, DS_MSKOR_B32>;
609def DS_WRITE_B32_si : DS_Real_si<0xd, DS_WRITE_B32>;
610def DS_WRITE2_B32_si : DS_Real_si<0xe, DS_WRITE2_B32>;
611def DS_WRITE2ST64_B32_si : DS_Real_si<0xf, DS_WRITE2ST64_B32>;
612def DS_CMPST_B32_si : DS_Real_si<0x10, DS_CMPST_B32>;
613def DS_CMPST_F32_si : DS_Real_si<0x11, DS_CMPST_F32>;
614def DS_MIN_F32_si : DS_Real_si<0x12, DS_MIN_F32>;
615def DS_MAX_F32_si : DS_Real_si<0x13, DS_MAX_F32>;
616def DS_GWS_INIT_si : DS_Real_si<0x19, DS_GWS_INIT>;
617def DS_GWS_SEMA_V_si : DS_Real_si<0x1a, DS_GWS_SEMA_V>;
618def DS_GWS_SEMA_BR_si : DS_Real_si<0x1b, DS_GWS_SEMA_BR>;
619def DS_GWS_SEMA_P_si : DS_Real_si<0x1c, DS_GWS_SEMA_P>;
620def DS_GWS_BARRIER_si : DS_Real_si<0x1d, DS_GWS_BARRIER>;
621def DS_WRITE_B8_si : DS_Real_si<0x1e, DS_WRITE_B8>;
622def DS_WRITE_B16_si : DS_Real_si<0x1f, DS_WRITE_B16>;
623def DS_ADD_RTN_U32_si : DS_Real_si<0x20, DS_ADD_RTN_U32>;
624def DS_SUB_RTN_U32_si : DS_Real_si<0x21, DS_SUB_RTN_U32>;
625def DS_RSUB_RTN_U32_si : DS_Real_si<0x22, DS_RSUB_RTN_U32>;
626def DS_INC_RTN_U32_si : DS_Real_si<0x23, DS_INC_RTN_U32>;
627def DS_DEC_RTN_U32_si : DS_Real_si<0x24, DS_DEC_RTN_U32>;
628def DS_MIN_RTN_I32_si : DS_Real_si<0x25, DS_MIN_RTN_I32>;
629def DS_MAX_RTN_I32_si : DS_Real_si<0x26, DS_MAX_RTN_I32>;
630def DS_MIN_RTN_U32_si : DS_Real_si<0x27, DS_MIN_RTN_U32>;
631def DS_MAX_RTN_U32_si : DS_Real_si<0x28, DS_MAX_RTN_U32>;
632def DS_AND_RTN_B32_si : DS_Real_si<0x29, DS_AND_RTN_B32>;
633def DS_OR_RTN_B32_si : DS_Real_si<0x2a, DS_OR_RTN_B32>;
634def DS_XOR_RTN_B32_si : DS_Real_si<0x2b, DS_XOR_RTN_B32>;
635def DS_MSKOR_RTN_B32_si : DS_Real_si<0x2c, DS_MSKOR_RTN_B32>;
636def DS_WRXCHG_RTN_B32_si : DS_Real_si<0x2d, DS_WRXCHG_RTN_B32>;
637def DS_WRXCHG2_RTN_B32_si : DS_Real_si<0x2e, DS_WRXCHG2_RTN_B32>;
638def DS_WRXCHG2ST64_RTN_B32_si : DS_Real_si<0x2f, DS_WRXCHG2ST64_RTN_B32>;
639def DS_CMPST_RTN_B32_si : DS_Real_si<0x30, DS_CMPST_RTN_B32>;
640def DS_CMPST_RTN_F32_si : DS_Real_si<0x31, DS_CMPST_RTN_F32>;
641def DS_MIN_RTN_F32_si : DS_Real_si<0x32, DS_MIN_RTN_F32>;
642def DS_MAX_RTN_F32_si : DS_Real_si<0x33, DS_MAX_RTN_F32>;
643
644// FIXME: this instruction is actually CI/VI
645def DS_WRAP_RTN_F32_si : DS_Real_si<0x34, DS_WRAP_RTN_F32>;
646
647def DS_SWIZZLE_B32_si : DS_Real_si<0x35, DS_SWIZZLE_B32>;
648def DS_READ_B32_si : DS_Real_si<0x36, DS_READ_B32>;
649def DS_READ2_B32_si : DS_Real_si<0x37, DS_READ2_B32>;
650def DS_READ2ST64_B32_si : DS_Real_si<0x38, DS_READ2ST64_B32>;
651def DS_READ_I8_si : DS_Real_si<0x39, DS_READ_I8>;
652def DS_READ_U8_si : DS_Real_si<0x3a, DS_READ_U8>;
653def DS_READ_I16_si : DS_Real_si<0x3b, DS_READ_I16>;
654def DS_READ_U16_si : DS_Real_si<0x3c, DS_READ_U16>;
655def DS_CONSUME_si : DS_Real_si<0x3d, DS_CONSUME>;
656def DS_APPEND_si : DS_Real_si<0x3e, DS_APPEND>;
657def DS_ORDERED_COUNT_si : DS_Real_si<0x3f, DS_ORDERED_COUNT>;
658def DS_ADD_U64_si : DS_Real_si<0x40, DS_ADD_U64>;
659def DS_SUB_U64_si : DS_Real_si<0x41, DS_SUB_U64>;
660def DS_RSUB_U64_si : DS_Real_si<0x42, DS_RSUB_U64>;
661def DS_INC_U64_si : DS_Real_si<0x43, DS_INC_U64>;
662def DS_DEC_U64_si : DS_Real_si<0x44, DS_DEC_U64>;
663def DS_MIN_I64_si : DS_Real_si<0x45, DS_MIN_I64>;
664def DS_MAX_I64_si : DS_Real_si<0x46, DS_MAX_I64>;
665def DS_MIN_U64_si : DS_Real_si<0x47, DS_MIN_U64>;
666def DS_MAX_U64_si : DS_Real_si<0x48, DS_MAX_U64>;
667def DS_AND_B64_si : DS_Real_si<0x49, DS_AND_B64>;
668def DS_OR_B64_si : DS_Real_si<0x4a, DS_OR_B64>;
669def DS_XOR_B64_si : DS_Real_si<0x4b, DS_XOR_B64>;
670def DS_MSKOR_B64_si : DS_Real_si<0x4c, DS_MSKOR_B64>;
671def DS_WRITE_B64_si : DS_Real_si<0x4d, DS_WRITE_B64>;
672def DS_WRITE2_B64_si : DS_Real_si<0x4E, DS_WRITE2_B64>;
673def DS_WRITE2ST64_B64_si : DS_Real_si<0x4f, DS_WRITE2ST64_B64>;
674def DS_CMPST_B64_si : DS_Real_si<0x50, DS_CMPST_B64>;
675def DS_CMPST_F64_si : DS_Real_si<0x51, DS_CMPST_F64>;
676def DS_MIN_F64_si : DS_Real_si<0x52, DS_MIN_F64>;
677def DS_MAX_F64_si : DS_Real_si<0x53, DS_MAX_F64>;
678
679def DS_ADD_RTN_U64_si : DS_Real_si<0x60, DS_ADD_RTN_U64>;
680def DS_SUB_RTN_U64_si : DS_Real_si<0x61, DS_SUB_RTN_U64>;
681def DS_RSUB_RTN_U64_si : DS_Real_si<0x62, DS_RSUB_RTN_U64>;
682def DS_INC_RTN_U64_si : DS_Real_si<0x63, DS_INC_RTN_U64>;
683def DS_DEC_RTN_U64_si : DS_Real_si<0x64, DS_DEC_RTN_U64>;
684def DS_MIN_RTN_I64_si : DS_Real_si<0x65, DS_MIN_RTN_I64>;
685def DS_MAX_RTN_I64_si : DS_Real_si<0x66, DS_MAX_RTN_I64>;
686def DS_MIN_RTN_U64_si : DS_Real_si<0x67, DS_MIN_RTN_U64>;
687def DS_MAX_RTN_U64_si : DS_Real_si<0x68, DS_MAX_RTN_U64>;
688def DS_AND_RTN_B64_si : DS_Real_si<0x69, DS_AND_RTN_B64>;
689def DS_OR_RTN_B64_si : DS_Real_si<0x6a, DS_OR_RTN_B64>;
690def DS_XOR_RTN_B64_si : DS_Real_si<0x6b, DS_XOR_RTN_B64>;
691def DS_MSKOR_RTN_B64_si : DS_Real_si<0x6c, DS_MSKOR_RTN_B64>;
692def DS_WRXCHG_RTN_B64_si : DS_Real_si<0x6d, DS_WRXCHG_RTN_B64>;
693def DS_WRXCHG2_RTN_B64_si : DS_Real_si<0x6e, DS_WRXCHG2_RTN_B64>;
694def DS_WRXCHG2ST64_RTN_B64_si : DS_Real_si<0x6f, DS_WRXCHG2ST64_RTN_B64>;
695def DS_CMPST_RTN_B64_si : DS_Real_si<0x70, DS_CMPST_RTN_B64>;
696def DS_CMPST_RTN_F64_si : DS_Real_si<0x71, DS_CMPST_RTN_F64>;
697def DS_MIN_RTN_F64_si : DS_Real_si<0x72, DS_MIN_RTN_F64>;
698def DS_MAX_RTN_F64_si : DS_Real_si<0x73, DS_MAX_RTN_F64>;
699
700def DS_READ_B64_si : DS_Real_si<0x76, DS_READ_B64>;
701def DS_READ2_B64_si : DS_Real_si<0x77, DS_READ2_B64>;
702def DS_READ2ST64_B64_si : DS_Real_si<0x78, DS_READ2ST64_B64>;
703
704def DS_ADD_SRC2_U32_si : DS_Real_si<0x80, DS_ADD_SRC2_U32>;
705def DS_SUB_SRC2_U32_si : DS_Real_si<0x81, DS_SUB_SRC2_U32>;
706def DS_RSUB_SRC2_U32_si : DS_Real_si<0x82, DS_RSUB_SRC2_U32>;
707def DS_INC_SRC2_U32_si : DS_Real_si<0x83, DS_INC_SRC2_U32>;
708def DS_DEC_SRC2_U32_si : DS_Real_si<0x84, DS_DEC_SRC2_U32>;
709def DS_MIN_SRC2_I32_si : DS_Real_si<0x85, DS_MIN_SRC2_I32>;
710def DS_MAX_SRC2_I32_si : DS_Real_si<0x86, DS_MAX_SRC2_I32>;
711def DS_MIN_SRC2_U32_si : DS_Real_si<0x87, DS_MIN_SRC2_U32>;
712def DS_MAX_SRC2_U32_si : DS_Real_si<0x88, DS_MAX_SRC2_U32>;
713def DS_AND_SRC2_B32_si : DS_Real_si<0x89, DS_AND_SRC2_B32>;
714def DS_OR_SRC2_B32_si : DS_Real_si<0x8a, DS_OR_SRC2_B32>;
715def DS_XOR_SRC2_B32_si : DS_Real_si<0x8b, DS_XOR_SRC2_B32>;
716def DS_WRITE_SRC2_B32_si : DS_Real_si<0x8d, DS_WRITE_SRC2_B32>;
717
718def DS_MIN_SRC2_F32_si : DS_Real_si<0x92, DS_MIN_SRC2_F32>;
719def DS_MAX_SRC2_F32_si : DS_Real_si<0x93, DS_MAX_SRC2_F32>;
720
721def DS_ADD_SRC2_U64_si : DS_Real_si<0xc0, DS_ADD_SRC2_U64>;
722def DS_SUB_SRC2_U64_si : DS_Real_si<0xc1, DS_SUB_SRC2_U64>;
723def DS_RSUB_SRC2_U64_si : DS_Real_si<0xc2, DS_RSUB_SRC2_U64>;
724def DS_INC_SRC2_U64_si : DS_Real_si<0xc3, DS_INC_SRC2_U64>;
725def DS_DEC_SRC2_U64_si : DS_Real_si<0xc4, DS_DEC_SRC2_U64>;
726def DS_MIN_SRC2_I64_si : DS_Real_si<0xc5, DS_MIN_SRC2_I64>;
727def DS_MAX_SRC2_I64_si : DS_Real_si<0xc6, DS_MAX_SRC2_I64>;
728def DS_MIN_SRC2_U64_si : DS_Real_si<0xc7, DS_MIN_SRC2_U64>;
729def DS_MAX_SRC2_U64_si : DS_Real_si<0xc8, DS_MAX_SRC2_U64>;
730def DS_AND_SRC2_B64_si : DS_Real_si<0xc9, DS_AND_SRC2_B64>;
731def DS_OR_SRC2_B64_si : DS_Real_si<0xca, DS_OR_SRC2_B64>;
732def DS_XOR_SRC2_B64_si : DS_Real_si<0xcb, DS_XOR_SRC2_B64>;
733def DS_WRITE_SRC2_B64_si : DS_Real_si<0xcd, DS_WRITE_SRC2_B64>;
734
735def DS_MIN_SRC2_F64_si : DS_Real_si<0xd2, DS_MIN_SRC2_F64>;
736def DS_MAX_SRC2_F64_si : DS_Real_si<0xd3, DS_MAX_SRC2_F64>;
737
738//===----------------------------------------------------------------------===//
739// VIInstructions.td
740//===----------------------------------------------------------------------===//
741
742class DS_Real_vi <bits<8> op, DS_Pseudo ds> :
743 DS_Real <ds>,
744 SIMCInstr <ds.Mnemonic, SIEncodingFamily.VI> {
745 let AssemblerPredicates = [isVI];
746 let DecoderNamespace="VI";
747
748 // encoding
749 let Inst{7-0} = !if(ds.has_offset0, offset0, 0);
750 let Inst{15-8} = !if(ds.has_offset1, offset1, 0);
751 let Inst{16} = !if(ds.has_gds, gds, ds.gdsValue);
752 let Inst{24-17} = op;
753 let Inst{31-26} = 0x36; // ds prefix
754 let Inst{39-32} = !if(ds.has_addr, addr, 0);
755 let Inst{47-40} = !if(ds.has_data0, data0, 0);
756 let Inst{55-48} = !if(ds.has_data1, data1, 0);
757 let Inst{63-56} = !if(ds.has_vdst, vdst, 0);
758}
759
760def DS_ADD_U32_vi : DS_Real_vi<0x0, DS_ADD_U32>;
761def DS_SUB_U32_vi : DS_Real_vi<0x1, DS_SUB_U32>;
762def DS_RSUB_U32_vi : DS_Real_vi<0x2, DS_RSUB_U32>;
763def DS_INC_U32_vi : DS_Real_vi<0x3, DS_INC_U32>;
764def DS_DEC_U32_vi : DS_Real_vi<0x4, DS_DEC_U32>;
765def DS_MIN_I32_vi : DS_Real_vi<0x5, DS_MIN_I32>;
766def DS_MAX_I32_vi : DS_Real_vi<0x6, DS_MAX_I32>;
767def DS_MIN_U32_vi : DS_Real_vi<0x7, DS_MIN_U32>;
768def DS_MAX_U32_vi : DS_Real_vi<0x8, DS_MAX_U32>;
769def DS_AND_B32_vi : DS_Real_vi<0x9, DS_AND_B32>;
770def DS_OR_B32_vi : DS_Real_vi<0xa, DS_OR_B32>;
771def DS_XOR_B32_vi : DS_Real_vi<0xb, DS_XOR_B32>;
772def DS_MSKOR_B32_vi : DS_Real_vi<0xc, DS_MSKOR_B32>;
773def DS_WRITE_B32_vi : DS_Real_vi<0xd, DS_WRITE_B32>;
774def DS_WRITE2_B32_vi : DS_Real_vi<0xe, DS_WRITE2_B32>;
775def DS_WRITE2ST64_B32_vi : DS_Real_vi<0xf, DS_WRITE2ST64_B32>;
776def DS_CMPST_B32_vi : DS_Real_vi<0x10, DS_CMPST_B32>;
777def DS_CMPST_F32_vi : DS_Real_vi<0x11, DS_CMPST_F32>;
778def DS_MIN_F32_vi : DS_Real_vi<0x12, DS_MIN_F32>;
779def DS_MAX_F32_vi : DS_Real_vi<0x13, DS_MAX_F32>;
780def DS_GWS_INIT_vi : DS_Real_vi<0x19, DS_GWS_INIT>;
781def DS_GWS_SEMA_V_vi : DS_Real_vi<0x1a, DS_GWS_SEMA_V>;
782def DS_GWS_SEMA_BR_vi : DS_Real_vi<0x1b, DS_GWS_SEMA_BR>;
783def DS_GWS_SEMA_P_vi : DS_Real_vi<0x1c, DS_GWS_SEMA_P>;
784def DS_GWS_BARRIER_vi : DS_Real_vi<0x1d, DS_GWS_BARRIER>;
785def DS_WRITE_B8_vi : DS_Real_vi<0x1e, DS_WRITE_B8>;
786def DS_WRITE_B16_vi : DS_Real_vi<0x1f, DS_WRITE_B16>;
787def DS_ADD_RTN_U32_vi : DS_Real_vi<0x20, DS_ADD_RTN_U32>;
788def DS_SUB_RTN_U32_vi : DS_Real_vi<0x21, DS_SUB_RTN_U32>;
789def DS_RSUB_RTN_U32_vi : DS_Real_vi<0x22, DS_RSUB_RTN_U32>;
790def DS_INC_RTN_U32_vi : DS_Real_vi<0x23, DS_INC_RTN_U32>;
791def DS_DEC_RTN_U32_vi : DS_Real_vi<0x24, DS_DEC_RTN_U32>;
792def DS_MIN_RTN_I32_vi : DS_Real_vi<0x25, DS_MIN_RTN_I32>;
793def DS_MAX_RTN_I32_vi : DS_Real_vi<0x26, DS_MAX_RTN_I32>;
794def DS_MIN_RTN_U32_vi : DS_Real_vi<0x27, DS_MIN_RTN_U32>;
795def DS_MAX_RTN_U32_vi : DS_Real_vi<0x28, DS_MAX_RTN_U32>;
796def DS_AND_RTN_B32_vi : DS_Real_vi<0x29, DS_AND_RTN_B32>;
797def DS_OR_RTN_B32_vi : DS_Real_vi<0x2a, DS_OR_RTN_B32>;
798def DS_XOR_RTN_B32_vi : DS_Real_vi<0x2b, DS_XOR_RTN_B32>;
799def DS_MSKOR_RTN_B32_vi : DS_Real_vi<0x2c, DS_MSKOR_RTN_B32>;
800def DS_WRXCHG_RTN_B32_vi : DS_Real_vi<0x2d, DS_WRXCHG_RTN_B32>;
801def DS_WRXCHG2_RTN_B32_vi : DS_Real_vi<0x2e, DS_WRXCHG2_RTN_B32>;
802def DS_WRXCHG2ST64_RTN_B32_vi : DS_Real_vi<0x2f, DS_WRXCHG2ST64_RTN_B32>;
803def DS_CMPST_RTN_B32_vi : DS_Real_vi<0x30, DS_CMPST_RTN_B32>;
804def DS_CMPST_RTN_F32_vi : DS_Real_vi<0x31, DS_CMPST_RTN_F32>;
805def DS_MIN_RTN_F32_vi : DS_Real_vi<0x32, DS_MIN_RTN_F32>;
806def DS_MAX_RTN_F32_vi : DS_Real_vi<0x33, DS_MAX_RTN_F32>;
807def DS_WRAP_RTN_F32_vi : DS_Real_vi<0x34, DS_WRAP_RTN_F32>;
808def DS_READ_B32_vi : DS_Real_vi<0x36, DS_READ_B32>;
809def DS_READ2_B32_vi : DS_Real_vi<0x37, DS_READ2_B32>;
810def DS_READ2ST64_B32_vi : DS_Real_vi<0x38, DS_READ2ST64_B32>;
811def DS_READ_I8_vi : DS_Real_vi<0x39, DS_READ_I8>;
812def DS_READ_U8_vi : DS_Real_vi<0x3a, DS_READ_U8>;
813def DS_READ_I16_vi : DS_Real_vi<0x3b, DS_READ_I16>;
814def DS_READ_U16_vi : DS_Real_vi<0x3c, DS_READ_U16>;
815def DS_SWIZZLE_B32_vi : DS_Real_vi<0x3d, DS_SWIZZLE_B32>;
816def DS_PERMUTE_B32_vi : DS_Real_vi<0x3e, DS_PERMUTE_B32>;
817def DS_BPERMUTE_B32_vi : DS_Real_vi<0x3f, DS_BPERMUTE_B32>;
818
819def DS_ADD_U64_vi : DS_Real_vi<0x40, DS_ADD_U64>;
820def DS_SUB_U64_vi : DS_Real_vi<0x41, DS_SUB_U64>;
821def DS_RSUB_U64_vi : DS_Real_vi<0x42, DS_RSUB_U64>;
822def DS_INC_U64_vi : DS_Real_vi<0x43, DS_INC_U64>;
823def DS_DEC_U64_vi : DS_Real_vi<0x44, DS_DEC_U64>;
824def DS_MIN_I64_vi : DS_Real_vi<0x45, DS_MIN_I64>;
825def DS_MAX_I64_vi : DS_Real_vi<0x46, DS_MAX_I64>;
826def DS_MIN_U64_vi : DS_Real_vi<0x47, DS_MIN_U64>;
827def DS_MAX_U64_vi : DS_Real_vi<0x48, DS_MAX_U64>;
828def DS_AND_B64_vi : DS_Real_vi<0x49, DS_AND_B64>;
829def DS_OR_B64_vi : DS_Real_vi<0x4a, DS_OR_B64>;
830def DS_XOR_B64_vi : DS_Real_vi<0x4b, DS_XOR_B64>;
831def DS_MSKOR_B64_vi : DS_Real_vi<0x4c, DS_MSKOR_B64>;
832def DS_WRITE_B64_vi : DS_Real_vi<0x4d, DS_WRITE_B64>;
833def DS_WRITE2_B64_vi : DS_Real_vi<0x4E, DS_WRITE2_B64>;
834def DS_WRITE2ST64_B64_vi : DS_Real_vi<0x4f, DS_WRITE2ST64_B64>;
835def DS_CMPST_B64_vi : DS_Real_vi<0x50, DS_CMPST_B64>;
836def DS_CMPST_F64_vi : DS_Real_vi<0x51, DS_CMPST_F64>;
837def DS_MIN_F64_vi : DS_Real_vi<0x52, DS_MIN_F64>;
838def DS_MAX_F64_vi : DS_Real_vi<0x53, DS_MAX_F64>;
839
840def DS_ADD_RTN_U64_vi : DS_Real_vi<0x60, DS_ADD_RTN_U64>;
841def DS_SUB_RTN_U64_vi : DS_Real_vi<0x61, DS_SUB_RTN_U64>;
842def DS_RSUB_RTN_U64_vi : DS_Real_vi<0x62, DS_RSUB_RTN_U64>;
843def DS_INC_RTN_U64_vi : DS_Real_vi<0x63, DS_INC_RTN_U64>;
844def DS_DEC_RTN_U64_vi : DS_Real_vi<0x64, DS_DEC_RTN_U64>;
845def DS_MIN_RTN_I64_vi : DS_Real_vi<0x65, DS_MIN_RTN_I64>;
846def DS_MAX_RTN_I64_vi : DS_Real_vi<0x66, DS_MAX_RTN_I64>;
847def DS_MIN_RTN_U64_vi : DS_Real_vi<0x67, DS_MIN_RTN_U64>;
848def DS_MAX_RTN_U64_vi : DS_Real_vi<0x68, DS_MAX_RTN_U64>;
849def DS_AND_RTN_B64_vi : DS_Real_vi<0x69, DS_AND_RTN_B64>;
850def DS_OR_RTN_B64_vi : DS_Real_vi<0x6a, DS_OR_RTN_B64>;
851def DS_XOR_RTN_B64_vi : DS_Real_vi<0x6b, DS_XOR_RTN_B64>;
852def DS_MSKOR_RTN_B64_vi : DS_Real_vi<0x6c, DS_MSKOR_RTN_B64>;
853def DS_WRXCHG_RTN_B64_vi : DS_Real_vi<0x6d, DS_WRXCHG_RTN_B64>;
854def DS_WRXCHG2_RTN_B64_vi : DS_Real_vi<0x6e, DS_WRXCHG2_RTN_B64>;
855def DS_WRXCHG2ST64_RTN_B64_vi : DS_Real_vi<0x6f, DS_WRXCHG2ST64_RTN_B64>;
856def DS_CMPST_RTN_B64_vi : DS_Real_vi<0x70, DS_CMPST_RTN_B64>;
857def DS_CMPST_RTN_F64_vi : DS_Real_vi<0x71, DS_CMPST_RTN_F64>;
858def DS_MIN_RTN_F64_vi : DS_Real_vi<0x72, DS_MIN_RTN_F64>;
859def DS_MAX_RTN_F64_vi : DS_Real_vi<0x73, DS_MAX_RTN_F64>;
860
861def DS_READ_B64_vi : DS_Real_vi<0x76, DS_READ_B64>;
862def DS_READ2_B64_vi : DS_Real_vi<0x77, DS_READ2_B64>;
863def DS_READ2ST64_B64_vi : DS_Real_vi<0x78, DS_READ2ST64_B64>;
864
865def DS_ADD_SRC2_U32_vi : DS_Real_vi<0x80, DS_ADD_SRC2_U32>;
866def DS_SUB_SRC2_U32_vi : DS_Real_vi<0x81, DS_SUB_SRC2_U32>;
867def DS_RSUB_SRC2_U32_vi : DS_Real_vi<0x82, DS_RSUB_SRC2_U32>;
868def DS_INC_SRC2_U32_vi : DS_Real_vi<0x83, DS_INC_SRC2_U32>;
869def DS_DEC_SRC2_U32_vi : DS_Real_vi<0x84, DS_DEC_SRC2_U32>;
870def DS_MIN_SRC2_I32_vi : DS_Real_vi<0x85, DS_MIN_SRC2_I32>;
871def DS_MAX_SRC2_I32_vi : DS_Real_vi<0x86, DS_MAX_SRC2_I32>;
872def DS_MIN_SRC2_U32_vi : DS_Real_vi<0x87, DS_MIN_SRC2_U32>;
873def DS_MAX_SRC2_U32_vi : DS_Real_vi<0x88, DS_MAX_SRC2_U32>;
874def DS_AND_SRC2_B32_vi : DS_Real_vi<0x89, DS_AND_SRC2_B32>;
875def DS_OR_SRC2_B32_vi : DS_Real_vi<0x8a, DS_OR_SRC2_B32>;
876def DS_XOR_SRC2_B32_vi : DS_Real_vi<0x8b, DS_XOR_SRC2_B32>;
877def DS_WRITE_SRC2_B32_vi : DS_Real_vi<0x8d, DS_WRITE_SRC2_B32>;
878def DS_MIN_SRC2_F32_vi : DS_Real_vi<0x92, DS_MIN_SRC2_F32>;
879def DS_MAX_SRC2_F32_vi : DS_Real_vi<0x93, DS_MAX_SRC2_F32>;
880def DS_ADD_SRC2_U64_vi : DS_Real_vi<0xc0, DS_ADD_SRC2_U64>;
881def DS_SUB_SRC2_U64_vi : DS_Real_vi<0xc1, DS_SUB_SRC2_U64>;
882def DS_RSUB_SRC2_U64_vi : DS_Real_vi<0xc2, DS_RSUB_SRC2_U64>;
883def DS_INC_SRC2_U64_vi : DS_Real_vi<0xc3, DS_INC_SRC2_U64>;
884def DS_DEC_SRC2_U64_vi : DS_Real_vi<0xc4, DS_DEC_SRC2_U64>;
885def DS_MIN_SRC2_I64_vi : DS_Real_vi<0xc5, DS_MIN_SRC2_I64>;
886def DS_MAX_SRC2_I64_vi : DS_Real_vi<0xc6, DS_MAX_SRC2_I64>;
887def DS_MIN_SRC2_U64_vi : DS_Real_vi<0xc7, DS_MIN_SRC2_U64>;
888def DS_MAX_SRC2_U64_vi : DS_Real_vi<0xc8, DS_MAX_SRC2_U64>;
889def DS_AND_SRC2_B64_vi : DS_Real_vi<0xc9, DS_AND_SRC2_B64>;
890def DS_OR_SRC2_B64_vi : DS_Real_vi<0xca, DS_OR_SRC2_B64>;
891def DS_XOR_SRC2_B64_vi : DS_Real_vi<0xcb, DS_XOR_SRC2_B64>;
892def DS_WRITE_SRC2_B64_vi : DS_Real_vi<0xcd, DS_WRITE_SRC2_B64>;
893def DS_MIN_SRC2_F64_vi : DS_Real_vi<0xd2, DS_MIN_SRC2_F64>;
894def DS_MAX_SRC2_F64_vi : DS_Real_vi<0xd3, DS_MAX_SRC2_F64>;