blob: 246f13f7b796a21c2c157d95336d08ebc22907b1 [file] [log] [blame]
Alex Bradbury9c03e4c2018-11-12 14:25:07 +00001//===-- RISCVAsmBackend.h - RISCV Assembler Backend -----------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury9c03e4c2018-11-12 14:25:07 +00006//
7//===----------------------------------------------------------------------===//
8
9#ifndef LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVASMBACKEND_H
10#define LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVASMBACKEND_H
11
12#include "MCTargetDesc/RISCVFixupKinds.h"
13#include "MCTargetDesc/RISCVMCTargetDesc.h"
Alex Bradburyfea49572019-03-09 09:28:06 +000014#include "Utils/RISCVBaseInfo.h"
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000015#include "llvm/MC/MCAsmBackend.h"
16#include "llvm/MC/MCFixupKindInfo.h"
17#include "llvm/MC/MCSubtargetInfo.h"
18
19namespace llvm {
20class MCAssembler;
21class MCObjectTargetWriter;
22class raw_ostream;
23
24class RISCVAsmBackend : public MCAsmBackend {
25 const MCSubtargetInfo &STI;
26 uint8_t OSABI;
27 bool Is64Bit;
28 bool ForceRelocs = false;
Alex Bradburyfea49572019-03-09 09:28:06 +000029 const MCTargetOptions &TargetOptions;
30 RISCVABI::ABI TargetABI = RISCVABI::ABI_Unknown;
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000031
32public:
Alex Bradburyfea49572019-03-09 09:28:06 +000033 RISCVAsmBackend(const MCSubtargetInfo &STI, uint8_t OSABI, bool Is64Bit,
34 const MCTargetOptions &Options)
35 : MCAsmBackend(support::little), STI(STI), OSABI(OSABI), Is64Bit(Is64Bit),
36 TargetOptions(Options) {
37 TargetABI = RISCVABI::computeTargetABI(
38 STI.getTargetTriple(), STI.getFeatureBits(), Options.getABIName());
Alex Bradburydab1f6f2019-03-22 11:21:40 +000039 RISCVFeatures::validate(STI.getTargetTriple(), STI.getFeatureBits());
Alex Bradburyfea49572019-03-09 09:28:06 +000040 }
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000041 ~RISCVAsmBackend() override {}
42
43 void setForceRelocs() { ForceRelocs = true; }
44
Alex Bradburyca81a562019-04-01 02:38:27 +000045 // Returns true if relocations will be forced for shouldForceRelocation by
46 // default. This will be true if relaxation is enabled or had previously
47 // been enabled.
48 bool willForceRelocations() const {
49 return ForceRelocs || STI.getFeatureBits()[RISCV::FeatureRelax];
50 }
51
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000052 // Generate diff expression relocations if the relax feature is enabled or had
53 // previously been enabled, otherwise it is safe for the assembler to
54 // calculate these internally.
55 bool requiresDiffExpressionRelocations() const override {
Alex Bradburyca81a562019-04-01 02:38:27 +000056 return willForceRelocations();
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000057 }
Shiva Chen5af037f2019-01-30 11:16:59 +000058
59 // Return Size with extra Nop Bytes for alignment directive in code section.
60 bool shouldInsertExtraNopBytesForCodeAlign(const MCAlignFragment &AF,
61 unsigned &Size) override;
62
63 // Insert target specific fixup type for alignment directive in code section.
64 bool shouldInsertFixupForCodeAlign(MCAssembler &Asm,
65 const MCAsmLayout &Layout,
66 MCAlignFragment &AF) override;
67
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000068 void applyFixup(const MCAssembler &Asm, const MCFixup &Fixup,
69 const MCValue &Target, MutableArrayRef<char> Data,
70 uint64_t Value, bool IsResolved,
71 const MCSubtargetInfo *STI) const override;
72
73 std::unique_ptr<MCObjectTargetWriter>
74 createObjectTargetWriter() const override;
75
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000076 bool shouldForceRelocation(const MCAssembler &Asm, const MCFixup &Fixup,
Alex Bradburyeb3a64a2018-12-20 14:52:15 +000077 const MCValue &Target) override;
Alex Bradbury9c03e4c2018-11-12 14:25:07 +000078
79 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
80 const MCRelaxableFragment *DF,
81 const MCAsmLayout &Layout) const override {
82 llvm_unreachable("Handled by fixupNeedsRelaxationAdvanced");
83 }
84
85 bool fixupNeedsRelaxationAdvanced(const MCFixup &Fixup, bool Resolved,
86 uint64_t Value,
87 const MCRelaxableFragment *DF,
88 const MCAsmLayout &Layout,
89 const bool WasForced) const override;
90
91 unsigned getNumFixupKinds() const override {
92 return RISCV::NumTargetFixupKinds;
93 }
94
95 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
96 const static MCFixupKindInfo Infos[] = {
97 // This table *must* be in the order that the fixup_* kinds are defined in
98 // RISCVFixupKinds.h.
99 //
100 // name offset bits flags
101 { "fixup_riscv_hi20", 12, 20, 0 },
102 { "fixup_riscv_lo12_i", 20, 12, 0 },
103 { "fixup_riscv_lo12_s", 0, 32, 0 },
104 { "fixup_riscv_pcrel_hi20", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
105 { "fixup_riscv_pcrel_lo12_i", 20, 12, MCFixupKindInfo::FKF_IsPCRel },
106 { "fixup_riscv_pcrel_lo12_s", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Alex Bradbury8eb87e52019-02-15 09:43:46 +0000107 { "fixup_riscv_got_hi20", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
Alex Bradbury9c03e4c2018-11-12 14:25:07 +0000108 { "fixup_riscv_jal", 12, 20, MCFixupKindInfo::FKF_IsPCRel },
109 { "fixup_riscv_branch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
110 { "fixup_riscv_rvc_jump", 2, 11, MCFixupKindInfo::FKF_IsPCRel },
111 { "fixup_riscv_rvc_branch", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
112 { "fixup_riscv_call", 0, 64, MCFixupKindInfo::FKF_IsPCRel },
Shiva Chen5af037f2019-01-30 11:16:59 +0000113 { "fixup_riscv_relax", 0, 0, 0 },
114 { "fixup_riscv_align", 0, 0, 0 }
Alex Bradbury9c03e4c2018-11-12 14:25:07 +0000115 };
116 static_assert((array_lengthof(Infos)) == RISCV::NumTargetFixupKinds,
117 "Not all fixup kinds added to Infos array");
118
119 if (Kind < FirstTargetFixupKind)
120 return MCAsmBackend::getFixupKindInfo(Kind);
121
122 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
123 "Invalid kind!");
124 return Infos[Kind - FirstTargetFixupKind];
125 }
126
127 bool mayNeedRelaxation(const MCInst &Inst,
128 const MCSubtargetInfo &STI) const override;
129 unsigned getRelaxedOpcode(unsigned Op) const;
130
131 void relaxInstruction(const MCInst &Inst, const MCSubtargetInfo &STI,
132 MCInst &Res) const override;
133
134
135 bool writeNopData(raw_ostream &OS, uint64_t Count) const override;
Alex Bradburyfea49572019-03-09 09:28:06 +0000136
137 const MCTargetOptions &getTargetOptions() const { return TargetOptions; }
138 RISCVABI::ABI getTargetABI() const { return TargetABI; }
Alex Bradbury9c03e4c2018-11-12 14:25:07 +0000139};
140}
141
142#endif