| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 1 | //===-- HexagonPeephole.cpp - Hexagon Peephole Optimiztions ---------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | // This peephole pass optimizes in the following cases. | 
|  | 9 | // 1. Optimizes redundant sign extends for the following case | 
|  | 10 | //    Transform the following pattern | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 11 | //    %170 = SXTW %166 | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 12 | //    ... | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 13 | //    %176 = COPY %170:isub_lo | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 14 | // | 
|  | 15 | //    Into | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 16 | //    %176 = COPY %166 | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 17 | // | 
|  | 18 | //  2. Optimizes redundant negation of predicates. | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 19 | //     %15 = CMPGTrr %6, %2 | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 20 | //     ... | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 21 | //     %16 = NOT_p killed %15 | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 22 | //     ... | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 23 | //     JMP_c killed %16, <%bb.1>, implicit dead %pc | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 24 | // | 
|  | 25 | //     Into | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 26 | //     %15 = CMPGTrr %6, %2; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 27 | //     ... | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 28 | //     JMP_cNot killed %15, <%bb.1>, implicit dead %pc; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 29 | // | 
|  | 30 | // Note: The peephole pass makes the instrucstions like | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 31 | // %170 = SXTW %166 or %16 = NOT_p killed %15 | 
| Robert Wilhelm | 2788d3e | 2013-09-28 13:42:22 +0000 | [diff] [blame] | 32 | // redundant and relies on some form of dead removal instructions, like | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 33 | // DCE or DIE to actually eliminate them. | 
|  | 34 |  | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 35 | //===----------------------------------------------------------------------===// | 
|  | 36 |  | 
| Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 37 | #include "Hexagon.h" | 
|  | 38 | #include "HexagonTargetMachine.h" | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/DenseMap.h" | 
|  | 40 | #include "llvm/ADT/Statistic.h" | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 41 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 42 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
|  | 43 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
|  | 44 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 45 | #include "llvm/CodeGen/Passes.h" | 
| David Blaikie | 3f833ed | 2017-11-08 01:01:31 +0000 | [diff] [blame] | 46 | #include "llvm/CodeGen/TargetInstrInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 47 | #include "llvm/CodeGen/TargetRegisterInfo.h" | 
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 48 | #include "llvm/IR/Constants.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 49 | #include "llvm/PassSupport.h" | 
| Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 50 | #include "llvm/Support/CommandLine.h" | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 51 | #include "llvm/Support/Debug.h" | 
|  | 52 | #include "llvm/Support/raw_ostream.h" | 
|  | 53 | #include "llvm/Target/TargetMachine.h" | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 54 | #include <algorithm> | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 55 |  | 
|  | 56 | using namespace llvm; | 
|  | 57 |  | 
| Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 58 | #define DEBUG_TYPE "hexagon-peephole" | 
|  | 59 |  | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 60 | static cl::opt<bool> DisableHexagonPeephole("disable-hexagon-peephole", | 
|  | 61 | cl::Hidden, cl::ZeroOrMore, cl::init(false), | 
|  | 62 | cl::desc("Disable Peephole Optimization")); | 
|  | 63 |  | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 64 | static cl::opt<bool> DisablePNotP("disable-hexagon-pnotp", | 
|  | 65 | cl::Hidden, cl::ZeroOrMore, cl::init(false), | 
|  | 66 | cl::desc("Disable Optimization of PNotP")); | 
|  | 67 |  | 
|  | 68 | static cl::opt<bool> DisableOptSZExt("disable-hexagon-optszext", | 
| Krzysztof Parzyszek | 3af70c1 | 2016-04-19 21:36:24 +0000 | [diff] [blame] | 69 | cl::Hidden, cl::ZeroOrMore, cl::init(true), | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 70 | cl::desc("Disable Optimization of Sign/Zero Extends")); | 
|  | 71 |  | 
| Pranav Bhandarkar | 7dda912 | 2013-05-02 20:22:51 +0000 | [diff] [blame] | 72 | static cl::opt<bool> DisableOptExtTo64("disable-hexagon-opt-ext-to-64", | 
| Krzysztof Parzyszek | 3af70c1 | 2016-04-19 21:36:24 +0000 | [diff] [blame] | 73 | cl::Hidden, cl::ZeroOrMore, cl::init(true), | 
| Pranav Bhandarkar | 7dda912 | 2013-05-02 20:22:51 +0000 | [diff] [blame] | 74 | cl::desc("Disable Optimization of extensions to i64.")); | 
|  | 75 |  | 
| Krzysztof Parzyszek | 18ee119 | 2013-05-06 21:58:00 +0000 | [diff] [blame] | 76 | namespace llvm { | 
| Colin LeMahieu | 56efafc | 2015-06-15 19:05:35 +0000 | [diff] [blame] | 77 | FunctionPass *createHexagonPeephole(); | 
| Krzysztof Parzyszek | 18ee119 | 2013-05-06 21:58:00 +0000 | [diff] [blame] | 78 | void initializeHexagonPeepholePass(PassRegistry&); | 
|  | 79 | } | 
|  | 80 |  | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 81 | namespace { | 
|  | 82 | struct HexagonPeephole : public MachineFunctionPass { | 
|  | 83 | const HexagonInstrInfo    *QII; | 
|  | 84 | const HexagonRegisterInfo *QRI; | 
|  | 85 | const MachineRegisterInfo *MRI; | 
|  | 86 |  | 
|  | 87 | public: | 
|  | 88 | static char ID; | 
| Krzysztof Parzyszek | 18ee119 | 2013-05-06 21:58:00 +0000 | [diff] [blame] | 89 | HexagonPeephole() : MachineFunctionPass(ID) { | 
|  | 90 | initializeHexagonPeepholePass(*PassRegistry::getPassRegistry()); | 
|  | 91 | } | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 92 |  | 
| Craig Topper | 906c2cd | 2014-04-29 07:58:16 +0000 | [diff] [blame] | 93 | bool runOnMachineFunction(MachineFunction &MF) override; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 94 |  | 
| Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 95 | StringRef getPassName() const override { | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 96 | return "Hexagon optimize redundant zero and size extends"; | 
|  | 97 | } | 
|  | 98 |  | 
| Craig Topper | 906c2cd | 2014-04-29 07:58:16 +0000 | [diff] [blame] | 99 | void getAnalysisUsage(AnalysisUsage &AU) const override { | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 100 | MachineFunctionPass::getAnalysisUsage(AU); | 
|  | 101 | } | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 102 | }; | 
| Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 103 | } | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 104 |  | 
|  | 105 | char HexagonPeephole::ID = 0; | 
|  | 106 |  | 
| Krzysztof Parzyszek | 18ee119 | 2013-05-06 21:58:00 +0000 | [diff] [blame] | 107 | INITIALIZE_PASS(HexagonPeephole, "hexagon-peephole", "Hexagon Peephole", | 
|  | 108 | false, false) | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 109 |  | 
| Krzysztof Parzyszek | 18ee119 | 2013-05-06 21:58:00 +0000 | [diff] [blame] | 110 | bool HexagonPeephole::runOnMachineFunction(MachineFunction &MF) { | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 111 | if (skipFunction(MF.getFunction())) | 
| Andrew Kaylor | 5b444a2 | 2016-04-26 19:46:28 +0000 | [diff] [blame] | 112 | return false; | 
|  | 113 |  | 
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 114 | QII = static_cast<const HexagonInstrInfo *>(MF.getSubtarget().getInstrInfo()); | 
| Eric Christopher | d5c235d | 2015-02-02 22:40:56 +0000 | [diff] [blame] | 115 | QRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo(); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 116 | MRI = &MF.getRegInfo(); | 
|  | 117 |  | 
|  | 118 | DenseMap<unsigned, unsigned> PeepholeMap; | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 119 | DenseMap<unsigned, std::pair<unsigned, unsigned> > PeepholeDoubleRegsMap; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 120 |  | 
|  | 121 | if (DisableHexagonPeephole) return false; | 
|  | 122 |  | 
|  | 123 | // Loop over all of the basic blocks. | 
|  | 124 | for (MachineFunction::iterator MBBb = MF.begin(), MBBe = MF.end(); | 
|  | 125 | MBBb != MBBe; ++MBBb) { | 
| Duncan P. N. Exon Smith | a72c6e2 | 2015-10-20 00:46:39 +0000 | [diff] [blame] | 126 | MachineBasicBlock *MBB = &*MBBb; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 127 | PeepholeMap.clear(); | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 128 | PeepholeDoubleRegsMap.clear(); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 129 |  | 
|  | 130 | // Traverse the basic block. | 
| Krzysztof Parzyszek | 5b933fe | 2017-06-21 21:03:34 +0000 | [diff] [blame] | 131 | for (auto I = MBB->begin(), E = MBB->end(), NextI = I; I != E; I = NextI) { | 
|  | 132 | NextI = std::next(I); | 
|  | 133 | MachineInstr &MI = *I; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 134 | // Look for sign extends: | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 135 | // %170 = SXTW %166 | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 136 | if (!DisableOptSZExt && MI.getOpcode() == Hexagon::A2_sxtw) { | 
|  | 137 | assert(MI.getNumOperands() == 2); | 
|  | 138 | MachineOperand &Dst = MI.getOperand(0); | 
|  | 139 | MachineOperand &Src = MI.getOperand(1); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 140 | unsigned DstReg = Dst.getReg(); | 
|  | 141 | unsigned SrcReg = Src.getReg(); | 
|  | 142 | // Just handle virtual registers. | 
|  | 143 | if (TargetRegisterInfo::isVirtualRegister(DstReg) && | 
|  | 144 | TargetRegisterInfo::isVirtualRegister(SrcReg)) { | 
|  | 145 | // Map the following: | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 146 | // %170 = SXTW %166 | 
| Francis Visoiu Mistrih | 93ef145 | 2017-11-30 12:12:19 +0000 | [diff] [blame] | 147 | // PeepholeMap[170] = %166 | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 148 | PeepholeMap[DstReg] = SrcReg; | 
|  | 149 | } | 
|  | 150 | } | 
|  | 151 |  | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 152 | // Look for  %170 = COMBINE_ir_V4 (0, %169) | 
| Francis Visoiu Mistrih | 93ef145 | 2017-11-30 12:12:19 +0000 | [diff] [blame] | 153 | // %170:DoublRegs, %169:IntRegs | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 154 | if (!DisableOptExtTo64 && MI.getOpcode() == Hexagon::A4_combineir) { | 
|  | 155 | assert(MI.getNumOperands() == 3); | 
|  | 156 | MachineOperand &Dst = MI.getOperand(0); | 
|  | 157 | MachineOperand &Src1 = MI.getOperand(1); | 
|  | 158 | MachineOperand &Src2 = MI.getOperand(2); | 
| Pranav Bhandarkar | 7dda912 | 2013-05-02 20:22:51 +0000 | [diff] [blame] | 159 | if (Src1.getImm() != 0) | 
|  | 160 | continue; | 
|  | 161 | unsigned DstReg = Dst.getReg(); | 
|  | 162 | unsigned SrcReg = Src2.getReg(); | 
|  | 163 | PeepholeMap[DstReg] = SrcReg; | 
|  | 164 | } | 
|  | 165 |  | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 166 | // Look for this sequence below | 
| Francis Visoiu Mistrih | 93ef145 | 2017-11-30 12:12:19 +0000 | [diff] [blame] | 167 | // %DoubleReg1 = LSRd_ri %DoubleReg0, 32 | 
|  | 168 | // %IntReg = COPY %DoubleReg1:isub_lo. | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 169 | // and convert into | 
| Francis Visoiu Mistrih | 93ef145 | 2017-11-30 12:12:19 +0000 | [diff] [blame] | 170 | // %IntReg = COPY %DoubleReg0:isub_hi. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 171 | if (MI.getOpcode() == Hexagon::S2_lsr_i_p) { | 
|  | 172 | assert(MI.getNumOperands() == 3); | 
|  | 173 | MachineOperand &Dst = MI.getOperand(0); | 
|  | 174 | MachineOperand &Src1 = MI.getOperand(1); | 
|  | 175 | MachineOperand &Src2 = MI.getOperand(2); | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 176 | if (Src2.getImm() != 32) | 
|  | 177 | continue; | 
|  | 178 | unsigned DstReg = Dst.getReg(); | 
|  | 179 | unsigned SrcReg = Src1.getReg(); | 
|  | 180 | PeepholeDoubleRegsMap[DstReg] = | 
| Krzysztof Parzyszek | a540997 | 2016-11-09 16:19:08 +0000 | [diff] [blame] | 181 | std::make_pair(*&SrcReg, Hexagon::isub_hi); | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 182 | } | 
|  | 183 |  | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 184 | // Look for P=NOT(P). | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 185 | if (!DisablePNotP && MI.getOpcode() == Hexagon::C2_not) { | 
|  | 186 | assert(MI.getNumOperands() == 2); | 
|  | 187 | MachineOperand &Dst = MI.getOperand(0); | 
|  | 188 | MachineOperand &Src = MI.getOperand(1); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 189 | unsigned DstReg = Dst.getReg(); | 
|  | 190 | unsigned SrcReg = Src.getReg(); | 
|  | 191 | // Just handle virtual registers. | 
|  | 192 | if (TargetRegisterInfo::isVirtualRegister(DstReg) && | 
|  | 193 | TargetRegisterInfo::isVirtualRegister(SrcReg)) { | 
|  | 194 | // Map the following: | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 195 | // %170 = NOT_xx %166 | 
| Francis Visoiu Mistrih | 93ef145 | 2017-11-30 12:12:19 +0000 | [diff] [blame] | 196 | // PeepholeMap[170] = %166 | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 197 | PeepholeMap[DstReg] = SrcReg; | 
|  | 198 | } | 
|  | 199 | } | 
|  | 200 |  | 
|  | 201 | // Look for copy: | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 202 | // %176 = COPY %170:isub_lo | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 203 | if (!DisableOptSZExt && MI.isCopy()) { | 
|  | 204 | assert(MI.getNumOperands() == 2); | 
|  | 205 | MachineOperand &Dst = MI.getOperand(0); | 
|  | 206 | MachineOperand &Src = MI.getOperand(1); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 207 |  | 
|  | 208 | // Make sure we are copying the lower 32 bits. | 
| Krzysztof Parzyszek | a540997 | 2016-11-09 16:19:08 +0000 | [diff] [blame] | 209 | if (Src.getSubReg() != Hexagon::isub_lo) | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 210 | continue; | 
|  | 211 |  | 
|  | 212 | unsigned DstReg = Dst.getReg(); | 
|  | 213 | unsigned SrcReg = Src.getReg(); | 
|  | 214 | if (TargetRegisterInfo::isVirtualRegister(DstReg) && | 
|  | 215 | TargetRegisterInfo::isVirtualRegister(SrcReg)) { | 
|  | 216 | // Try to find in the map. | 
|  | 217 | if (unsigned PeepholeSrc = PeepholeMap.lookup(SrcReg)) { | 
|  | 218 | // Change the 1st operand. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 219 | MI.RemoveOperand(1); | 
|  | 220 | MI.addOperand(MachineOperand::CreateReg(PeepholeSrc, false)); | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 221 | } else  { | 
|  | 222 | DenseMap<unsigned, std::pair<unsigned, unsigned> >::iterator DI = | 
|  | 223 | PeepholeDoubleRegsMap.find(SrcReg); | 
|  | 224 | if (DI != PeepholeDoubleRegsMap.end()) { | 
|  | 225 | std::pair<unsigned,unsigned> PeepholeSrc = DI->second; | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 226 | MI.RemoveOperand(1); | 
|  | 227 | MI.addOperand(MachineOperand::CreateReg( | 
|  | 228 | PeepholeSrc.first, false /*isDef*/, false /*isImp*/, | 
|  | 229 | false /*isKill*/, false /*isDead*/, false /*isUndef*/, | 
|  | 230 | false /*isEarlyClobber*/, PeepholeSrc.second)); | 
| Pranav Bhandarkar | 823f9eb | 2012-09-05 16:01:40 +0000 | [diff] [blame] | 231 | } | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 232 | } | 
|  | 233 | } | 
|  | 234 | } | 
|  | 235 |  | 
|  | 236 | // Look for Predicated instructions. | 
|  | 237 | if (!DisablePNotP) { | 
|  | 238 | bool Done = false; | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 239 | if (QII->isPredicated(MI)) { | 
|  | 240 | MachineOperand &Op0 = MI.getOperand(0); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 241 | unsigned Reg0 = Op0.getReg(); | 
|  | 242 | const TargetRegisterClass *RC0 = MRI->getRegClass(Reg0); | 
|  | 243 | if (RC0->getID() == Hexagon::PredRegsRegClassID) { | 
|  | 244 | // Handle instructions that have a prediate register in op0 | 
|  | 245 | // (most cases of predicable instructions). | 
|  | 246 | if (TargetRegisterInfo::isVirtualRegister(Reg0)) { | 
|  | 247 | // Try to find in the map. | 
|  | 248 | if (unsigned PeepholeSrc = PeepholeMap.lookup(Reg0)) { | 
|  | 249 | // Change the 1st operand and, flip the opcode. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 250 | MI.getOperand(0).setReg(PeepholeSrc); | 
| Krzysztof Parzyszek | 7773c58 | 2016-08-04 14:17:16 +0000 | [diff] [blame] | 251 | MRI->clearKillFlags(PeepholeSrc); | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 252 | int NewOp = QII->getInvertedPredicatedOpcode(MI.getOpcode()); | 
|  | 253 | MI.setDesc(QII->get(NewOp)); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 254 | Done = true; | 
|  | 255 | } | 
|  | 256 | } | 
|  | 257 | } | 
|  | 258 | } | 
|  | 259 |  | 
|  | 260 | if (!Done) { | 
|  | 261 | // Handle special instructions. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 262 | unsigned Op = MI.getOpcode(); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 263 | unsigned NewOp = 0; | 
|  | 264 | unsigned PR = 1, S1 = 2, S2 = 3;   // Operand indices. | 
|  | 265 |  | 
|  | 266 | switch (Op) { | 
| Colin LeMahieu | e83bc74 | 2014-11-25 20:20:09 +0000 | [diff] [blame] | 267 | case Hexagon::C2_mux: | 
| Colin LeMahieu | 9665f98 | 2014-12-05 21:09:27 +0000 | [diff] [blame] | 268 | case Hexagon::C2_muxii: | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 269 | NewOp = Op; | 
|  | 270 | break; | 
| Colin LeMahieu | 9665f98 | 2014-12-05 21:09:27 +0000 | [diff] [blame] | 271 | case Hexagon::C2_muxri: | 
|  | 272 | NewOp = Hexagon::C2_muxir; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 273 | break; | 
| Colin LeMahieu | 9665f98 | 2014-12-05 21:09:27 +0000 | [diff] [blame] | 274 | case Hexagon::C2_muxir: | 
|  | 275 | NewOp = Hexagon::C2_muxri; | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 276 | break; | 
|  | 277 | } | 
|  | 278 | if (NewOp) { | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 279 | unsigned PSrc = MI.getOperand(PR).getReg(); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 280 | if (unsigned POrig = PeepholeMap.lookup(PSrc)) { | 
| Krzysztof Parzyszek | 5b933fe | 2017-06-21 21:03:34 +0000 | [diff] [blame] | 281 | BuildMI(*MBB, MI.getIterator(), MI.getDebugLoc(), | 
|  | 282 | QII->get(NewOp), MI.getOperand(0).getReg()) | 
|  | 283 | .addReg(POrig) | 
|  | 284 | .add(MI.getOperand(S2)) | 
|  | 285 | .add(MI.getOperand(S1)); | 
| Krzysztof Parzyszek | 7773c58 | 2016-08-04 14:17:16 +0000 | [diff] [blame] | 286 | MRI->clearKillFlags(POrig); | 
| Krzysztof Parzyszek | 5b933fe | 2017-06-21 21:03:34 +0000 | [diff] [blame] | 287 | MI.eraseFromParent(); | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 288 | } | 
|  | 289 | } // if (NewOp) | 
|  | 290 | } // if (!Done) | 
|  | 291 |  | 
|  | 292 | } // if (!DisablePNotP) | 
|  | 293 |  | 
|  | 294 | } // Instruction | 
|  | 295 | } // Basic Block | 
|  | 296 | return true; | 
|  | 297 | } | 
|  | 298 |  | 
| Sirish Pande | 30804c2 | 2012-02-15 18:52:27 +0000 | [diff] [blame] | 299 | FunctionPass *llvm::createHexagonPeephole() { | 
|  | 300 | return new HexagonPeephole(); | 
|  | 301 | } |