blob: 8036066d0f450d26a17297e5692e986138d3245d [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Function.h"
Evan Chengaf598d22006-03-13 23:18:16 +000022#include "llvm/ADT/VectorExtras.h"
23#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000029#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/Target/TargetOptions.h"
31using namespace llvm;
32
33// FIXME: temporary.
34#include "llvm/Support/CommandLine.h"
35static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
36 cl::desc("Enable fastcc on X86"));
37
38X86TargetLowering::X86TargetLowering(TargetMachine &TM)
39 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000040 Subtarget = &TM.getSubtarget<X86Subtarget>();
41 X86ScalarSSE = Subtarget->hasSSE2();
42
Chris Lattner76ac0682005-11-15 00:40:23 +000043 // Set up the TargetLowering object.
44
45 // X86 is weird, it always uses i8 for shift amounts and setcc results.
46 setShiftAmountType(MVT::i8);
47 setSetCCResultType(MVT::i8);
48 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000049 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000050 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner1a8d9182006-01-13 18:00:54 +000051 setStackPointerRegisterToSaveRestore(X86::ESP);
Evan Cheng20931a72006-03-16 21:47:42 +000052
Evan Chengbc047222006-03-22 19:22:18 +000053 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000054 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
55 setUseUnderscoreSetJmpLongJmp(true);
56
Evan Cheng20931a72006-03-16 21:47:42 +000057 // Add legal addressing mode scale values.
58 addLegalAddressScale(8);
59 addLegalAddressScale(4);
60 addLegalAddressScale(2);
61 // Enter the ones which require both scale + index last. These are more
62 // expensive.
63 addLegalAddressScale(9);
64 addLegalAddressScale(5);
65 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000066
Chris Lattner76ac0682005-11-15 00:40:23 +000067 // Set up the register classes.
Chris Lattner76ac0682005-11-15 00:40:23 +000068 addRegisterClass(MVT::i8, X86::R8RegisterClass);
69 addRegisterClass(MVT::i16, X86::R16RegisterClass);
70 addRegisterClass(MVT::i32, X86::R32RegisterClass);
71
72 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
73 // operation.
74 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
75 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
76 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000077
78 if (X86ScalarSSE)
79 // No SSE i64 SINT_TO_FP, so expand i32 UINT_TO_FP instead.
80 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
81 else
82 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Chris Lattner76ac0682005-11-15 00:40:23 +000083
84 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
85 // this operation.
86 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
87 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000088 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000089 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +000090 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +000091 else {
92 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
93 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
94 }
Chris Lattner76ac0682005-11-15 00:40:23 +000095
Evan Cheng5b97fcf2006-01-30 08:02:57 +000096 // We can handle SINT_TO_FP and FP_TO_SINT from/to i64 even though i64
97 // isn't legal.
98 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
99 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
100
Evan Cheng08390f62006-01-30 22:13:22 +0000101 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
102 // this operation.
103 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
104 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
105
106 if (X86ScalarSSE) {
107 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
108 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000109 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000110 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000111 }
112
113 // Handle FP_TO_UINT by promoting the destination to a larger signed
114 // conversion.
115 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
116 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
117 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
118
Evan Chengd13778e2006-02-18 07:26:17 +0000119 if (X86ScalarSSE && !Subtarget->hasSSE3())
Evan Cheng08390f62006-01-30 22:13:22 +0000120 // Expand FP_TO_UINT into a select.
121 // FIXME: We would like to use a Custom expander here eventually to do
122 // the optimal thing for SSE vs. the default expansion in the legalizer.
123 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
124 else
Evan Chengd13778e2006-02-18 07:26:17 +0000125 // With SSE3 we can use fisttpll to convert to a signed i64.
Chris Lattner76ac0682005-11-15 00:40:23 +0000126 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
127
Evan Cheng08390f62006-01-30 22:13:22 +0000128 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
129 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000130
Evan Cheng593bea72006-02-17 07:01:52 +0000131 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000132 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
133 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
135 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000136 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000137 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
138 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
139 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
140 setOperationAction(ISD::FREM , MVT::f64 , Expand);
141 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
142 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
143 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
144 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
145 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
146 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
147 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
148 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
149 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000150 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000151 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000152
Chris Lattner76ac0682005-11-15 00:40:23 +0000153 // These should be promoted to a larger select which is supported.
154 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
155 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000156
157 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000158 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
159 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
160 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
161 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
162 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
163 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
164 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
165 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
166 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000167 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000168 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000169 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000170 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000171 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000172 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000173 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000174 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
175 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
176 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000177 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000178 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
179 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000180
Chris Lattner9c415362005-11-29 06:16:21 +0000181 // We don't have line number support yet.
182 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000183 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000184 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000185 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000186 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000187
Nate Begemane74795c2006-01-25 18:21:52 +0000188 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
189 setOperationAction(ISD::VASTART , MVT::Other, Custom);
190
191 // Use the default implementation.
192 setOperationAction(ISD::VAARG , MVT::Other, Expand);
193 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
194 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000195 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
196 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
197 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000198
Chris Lattner9c7f5032006-03-05 05:08:37 +0000199 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
200 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
201
Chris Lattner76ac0682005-11-15 00:40:23 +0000202 if (X86ScalarSSE) {
203 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000204 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
205 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000206
207 // SSE has no load+extend ops
208 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
209 setOperationAction(ISD::ZEXTLOAD, MVT::f32, Expand);
210
Evan Cheng72d5c252006-01-31 22:28:30 +0000211 // Use ANDPD to simulate FABS.
212 setOperationAction(ISD::FABS , MVT::f64, Custom);
213 setOperationAction(ISD::FABS , MVT::f32, Custom);
214
215 // Use XORP to simulate FNEG.
216 setOperationAction(ISD::FNEG , MVT::f64, Custom);
217 setOperationAction(ISD::FNEG , MVT::f32, Custom);
218
Evan Chengd8fba3a2006-02-02 00:28:23 +0000219 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000220 setOperationAction(ISD::FSIN , MVT::f64, Expand);
221 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000222 setOperationAction(ISD::FREM , MVT::f64, Expand);
223 setOperationAction(ISD::FSIN , MVT::f32, Expand);
224 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000225 setOperationAction(ISD::FREM , MVT::f32, Expand);
226
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000227 // Expand FP immediates into loads from the stack, except for the special
228 // cases we handle.
229 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
230 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000231 addLegalFPImmediate(+0.0); // xorps / xorpd
232 } else {
233 // Set up the FP register classes.
234 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000235
236 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
237
Chris Lattner76ac0682005-11-15 00:40:23 +0000238 if (!UnsafeFPMath) {
239 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
240 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
241 }
242
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000243 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000244 addLegalFPImmediate(+0.0); // FLD0
245 addLegalFPImmediate(+1.0); // FLD1
246 addLegalFPImmediate(-0.0); // FLD0/FCHS
247 addLegalFPImmediate(-1.0); // FLD1/FCHS
248 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000249
Evan Cheng19264272006-03-01 01:11:20 +0000250 // First set operation action for all vector types to expand. Then we
251 // will selectively turn on ones that can be effectively codegen'd.
252 for (unsigned VT = (unsigned)MVT::Vector + 1;
253 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
254 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
255 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
256 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
257 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Chris Lattner80b6bd272006-03-20 06:18:01 +0000258 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000259 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng1b0d2942006-03-31 01:30:39 +0000260 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000261 }
262
Evan Chengbc047222006-03-22 19:22:18 +0000263 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000264 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
265 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
266 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
267
Evan Cheng19264272006-03-01 01:11:20 +0000268 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000269 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
270 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
271 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000272 }
273
Evan Chengbc047222006-03-22 19:22:18 +0000274 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000275 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
276
Evan Chengd5e905d2006-03-21 23:01:21 +0000277 setOperationAction(ISD::ADD, MVT::v4f32, Legal);
278 setOperationAction(ISD::SUB, MVT::v4f32, Legal);
279 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
280 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
Evan Cheng082c8782006-03-24 07:29:27 +0000281 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Evan Chengd097e672006-03-22 02:53:00 +0000282 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000283 }
284
Evan Chengbc047222006-03-22 19:22:18 +0000285 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000286 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
287 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
288 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
289 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
290 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
291
292
Evan Chengd5e905d2006-03-21 23:01:21 +0000293 setOperationAction(ISD::ADD, MVT::v2f64, Legal);
Evan Chengb9b05502006-03-23 01:57:24 +0000294 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
295 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
296 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Chengd5e905d2006-03-21 23:01:21 +0000297 setOperationAction(ISD::SUB, MVT::v2f64, Legal);
Evan Cheng6f7d31e2006-03-25 01:33:37 +0000298 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
299 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
300 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chengd5e905d2006-03-21 23:01:21 +0000301 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
302 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chengb9b05502006-03-23 01:57:24 +0000303 setOperationAction(ISD::LOAD, MVT::v16i8, Legal);
304 setOperationAction(ISD::LOAD, MVT::v8i16, Legal);
305 setOperationAction(ISD::LOAD, MVT::v4i32, Legal);
306 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng5df75882006-03-28 00:39:58 +0000307 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
308 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Cheng082c8782006-03-24 07:29:27 +0000309 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
310 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
311 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
312 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
313 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
Evan Chengd097e672006-03-22 02:53:00 +0000314 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
Evan Cheng5df75882006-03-28 00:39:58 +0000315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i16, Custom);
317 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i32, Custom);
318 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000319 }
320
Chris Lattner76ac0682005-11-15 00:40:23 +0000321 computeRegisterProperties();
322
Evan Cheng6a374562006-02-14 08:25:08 +0000323 // FIXME: These should be based on subtarget info. Plus, the values should
324 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000325 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
326 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
327 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000328 allowUnalignedMemoryAccesses = true; // x86 supports it!
329}
330
331std::vector<SDOperand>
332X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
333 if (F.getCallingConv() == CallingConv::Fast && EnableFastCC)
334 return LowerFastCCArguments(F, DAG);
335 return LowerCCCArguments(F, DAG);
336}
337
338std::pair<SDOperand, SDOperand>
339X86TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
340 bool isVarArg, unsigned CallingConv,
341 bool isTailCall,
342 SDOperand Callee, ArgListTy &Args,
343 SelectionDAG &DAG) {
344 assert((!isVarArg || CallingConv == CallingConv::C) &&
345 "Only C takes varargs!");
Evan Cheng172fce72006-01-06 00:43:03 +0000346
347 // If the callee is a GlobalAddress node (quite common, every direct call is)
348 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
349 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
350 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Evan Chengbc7a0f442006-01-11 06:09:51 +0000351 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
352 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Evan Cheng172fce72006-01-06 00:43:03 +0000353
Chris Lattner76ac0682005-11-15 00:40:23 +0000354 if (CallingConv == CallingConv::Fast && EnableFastCC)
355 return LowerFastCCCallTo(Chain, RetTy, isTailCall, Callee, Args, DAG);
356 return LowerCCCCallTo(Chain, RetTy, isVarArg, isTailCall, Callee, Args, DAG);
357}
358
359//===----------------------------------------------------------------------===//
360// C Calling Convention implementation
361//===----------------------------------------------------------------------===//
362
363std::vector<SDOperand>
364X86TargetLowering::LowerCCCArguments(Function &F, SelectionDAG &DAG) {
365 std::vector<SDOperand> ArgValues;
366
367 MachineFunction &MF = DAG.getMachineFunction();
368 MachineFrameInfo *MFI = MF.getFrameInfo();
369
370 // Add DAG nodes to load the arguments... On entry to a function on the X86,
371 // the stack frame looks like this:
372 //
373 // [ESP] -- return address
374 // [ESP + 4] -- first argument (leftmost lexically)
375 // [ESP + 8] -- second argument, if first argument is four bytes in size
376 // ...
377 //
378 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
379 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
380 MVT::ValueType ObjectVT = getValueType(I->getType());
381 unsigned ArgIncrement = 4;
382 unsigned ObjSize;
383 switch (ObjectVT) {
384 default: assert(0 && "Unhandled argument type!");
385 case MVT::i1:
386 case MVT::i8: ObjSize = 1; break;
387 case MVT::i16: ObjSize = 2; break;
388 case MVT::i32: ObjSize = 4; break;
389 case MVT::i64: ObjSize = ArgIncrement = 8; break;
390 case MVT::f32: ObjSize = 4; break;
391 case MVT::f64: ObjSize = ArgIncrement = 8; break;
392 }
393 // Create the frame index object for this incoming parameter...
394 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
395
396 // Create the SelectionDAG nodes corresponding to a load from this parameter
397 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
398
399 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
400 // dead loads.
401 SDOperand ArgValue;
402 if (!I->use_empty())
403 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
404 DAG.getSrcValue(NULL));
405 else {
406 if (MVT::isInteger(ObjectVT))
407 ArgValue = DAG.getConstant(0, ObjectVT);
408 else
409 ArgValue = DAG.getConstantFP(0, ObjectVT);
410 }
411 ArgValues.push_back(ArgValue);
412
413 ArgOffset += ArgIncrement; // Move on to the next argument...
414 }
415
416 // If the function takes variable number of arguments, make a frame index for
417 // the start of the first vararg value... for expansion of llvm.va_start.
418 if (F.isVarArg())
419 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
420 ReturnAddrIndex = 0; // No return address slot generated yet.
421 BytesToPopOnReturn = 0; // Callee pops nothing.
422 BytesCallerReserves = ArgOffset;
423
424 // Finally, inform the code generator which regs we return values in.
425 switch (getValueType(F.getReturnType())) {
426 default: assert(0 && "Unknown type!");
427 case MVT::isVoid: break;
428 case MVT::i1:
429 case MVT::i8:
430 case MVT::i16:
431 case MVT::i32:
432 MF.addLiveOut(X86::EAX);
433 break;
434 case MVT::i64:
435 MF.addLiveOut(X86::EAX);
436 MF.addLiveOut(X86::EDX);
437 break;
438 case MVT::f32:
439 case MVT::f64:
440 MF.addLiveOut(X86::ST0);
441 break;
442 }
443 return ArgValues;
444}
445
446std::pair<SDOperand, SDOperand>
447X86TargetLowering::LowerCCCCallTo(SDOperand Chain, const Type *RetTy,
448 bool isVarArg, bool isTailCall,
449 SDOperand Callee, ArgListTy &Args,
450 SelectionDAG &DAG) {
451 // Count how many bytes are to be pushed on the stack.
452 unsigned NumBytes = 0;
453
454 if (Args.empty()) {
455 // Save zero bytes.
Chris Lattner62c34842006-02-13 09:00:43 +0000456 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(0, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000457 } else {
458 for (unsigned i = 0, e = Args.size(); i != e; ++i)
459 switch (getValueType(Args[i].second)) {
460 default: assert(0 && "Unknown value type!");
461 case MVT::i1:
462 case MVT::i8:
463 case MVT::i16:
464 case MVT::i32:
465 case MVT::f32:
466 NumBytes += 4;
467 break;
468 case MVT::i64:
469 case MVT::f64:
470 NumBytes += 8;
471 break;
472 }
473
Chris Lattner62c34842006-02-13 09:00:43 +0000474 Chain = DAG.getCALLSEQ_START(Chain,
475 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000476
477 // Arguments go on the stack in reverse order, as specified by the ABI.
478 unsigned ArgOffset = 0;
Evan Chengbc7a0f442006-01-11 06:09:51 +0000479 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000480 std::vector<SDOperand> Stores;
481
482 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
483 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
484 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
485
486 switch (getValueType(Args[i].second)) {
487 default: assert(0 && "Unexpected ValueType for argument!");
488 case MVT::i1:
489 case MVT::i8:
490 case MVT::i16:
491 // Promote the integer to 32 bits. If the input type is signed use a
492 // sign extend, otherwise use a zero extend.
493 if (Args[i].second->isSigned())
494 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
495 else
496 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
497
498 // FALL THROUGH
499 case MVT::i32:
500 case MVT::f32:
501 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
502 Args[i].first, PtrOff,
503 DAG.getSrcValue(NULL)));
504 ArgOffset += 4;
505 break;
506 case MVT::i64:
507 case MVT::f64:
508 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
509 Args[i].first, PtrOff,
510 DAG.getSrcValue(NULL)));
511 ArgOffset += 8;
512 break;
513 }
514 }
515 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
516 }
517
518 std::vector<MVT::ValueType> RetVals;
519 MVT::ValueType RetTyVT = getValueType(RetTy);
520 RetVals.push_back(MVT::Other);
521
522 // The result values produced have to be legal. Promote the result.
523 switch (RetTyVT) {
524 case MVT::isVoid: break;
525 default:
526 RetVals.push_back(RetTyVT);
527 break;
528 case MVT::i1:
529 case MVT::i8:
530 case MVT::i16:
531 RetVals.push_back(MVT::i32);
532 break;
533 case MVT::f32:
534 if (X86ScalarSSE)
535 RetVals.push_back(MVT::f32);
536 else
537 RetVals.push_back(MVT::f64);
538 break;
539 case MVT::i64:
540 RetVals.push_back(MVT::i32);
541 RetVals.push_back(MVT::i32);
542 break;
543 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000544
Nate Begeman7e5496d2006-02-17 00:03:04 +0000545 std::vector<MVT::ValueType> NodeTys;
546 NodeTys.push_back(MVT::Other); // Returns a chain
547 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
548 std::vector<SDOperand> Ops;
549 Ops.push_back(Chain);
550 Ops.push_back(Callee);
Evan Cheng45e190982006-01-05 00:27:02 +0000551
Nate Begeman7e5496d2006-02-17 00:03:04 +0000552 // FIXME: Do not generate X86ISD::TAILCALL for now.
553 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
554 SDOperand InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000555
Nate Begeman7e5496d2006-02-17 00:03:04 +0000556 NodeTys.clear();
557 NodeTys.push_back(MVT::Other); // Returns a chain
558 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
559 Ops.clear();
560 Ops.push_back(Chain);
561 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
562 Ops.push_back(DAG.getConstant(0, getPointerTy()));
563 Ops.push_back(InFlag);
564 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, Ops);
565 InFlag = Chain.getValue(1);
566
567 SDOperand RetVal;
568 if (RetTyVT != MVT::isVoid) {
Evan Cheng45e190982006-01-05 00:27:02 +0000569 switch (RetTyVT) {
Nate Begeman7e5496d2006-02-17 00:03:04 +0000570 default: assert(0 && "Unknown value type to return!");
Evan Cheng45e190982006-01-05 00:27:02 +0000571 case MVT::i1:
572 case MVT::i8:
Nate Begeman7e5496d2006-02-17 00:03:04 +0000573 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
574 Chain = RetVal.getValue(1);
575 if (RetTyVT == MVT::i1)
576 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::i1, RetVal);
577 break;
Evan Cheng45e190982006-01-05 00:27:02 +0000578 case MVT::i16:
Nate Begeman7e5496d2006-02-17 00:03:04 +0000579 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
580 Chain = RetVal.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000581 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000582 case MVT::i32:
583 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
584 Chain = RetVal.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000585 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000586 case MVT::i64: {
587 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
588 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
589 Lo.getValue(2));
590 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
591 Chain = Hi.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000592 break;
593 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000594 case MVT::f32:
595 case MVT::f64: {
596 std::vector<MVT::ValueType> Tys;
597 Tys.push_back(MVT::f64);
598 Tys.push_back(MVT::Other);
599 Tys.push_back(MVT::Flag);
600 std::vector<SDOperand> Ops;
601 Ops.push_back(Chain);
602 Ops.push_back(InFlag);
603 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
604 Chain = RetVal.getValue(1);
605 InFlag = RetVal.getValue(2);
606 if (X86ScalarSSE) {
607 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
608 // shouldn't be necessary except that RFP cannot be live across
609 // multiple blocks. When stackifier is fixed, they can be uncoupled.
610 MachineFunction &MF = DAG.getMachineFunction();
611 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
612 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
613 Tys.clear();
614 Tys.push_back(MVT::Other);
615 Ops.clear();
616 Ops.push_back(Chain);
617 Ops.push_back(RetVal);
618 Ops.push_back(StackSlot);
619 Ops.push_back(DAG.getValueType(RetTyVT));
620 Ops.push_back(InFlag);
621 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
622 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
623 DAG.getSrcValue(NULL));
624 Chain = RetVal.getValue(1);
625 }
Evan Cheng45e190982006-01-05 00:27:02 +0000626
Nate Begeman7e5496d2006-02-17 00:03:04 +0000627 if (RetTyVT == MVT::f32 && !X86ScalarSSE)
628 // FIXME: we would really like to remember that this FP_ROUND
629 // operation is okay to eliminate if we allow excess FP precision.
630 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
631 break;
632 }
633 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000634 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000635
636 return std::make_pair(RetVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +0000637}
638
Chris Lattner76ac0682005-11-15 00:40:23 +0000639//===----------------------------------------------------------------------===//
640// Fast Calling Convention implementation
641//===----------------------------------------------------------------------===//
642//
643// The X86 'fast' calling convention passes up to two integer arguments in
644// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
645// and requires that the callee pop its arguments off the stack (allowing proper
646// tail calls), and has the same return value conventions as C calling convs.
647//
648// This calling convention always arranges for the callee pop value to be 8n+4
649// bytes, which is needed for tail recursion elimination and stack alignment
650// reasons.
651//
652// Note that this can be enhanced in the future to pass fp vals in registers
653// (when we have a global fp allocator) and do other tricks.
654//
655
656/// AddLiveIn - This helper function adds the specified physical register to the
657/// MachineFunction as a live in value. It also creates a corresponding virtual
658/// register for it.
659static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
660 TargetRegisterClass *RC) {
661 assert(RC->contains(PReg) && "Not the correct regclass!");
662 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
663 MF.addLiveIn(PReg, VReg);
664 return VReg;
665}
666
Chris Lattner388fc4d2006-03-17 17:27:47 +0000667// FASTCC_NUM_INT_ARGS_INREGS - This is the max number of integer arguments
668// to pass in registers. 0 is none, 1 is is "use EAX", 2 is "use EAX and
669// EDX". Anything more is illegal.
670//
671// FIXME: The linscan register allocator currently has problem with
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000672// coalescing. At the time of this writing, whenever it decides to coalesce
Chris Lattner388fc4d2006-03-17 17:27:47 +0000673// a physreg with a virtreg, this increases the size of the physreg's live
674// range, and the live range cannot ever be reduced. This causes problems if
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000675// too many physregs are coaleced with virtregs, which can cause the register
Chris Lattner388fc4d2006-03-17 17:27:47 +0000676// allocator to wedge itself.
677//
678// This code triggers this problem more often if we pass args in registers,
679// so disable it until this is fixed.
680//
681// NOTE: this isn't marked const, so that GCC doesn't emit annoying warnings
682// about code being dead.
683//
684static unsigned FASTCC_NUM_INT_ARGS_INREGS = 0;
Chris Lattner43798852006-03-17 05:10:20 +0000685
Chris Lattner76ac0682005-11-15 00:40:23 +0000686
687std::vector<SDOperand>
688X86TargetLowering::LowerFastCCArguments(Function &F, SelectionDAG &DAG) {
689 std::vector<SDOperand> ArgValues;
690
691 MachineFunction &MF = DAG.getMachineFunction();
692 MachineFrameInfo *MFI = MF.getFrameInfo();
693
694 // Add DAG nodes to load the arguments... On entry to a function the stack
695 // frame looks like this:
696 //
697 // [ESP] -- return address
698 // [ESP + 4] -- first nonreg argument (leftmost lexically)
699 // [ESP + 8] -- second nonreg argument, if first argument is 4 bytes in size
700 // ...
701 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
702
703 // Keep track of the number of integer regs passed so far. This can be either
704 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
705 // used).
706 unsigned NumIntRegs = 0;
Chris Lattner43798852006-03-17 05:10:20 +0000707
Chris Lattner76ac0682005-11-15 00:40:23 +0000708 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
709 MVT::ValueType ObjectVT = getValueType(I->getType());
710 unsigned ArgIncrement = 4;
711 unsigned ObjSize = 0;
712 SDOperand ArgValue;
713
714 switch (ObjectVT) {
715 default: assert(0 && "Unhandled argument type!");
716 case MVT::i1:
717 case MVT::i8:
Chris Lattner43798852006-03-17 05:10:20 +0000718 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000719 if (!I->use_empty()) {
720 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
721 X86::R8RegisterClass);
722 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i8);
723 DAG.setRoot(ArgValue.getValue(1));
Chris Lattner82584892005-12-27 03:02:18 +0000724 if (ObjectVT == MVT::i1)
725 // FIXME: Should insert a assertzext here.
726 ArgValue = DAG.getNode(ISD::TRUNCATE, MVT::i1, ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +0000727 }
728 ++NumIntRegs;
729 break;
730 }
731
732 ObjSize = 1;
733 break;
734 case MVT::i16:
Chris Lattner43798852006-03-17 05:10:20 +0000735 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000736 if (!I->use_empty()) {
737 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
738 X86::R16RegisterClass);
739 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i16);
740 DAG.setRoot(ArgValue.getValue(1));
741 }
742 ++NumIntRegs;
743 break;
744 }
745 ObjSize = 2;
746 break;
747 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000748 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000749 if (!I->use_empty()) {
Chris Lattner43798852006-03-17 05:10:20 +0000750 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
Chris Lattner76ac0682005-11-15 00:40:23 +0000751 X86::R32RegisterClass);
752 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
753 DAG.setRoot(ArgValue.getValue(1));
754 }
755 ++NumIntRegs;
756 break;
757 }
758 ObjSize = 4;
759 break;
760 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000761 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000762 if (!I->use_empty()) {
763 unsigned BotReg = AddLiveIn(MF, X86::EAX, X86::R32RegisterClass);
764 unsigned TopReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
765
766 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
767 SDOperand Hi = DAG.getCopyFromReg(Low.getValue(1), TopReg, MVT::i32);
768 DAG.setRoot(Hi.getValue(1));
769
770 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
771 }
Chris Lattner43798852006-03-17 05:10:20 +0000772 NumIntRegs += 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000773 break;
Chris Lattner43798852006-03-17 05:10:20 +0000774 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000775 if (!I->use_empty()) {
776 unsigned BotReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
777 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
778 DAG.setRoot(Low.getValue(1));
779
780 // Load the high part from memory.
781 // Create the frame index object for this incoming parameter...
782 int FI = MFI->CreateFixedObject(4, ArgOffset);
783 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
784 SDOperand Hi = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
785 DAG.getSrcValue(NULL));
786 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
787 }
788 ArgOffset += 4;
Chris Lattner43798852006-03-17 05:10:20 +0000789 NumIntRegs = FASTCC_NUM_INT_ARGS_INREGS;
Chris Lattner76ac0682005-11-15 00:40:23 +0000790 break;
791 }
792 ObjSize = ArgIncrement = 8;
793 break;
794 case MVT::f32: ObjSize = 4; break;
795 case MVT::f64: ObjSize = ArgIncrement = 8; break;
796 }
797
798 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
799 // dead loads.
800 if (ObjSize && !I->use_empty()) {
801 // Create the frame index object for this incoming parameter...
802 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
803
804 // Create the SelectionDAG nodes corresponding to a load from this
805 // parameter.
806 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
807
808 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
809 DAG.getSrcValue(NULL));
810 } else if (ArgValue.Val == 0) {
811 if (MVT::isInteger(ObjectVT))
812 ArgValue = DAG.getConstant(0, ObjectVT);
813 else
814 ArgValue = DAG.getConstantFP(0, ObjectVT);
815 }
816 ArgValues.push_back(ArgValue);
817
818 if (ObjSize)
819 ArgOffset += ArgIncrement; // Move on to the next argument.
820 }
821
822 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
823 // arguments and the arguments after the retaddr has been pushed are aligned.
824 if ((ArgOffset & 7) == 0)
825 ArgOffset += 4;
826
827 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
828 ReturnAddrIndex = 0; // No return address slot generated yet.
829 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
830 BytesCallerReserves = 0;
831
832 // Finally, inform the code generator which regs we return values in.
833 switch (getValueType(F.getReturnType())) {
834 default: assert(0 && "Unknown type!");
835 case MVT::isVoid: break;
836 case MVT::i1:
837 case MVT::i8:
838 case MVT::i16:
839 case MVT::i32:
840 MF.addLiveOut(X86::EAX);
841 break;
842 case MVT::i64:
843 MF.addLiveOut(X86::EAX);
844 MF.addLiveOut(X86::EDX);
845 break;
846 case MVT::f32:
847 case MVT::f64:
848 MF.addLiveOut(X86::ST0);
849 break;
850 }
851 return ArgValues;
852}
853
854std::pair<SDOperand, SDOperand>
855X86TargetLowering::LowerFastCCCallTo(SDOperand Chain, const Type *RetTy,
856 bool isTailCall, SDOperand Callee,
857 ArgListTy &Args, SelectionDAG &DAG) {
858 // Count how many bytes are to be pushed on the stack.
859 unsigned NumBytes = 0;
860
861 // Keep track of the number of integer regs passed so far. This can be either
862 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
863 // used).
864 unsigned NumIntRegs = 0;
865
866 for (unsigned i = 0, e = Args.size(); i != e; ++i)
867 switch (getValueType(Args[i].second)) {
868 default: assert(0 && "Unknown value type!");
869 case MVT::i1:
870 case MVT::i8:
871 case MVT::i16:
872 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000873 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000874 ++NumIntRegs;
875 break;
876 }
877 // fall through
878 case MVT::f32:
879 NumBytes += 4;
880 break;
881 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000882 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
883 NumIntRegs += 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000884 break;
Chris Lattner43798852006-03-17 05:10:20 +0000885 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
886 NumIntRegs = FASTCC_NUM_INT_ARGS_INREGS;
Chris Lattner76ac0682005-11-15 00:40:23 +0000887 NumBytes += 4;
888 break;
889 }
890
891 // fall through
892 case MVT::f64:
893 NumBytes += 8;
894 break;
895 }
896
897 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
898 // arguments and the arguments after the retaddr has been pushed are aligned.
899 if ((NumBytes & 7) == 0)
900 NumBytes += 4;
901
Chris Lattner62c34842006-02-13 09:00:43 +0000902 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000903
904 // Arguments go on the stack in reverse order, as specified by the ABI.
905 unsigned ArgOffset = 0;
Chris Lattner27d30a52006-01-24 06:14:44 +0000906 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000907 NumIntRegs = 0;
908 std::vector<SDOperand> Stores;
909 std::vector<SDOperand> RegValuesToPass;
910 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
911 switch (getValueType(Args[i].second)) {
912 default: assert(0 && "Unexpected ValueType for argument!");
913 case MVT::i1:
Chris Lattner82584892005-12-27 03:02:18 +0000914 Args[i].first = DAG.getNode(ISD::ANY_EXTEND, MVT::i8, Args[i].first);
915 // Fall through.
Chris Lattner76ac0682005-11-15 00:40:23 +0000916 case MVT::i8:
917 case MVT::i16:
918 case MVT::i32:
Chris Lattner43798852006-03-17 05:10:20 +0000919 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000920 RegValuesToPass.push_back(Args[i].first);
921 ++NumIntRegs;
922 break;
923 }
924 // Fall through
925 case MVT::f32: {
926 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
927 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
928 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
929 Args[i].first, PtrOff,
930 DAG.getSrcValue(NULL)));
931 ArgOffset += 4;
932 break;
933 }
934 case MVT::i64:
Chris Lattner43798852006-03-17 05:10:20 +0000935 // Can pass (at least) part of it in regs?
936 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000937 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
938 Args[i].first, DAG.getConstant(1, MVT::i32));
939 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
940 Args[i].first, DAG.getConstant(0, MVT::i32));
941 RegValuesToPass.push_back(Lo);
942 ++NumIntRegs;
Chris Lattner43798852006-03-17 05:10:20 +0000943
944 // Pass both parts in regs?
945 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000946 RegValuesToPass.push_back(Hi);
947 ++NumIntRegs;
948 } else {
949 // Pass the high part in memory.
950 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
951 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
952 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
953 Hi, PtrOff, DAG.getSrcValue(NULL)));
954 ArgOffset += 4;
955 }
956 break;
957 }
958 // Fall through
959 case MVT::f64:
960 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
961 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
962 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
963 Args[i].first, PtrOff,
964 DAG.getSrcValue(NULL)));
965 ArgOffset += 8;
966 break;
967 }
968 }
969 if (!Stores.empty())
970 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
971
972 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
973 // arguments and the arguments after the retaddr has been pushed are aligned.
974 if ((ArgOffset & 7) == 0)
975 ArgOffset += 4;
976
977 std::vector<MVT::ValueType> RetVals;
978 MVT::ValueType RetTyVT = getValueType(RetTy);
979
980 RetVals.push_back(MVT::Other);
981
982 // The result values produced have to be legal. Promote the result.
983 switch (RetTyVT) {
984 case MVT::isVoid: break;
985 default:
986 RetVals.push_back(RetTyVT);
987 break;
988 case MVT::i1:
989 case MVT::i8:
990 case MVT::i16:
991 RetVals.push_back(MVT::i32);
992 break;
993 case MVT::f32:
994 if (X86ScalarSSE)
995 RetVals.push_back(MVT::f32);
996 else
997 RetVals.push_back(MVT::f64);
998 break;
999 case MVT::i64:
1000 RetVals.push_back(MVT::i32);
1001 RetVals.push_back(MVT::i32);
1002 break;
1003 }
1004
Nate Begeman7e5496d2006-02-17 00:03:04 +00001005 // Build a sequence of copy-to-reg nodes chained together with token chain
1006 // and flag operands which copy the outgoing args into registers.
1007 SDOperand InFlag;
1008 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
1009 unsigned CCReg;
1010 SDOperand RegToPass = RegValuesToPass[i];
1011 switch (RegToPass.getValueType()) {
1012 default: assert(0 && "Bad thing to pass in regs");
1013 case MVT::i8:
1014 CCReg = (i == 0) ? X86::AL : X86::DL;
Evan Cheng172fce72006-01-06 00:43:03 +00001015 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001016 case MVT::i16:
1017 CCReg = (i == 0) ? X86::AX : X86::DX;
1018 break;
1019 case MVT::i32:
1020 CCReg = (i == 0) ? X86::EAX : X86::EDX;
1021 break;
1022 }
1023
1024 Chain = DAG.getCopyToReg(Chain, CCReg, RegToPass, InFlag);
1025 InFlag = Chain.getValue(1);
1026 }
1027
1028 std::vector<MVT::ValueType> NodeTys;
1029 NodeTys.push_back(MVT::Other); // Returns a chain
1030 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1031 std::vector<SDOperand> Ops;
1032 Ops.push_back(Chain);
1033 Ops.push_back(Callee);
1034 if (InFlag.Val)
1035 Ops.push_back(InFlag);
1036
1037 // FIXME: Do not generate X86ISD::TAILCALL for now.
1038 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
1039 InFlag = Chain.getValue(1);
1040
1041 NodeTys.clear();
1042 NodeTys.push_back(MVT::Other); // Returns a chain
1043 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1044 Ops.clear();
1045 Ops.push_back(Chain);
1046 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1047 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1048 Ops.push_back(InFlag);
1049 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, Ops);
1050 InFlag = Chain.getValue(1);
1051
1052 SDOperand RetVal;
1053 if (RetTyVT != MVT::isVoid) {
1054 switch (RetTyVT) {
1055 default: assert(0 && "Unknown value type to return!");
Evan Cheng172fce72006-01-06 00:43:03 +00001056 case MVT::i1:
1057 case MVT::i8:
Nate Begeman7e5496d2006-02-17 00:03:04 +00001058 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
1059 Chain = RetVal.getValue(1);
1060 if (RetTyVT == MVT::i1)
1061 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::i1, RetVal);
1062 break;
Evan Cheng172fce72006-01-06 00:43:03 +00001063 case MVT::i16:
Nate Begeman7e5496d2006-02-17 00:03:04 +00001064 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1065 Chain = RetVal.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001066 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001067 case MVT::i32:
1068 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1069 Chain = RetVal.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001070 break;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001071 case MVT::i64: {
1072 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1073 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
1074 Lo.getValue(2));
1075 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
1076 Chain = Hi.getValue(1);
Evan Cheng172fce72006-01-06 00:43:03 +00001077 break;
1078 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001079 case MVT::f32:
1080 case MVT::f64: {
1081 std::vector<MVT::ValueType> Tys;
1082 Tys.push_back(MVT::f64);
1083 Tys.push_back(MVT::Other);
1084 Tys.push_back(MVT::Flag);
1085 std::vector<SDOperand> Ops;
1086 Ops.push_back(Chain);
1087 Ops.push_back(InFlag);
1088 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
1089 Chain = RetVal.getValue(1);
1090 InFlag = RetVal.getValue(2);
1091 if (X86ScalarSSE) {
1092 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1093 // shouldn't be necessary except that RFP cannot be live across
1094 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1095 MachineFunction &MF = DAG.getMachineFunction();
1096 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1097 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1098 Tys.clear();
1099 Tys.push_back(MVT::Other);
1100 Ops.clear();
1101 Ops.push_back(Chain);
1102 Ops.push_back(RetVal);
1103 Ops.push_back(StackSlot);
1104 Ops.push_back(DAG.getValueType(RetTyVT));
1105 Ops.push_back(InFlag);
1106 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1107 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
1108 DAG.getSrcValue(NULL));
1109 Chain = RetVal.getValue(1);
1110 }
Evan Cheng172fce72006-01-06 00:43:03 +00001111
Nate Begeman7e5496d2006-02-17 00:03:04 +00001112 if (RetTyVT == MVT::f32 && !X86ScalarSSE)
1113 // FIXME: we would really like to remember that this FP_ROUND
1114 // operation is okay to eliminate if we allow excess FP precision.
1115 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1116 break;
1117 }
1118 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001119 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001120
1121 return std::make_pair(RetVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001122}
1123
1124SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1125 if (ReturnAddrIndex == 0) {
1126 // Set up a frame object for the return address.
1127 MachineFunction &MF = DAG.getMachineFunction();
1128 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
1129 }
1130
1131 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
1132}
1133
1134
1135
1136std::pair<SDOperand, SDOperand> X86TargetLowering::
1137LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1138 SelectionDAG &DAG) {
1139 SDOperand Result;
1140 if (Depth) // Depths > 0 not supported yet!
1141 Result = DAG.getConstant(0, getPointerTy());
1142 else {
1143 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1144 if (!isFrameAddress)
1145 // Just load the return address
1146 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
1147 DAG.getSrcValue(NULL));
1148 else
1149 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
1150 DAG.getConstant(4, MVT::i32));
1151 }
1152 return std::make_pair(Result, Chain);
1153}
1154
Evan Cheng339edad2006-01-11 00:33:36 +00001155/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1156/// which corresponds to the condition code.
1157static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1158 switch (X86CC) {
1159 default: assert(0 && "Unknown X86 conditional code!");
1160 case X86ISD::COND_A: return X86::JA;
1161 case X86ISD::COND_AE: return X86::JAE;
1162 case X86ISD::COND_B: return X86::JB;
1163 case X86ISD::COND_BE: return X86::JBE;
1164 case X86ISD::COND_E: return X86::JE;
1165 case X86ISD::COND_G: return X86::JG;
1166 case X86ISD::COND_GE: return X86::JGE;
1167 case X86ISD::COND_L: return X86::JL;
1168 case X86ISD::COND_LE: return X86::JLE;
1169 case X86ISD::COND_NE: return X86::JNE;
1170 case X86ISD::COND_NO: return X86::JNO;
1171 case X86ISD::COND_NP: return X86::JNP;
1172 case X86ISD::COND_NS: return X86::JNS;
1173 case X86ISD::COND_O: return X86::JO;
1174 case X86ISD::COND_P: return X86::JP;
1175 case X86ISD::COND_S: return X86::JS;
1176 }
1177}
Chris Lattner76ac0682005-11-15 00:40:23 +00001178
Evan Cheng45df7f82006-01-30 23:41:35 +00001179/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1180/// specific condition code. It returns a false if it cannot do a direct
1181/// translation. X86CC is the translated CondCode. Flip is set to true if the
1182/// the order of comparison operands should be flipped.
Chris Lattnerc642aa52006-01-31 19:43:35 +00001183static bool translateX86CC(SDOperand CC, bool isFP, unsigned &X86CC,
1184 bool &Flip) {
Evan Cheng172fce72006-01-06 00:43:03 +00001185 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng45df7f82006-01-30 23:41:35 +00001186 Flip = false;
1187 X86CC = X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001188 if (!isFP) {
1189 switch (SetCCOpcode) {
1190 default: break;
1191 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1192 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1193 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1194 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1195 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1196 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1197 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1198 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1199 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1200 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1201 }
1202 } else {
1203 // On a floating point condition, the flags are set as follows:
1204 // ZF PF CF op
1205 // 0 | 0 | 0 | X > Y
1206 // 0 | 0 | 1 | X < Y
1207 // 1 | 0 | 0 | X == Y
1208 // 1 | 1 | 1 | unordered
1209 switch (SetCCOpcode) {
1210 default: break;
1211 case ISD::SETUEQ:
1212 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001213 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001214 case ISD::SETOGT:
1215 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001216 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001217 case ISD::SETOGE:
1218 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001219 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001220 case ISD::SETULT:
1221 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
Evan Cheng45df7f82006-01-30 23:41:35 +00001222 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001223 case ISD::SETULE:
1224 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1225 case ISD::SETONE:
1226 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1227 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1228 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1229 }
1230 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001231
1232 return X86CC != X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001233}
1234
Evan Cheng339edad2006-01-11 00:33:36 +00001235/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1236/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001237/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001238static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001239 switch (X86CC) {
1240 default:
1241 return false;
1242 case X86ISD::COND_B:
1243 case X86ISD::COND_BE:
1244 case X86ISD::COND_E:
1245 case X86ISD::COND_P:
1246 case X86ISD::COND_A:
1247 case X86ISD::COND_AE:
1248 case X86ISD::COND_NE:
1249 case X86ISD::COND_NP:
1250 return true;
1251 }
1252}
1253
Evan Cheng339edad2006-01-11 00:33:36 +00001254MachineBasicBlock *
1255X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1256 MachineBasicBlock *BB) {
Evan Cheng911c68d2006-01-16 21:21:29 +00001257 switch (MI->getOpcode()) {
1258 default: assert(false && "Unexpected instr type to insert");
1259 case X86::CMOV_FR32:
1260 case X86::CMOV_FR64: {
Chris Lattnerc642aa52006-01-31 19:43:35 +00001261 // To "insert" a SELECT_CC instruction, we actually have to insert the
1262 // diamond control-flow pattern. The incoming instruction knows the
1263 // destination vreg to set, the condition code register to branch on, the
1264 // true/false values to select between, and a branch opcode to use.
Evan Cheng911c68d2006-01-16 21:21:29 +00001265 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1266 ilist<MachineBasicBlock>::iterator It = BB;
1267 ++It;
1268
1269 // thisMBB:
1270 // ...
1271 // TrueVal = ...
1272 // cmpTY ccX, r1, r2
1273 // bCC copy1MBB
1274 // fallthrough --> copy0MBB
1275 MachineBasicBlock *thisMBB = BB;
1276 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1277 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1278 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
1279 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
1280 MachineFunction *F = BB->getParent();
1281 F->getBasicBlockList().insert(It, copy0MBB);
1282 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001283 // Update machine-CFG edges by first adding all successors of the current
1284 // block to the new block which will contain the Phi node for the select.
1285 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1286 e = BB->succ_end(); i != e; ++i)
1287 sinkMBB->addSuccessor(*i);
1288 // Next, remove all successors of the current block, and add the true
1289 // and fallthrough blocks as its successors.
1290 while(!BB->succ_empty())
1291 BB->removeSuccessor(BB->succ_begin());
Evan Cheng911c68d2006-01-16 21:21:29 +00001292 BB->addSuccessor(copy0MBB);
1293 BB->addSuccessor(sinkMBB);
1294
1295 // copy0MBB:
1296 // %FalseValue = ...
1297 // # fallthrough to sinkMBB
1298 BB = copy0MBB;
1299
1300 // Update machine-CFG edges
1301 BB->addSuccessor(sinkMBB);
1302
1303 // sinkMBB:
1304 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1305 // ...
1306 BB = sinkMBB;
1307 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
1308 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1309 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Evan Cheng339edad2006-01-11 00:33:36 +00001310
Evan Cheng911c68d2006-01-16 21:21:29 +00001311 delete MI; // The pseudo instruction is gone now.
1312 return BB;
1313 }
Evan Cheng339edad2006-01-11 00:33:36 +00001314
Evan Cheng911c68d2006-01-16 21:21:29 +00001315 case X86::FP_TO_INT16_IN_MEM:
1316 case X86::FP_TO_INT32_IN_MEM:
1317 case X86::FP_TO_INT64_IN_MEM: {
1318 // Change the floating point control register to use "round towards zero"
1319 // mode when truncating to an integer value.
1320 MachineFunction *F = BB->getParent();
1321 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
1322 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
1323
1324 // Load the old value of the high byte of the control word...
1325 unsigned OldCW =
1326 F->getSSARegMap()->createVirtualRegister(X86::R16RegisterClass);
1327 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
1328
1329 // Set the high part to be round to zero...
1330 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
1331
1332 // Reload the modified control word now...
1333 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1334
1335 // Restore the memory image of control word to original value
1336 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
1337
1338 // Get the X86 opcode to use.
1339 unsigned Opc;
1340 switch (MI->getOpcode()) {
Chris Lattnerccd2a202006-01-28 10:34:47 +00001341 default: assert(0 && "illegal opcode!");
Evan Cheng911c68d2006-01-16 21:21:29 +00001342 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
1343 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
1344 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
1345 }
1346
1347 X86AddressMode AM;
1348 MachineOperand &Op = MI->getOperand(0);
1349 if (Op.isRegister()) {
1350 AM.BaseType = X86AddressMode::RegBase;
1351 AM.Base.Reg = Op.getReg();
1352 } else {
1353 AM.BaseType = X86AddressMode::FrameIndexBase;
1354 AM.Base.FrameIndex = Op.getFrameIndex();
1355 }
1356 Op = MI->getOperand(1);
1357 if (Op.isImmediate())
1358 AM.Scale = Op.getImmedValue();
1359 Op = MI->getOperand(2);
1360 if (Op.isImmediate())
1361 AM.IndexReg = Op.getImmedValue();
1362 Op = MI->getOperand(3);
1363 if (Op.isGlobalAddress()) {
1364 AM.GV = Op.getGlobal();
1365 } else {
1366 AM.Disp = Op.getImmedValue();
1367 }
1368 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
1369
1370 // Reload the original control word now.
1371 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1372
1373 delete MI; // The pseudo instruction is gone now.
1374 return BB;
1375 }
1376 }
Evan Cheng339edad2006-01-11 00:33:36 +00001377}
1378
1379
1380//===----------------------------------------------------------------------===//
1381// X86 Custom Lowering Hooks
1382//===----------------------------------------------------------------------===//
1383
Evan Chengaf598d22006-03-13 23:18:16 +00001384/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
1385/// load. For Darwin, external and weak symbols are indirect, loading the value
1386/// at address GV rather then the value of GV itself. This means that the
1387/// GlobalAddress must be in the base or index register of the address, not the
1388/// GV offset field.
1389static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
1390 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
1391 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
1392}
1393
Evan Cheng68ad48b2006-03-22 18:59:22 +00001394/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1395/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1396bool X86::isPSHUFDMask(SDNode *N) {
1397 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1398
1399 if (N->getNumOperands() != 4)
1400 return false;
1401
1402 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001403 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001404 SDOperand Arg = N->getOperand(i);
1405 if (Arg.getOpcode() == ISD::UNDEF) continue;
1406 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1407 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001408 return false;
1409 }
1410
1411 return true;
1412}
1413
1414/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
1415/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1416bool X86::isPSHUFHWMask(SDNode *N) {
1417 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1418
1419 if (N->getNumOperands() != 8)
1420 return false;
1421
1422 // Lower quadword copied in order.
1423 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001424 SDOperand Arg = N->getOperand(i);
1425 if (Arg.getOpcode() == ISD::UNDEF) continue;
1426 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1427 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001428 return false;
1429 }
1430
1431 // Upper quadword shuffled.
1432 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001433 SDOperand Arg = N->getOperand(i);
1434 if (Arg.getOpcode() == ISD::UNDEF) continue;
1435 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1436 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001437 if (Val < 4 || Val > 7)
1438 return false;
1439 }
1440
1441 return true;
1442}
1443
1444/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
1445/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1446bool X86::isPSHUFLWMask(SDNode *N) {
1447 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1448
1449 if (N->getNumOperands() != 8)
1450 return false;
1451
1452 // Upper quadword copied in order.
1453 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001454 SDOperand Arg = N->getOperand(i);
1455 if (Arg.getOpcode() == ISD::UNDEF) continue;
1456 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1457 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001458 return false;
1459 }
1460
1461 // Lower quadword shuffled.
1462 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001463 SDOperand Arg = N->getOperand(i);
1464 if (Arg.getOpcode() == ISD::UNDEF) continue;
1465 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1466 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001467 if (Val > 4)
1468 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001469 }
1470
1471 return true;
1472}
1473
Evan Chengd27fb3e2006-03-24 01:18:28 +00001474/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1475/// specifies a shuffle of elements that is suitable for input to SHUFP*.
1476bool X86::isSHUFPMask(SDNode *N) {
1477 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1478
Evan Chenge7ee6a52006-03-24 23:15:12 +00001479 unsigned NumElems = N->getNumOperands();
1480 if (NumElems == 2) {
Evan Cheng2595a682006-03-24 02:58:06 +00001481 // The only case that ought be handled by SHUFPD is
1482 // Dest { 2, 1 } <= shuffle( Dest { 1, 0 }, Src { 3, 2 }
1483 // Expect bit 0 == 1, bit1 == 2
1484 SDOperand Bit0 = N->getOperand(0);
1485 SDOperand Bit1 = N->getOperand(1);
1486 assert(isa<ConstantSDNode>(Bit0) && isa<ConstantSDNode>(Bit1) &&
1487 "Invalid VECTOR_SHUFFLE mask!");
1488 return (cast<ConstantSDNode>(Bit0)->getValue() == 1 &&
1489 cast<ConstantSDNode>(Bit1)->getValue() == 2);
1490 }
1491
Evan Chenge7ee6a52006-03-24 23:15:12 +00001492 if (NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001493
1494 // Each half must refer to only one of the vector.
Evan Cheng7e2ff112006-03-30 19:54:57 +00001495 for (unsigned i = 0; i < 2; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001496 SDOperand Arg = N->getOperand(i);
1497 if (Arg.getOpcode() == ISD::UNDEF) continue;
1498 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1499 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng7e2ff112006-03-30 19:54:57 +00001500 if (Val >= 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001501 }
Evan Cheng7e2ff112006-03-30 19:54:57 +00001502 for (unsigned i = 2; i < 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001503 SDOperand Arg = N->getOperand(i);
1504 if (Arg.getOpcode() == ISD::UNDEF) continue;
1505 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1506 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng7e2ff112006-03-30 19:54:57 +00001507 if (Val < 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001508 }
1509
1510 return true;
1511}
1512
Evan Cheng2595a682006-03-24 02:58:06 +00001513/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1514/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1515bool X86::isMOVHLPSMask(SDNode *N) {
1516 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1517
Evan Cheng1a194a52006-03-28 06:50:32 +00001518 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001519 return false;
1520
Evan Cheng1a194a52006-03-28 06:50:32 +00001521 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Cheng2595a682006-03-24 02:58:06 +00001522 SDOperand Bit0 = N->getOperand(0);
1523 SDOperand Bit1 = N->getOperand(1);
Evan Cheng1a194a52006-03-28 06:50:32 +00001524 SDOperand Bit2 = N->getOperand(2);
1525 SDOperand Bit3 = N->getOperand(3);
Evan Cheng99d72052006-03-31 00:30:29 +00001526
1527 if (Bit0.getOpcode() != ISD::UNDEF) {
1528 assert(isa<ConstantSDNode>(Bit0) && "Invalid VECTOR_SHUFFLE mask!");
1529 if (cast<ConstantSDNode>(Bit0)->getValue() != 6)
1530 return false;
1531 }
1532
1533 if (Bit1.getOpcode() != ISD::UNDEF) {
1534 assert(isa<ConstantSDNode>(Bit1) && "Invalid VECTOR_SHUFFLE mask!");
1535 if (cast<ConstantSDNode>(Bit1)->getValue() != 7)
1536 return false;
1537 }
1538
1539 if (Bit2.getOpcode() != ISD::UNDEF) {
1540 assert(isa<ConstantSDNode>(Bit2) && "Invalid VECTOR_SHUFFLE mask!");
1541 if (cast<ConstantSDNode>(Bit2)->getValue() != 2)
1542 return false;
1543 }
1544
1545 if (Bit3.getOpcode() != ISD::UNDEF) {
1546 assert(isa<ConstantSDNode>(Bit3) && "Invalid VECTOR_SHUFFLE mask!");
1547 if (cast<ConstantSDNode>(Bit3)->getValue() != 3)
1548 return false;
1549 }
1550
1551 return true;
Evan Cheng1a194a52006-03-28 06:50:32 +00001552}
1553
1554/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
1555/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1556bool X86::isMOVLHPSMask(SDNode *N) {
1557 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1558
1559 if (N->getNumOperands() != 4)
1560 return false;
1561
1562 // Expect bit0 == 0, bit1 == 1, bit2 == 4, bit3 == 5
1563 SDOperand Bit0 = N->getOperand(0);
1564 SDOperand Bit1 = N->getOperand(1);
1565 SDOperand Bit2 = N->getOperand(2);
1566 SDOperand Bit3 = N->getOperand(3);
Evan Cheng99d72052006-03-31 00:30:29 +00001567
1568 if (Bit0.getOpcode() != ISD::UNDEF) {
1569 assert(isa<ConstantSDNode>(Bit0) && "Invalid VECTOR_SHUFFLE mask!");
1570 if (cast<ConstantSDNode>(Bit0)->getValue() != 0)
1571 return false;
1572 }
1573
1574 if (Bit1.getOpcode() != ISD::UNDEF) {
1575 assert(isa<ConstantSDNode>(Bit1) && "Invalid VECTOR_SHUFFLE mask!");
1576 if (cast<ConstantSDNode>(Bit1)->getValue() != 1)
1577 return false;
1578 }
1579
1580 if (Bit2.getOpcode() != ISD::UNDEF) {
1581 assert(isa<ConstantSDNode>(Bit2) && "Invalid VECTOR_SHUFFLE mask!");
1582 if (cast<ConstantSDNode>(Bit2)->getValue() != 4)
1583 return false;
1584 }
1585
1586 if (Bit3.getOpcode() != ISD::UNDEF) {
1587 assert(isa<ConstantSDNode>(Bit3) && "Invalid VECTOR_SHUFFLE mask!");
1588 if (cast<ConstantSDNode>(Bit3)->getValue() != 5)
1589 return false;
1590 }
1591
1592 return true;
Evan Cheng2595a682006-03-24 02:58:06 +00001593}
1594
Evan Cheng5df75882006-03-28 00:39:58 +00001595/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1596/// specifies a shuffle of elements that is suitable for input to UNPCKL.
1597bool X86::isUNPCKLMask(SDNode *N) {
1598 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1599
1600 unsigned NumElems = N->getNumOperands();
1601 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1602 return false;
1603
1604 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1605 SDOperand BitI = N->getOperand(i);
1606 SDOperand BitI1 = N->getOperand(i+1);
Evan Cheng99d72052006-03-31 00:30:29 +00001607
1608 if (BitI.getOpcode() != ISD::UNDEF) {
1609 assert(isa<ConstantSDNode>(BitI) && "Invalid VECTOR_SHUFFLE mask!");
1610 if (cast<ConstantSDNode>(BitI)->getValue() != j)
1611 return false;
1612 }
1613
1614 if (BitI1.getOpcode() != ISD::UNDEF) {
1615 assert(isa<ConstantSDNode>(BitI1) && "Invalid VECTOR_SHUFFLE mask!");
Evan Chengd9d0bbb2006-03-31 00:33:57 +00001616 if (cast<ConstantSDNode>(BitI1)->getValue() != j + NumElems)
Evan Cheng99d72052006-03-31 00:30:29 +00001617 return false;
1618 }
Evan Cheng5df75882006-03-28 00:39:58 +00001619 }
1620
1621 return true;
1622}
1623
Evan Cheng2bc32802006-03-28 02:43:26 +00001624/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1625/// specifies a shuffle of elements that is suitable for input to UNPCKH.
1626bool X86::isUNPCKHMask(SDNode *N) {
1627 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1628
1629 unsigned NumElems = N->getNumOperands();
1630 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1631 return false;
1632
1633 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1634 SDOperand BitI = N->getOperand(i);
1635 SDOperand BitI1 = N->getOperand(i+1);
Evan Cheng99d72052006-03-31 00:30:29 +00001636
1637 if (BitI.getOpcode() != ISD::UNDEF) {
1638 assert(isa<ConstantSDNode>(BitI) && "Invalid VECTOR_SHUFFLE mask!");
1639 if (cast<ConstantSDNode>(BitI)->getValue() != j + NumElems/2)
1640 return false;
1641 }
1642
1643 if (BitI1.getOpcode() != ISD::UNDEF) {
1644 assert(isa<ConstantSDNode>(BitI1) && "Invalid VECTOR_SHUFFLE mask!");
Evan Chengd9d0bbb2006-03-31 00:33:57 +00001645 if (cast<ConstantSDNode>(BitI1)->getValue() != j + NumElems/2 + NumElems)
Evan Cheng99d72052006-03-31 00:30:29 +00001646 return false;
1647 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001648 }
1649
1650 return true;
1651}
1652
Evan Chengd097e672006-03-22 02:53:00 +00001653/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1654/// a splat of a single element.
1655bool X86::isSplatMask(SDNode *N) {
1656 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1657
1658 // We can only splat 64-bit, and 32-bit quantities.
1659 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
1660 return false;
1661
1662 // This is a splat operation if each element of the permute is the same, and
1663 // if the value doesn't reference the second vector.
1664 SDOperand Elt = N->getOperand(0);
1665 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
1666 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001667 SDOperand Arg = N->getOperand(i);
1668 if (Arg.getOpcode() == ISD::UNDEF) continue;
1669 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1670 if (Arg != Elt) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001671 }
1672
1673 // Make sure it is a splat of the first vector operand.
1674 return cast<ConstantSDNode>(Elt)->getValue() < N->getNumOperands();
1675}
1676
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001677/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
1678/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
1679/// instructions.
1680unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001681 unsigned NumOperands = N->getNumOperands();
1682 unsigned Shift = (NumOperands == 4) ? 2 : 1;
1683 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00001684 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001685 unsigned Val = 0;
1686 SDOperand Arg = N->getOperand(NumOperands-i-1);
1687 if (Arg.getOpcode() != ISD::UNDEF)
1688 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00001689 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001690 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00001691 if (i != NumOperands - 1)
1692 Mask <<= Shift;
1693 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001694
1695 return Mask;
1696}
1697
Evan Chengb7fedff2006-03-29 23:07:14 +00001698/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
1699/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
1700/// instructions.
1701unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
1702 unsigned Mask = 0;
1703 // 8 nodes, but we only care about the last 4.
1704 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001705 unsigned Val = 0;
1706 SDOperand Arg = N->getOperand(i);
1707 if (Arg.getOpcode() != ISD::UNDEF)
1708 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001709 Mask |= (Val - 4);
1710 if (i != 4)
1711 Mask <<= 2;
1712 }
1713
1714 return Mask;
1715}
1716
1717/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
1718/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
1719/// instructions.
1720unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
1721 unsigned Mask = 0;
1722 // 8 nodes, but we only care about the first 4.
1723 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001724 unsigned Val = 0;
1725 SDOperand Arg = N->getOperand(i);
1726 if (Arg.getOpcode() != ISD::UNDEF)
1727 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001728 Mask |= Val;
1729 if (i != 0)
1730 Mask <<= 2;
1731 }
1732
1733 return Mask;
1734}
1735
Evan Chengda59b0d2006-03-29 01:30:51 +00001736/// NormalizeVectorShuffle - Swap vector_shuffle operands (as well as
1737/// values in ther permute mask if needed. Use V1 as second vector if it is
1738/// undef. Return an empty SDOperand is it is already well formed.
1739static SDOperand NormalizeVectorShuffle(SDOperand V1, SDOperand V2,
1740 SDOperand Mask, MVT::ValueType VT,
1741 SelectionDAG &DAG) {
Evan Cheng1a194a52006-03-28 06:50:32 +00001742 unsigned NumElems = Mask.getNumOperands();
1743 SDOperand Half1 = Mask.getOperand(0);
1744 SDOperand Half2 = Mask.getOperand(NumElems/2);
Evan Chengda59b0d2006-03-29 01:30:51 +00001745 bool V2Undef = false;
1746 if (V2.getOpcode() == ISD::UNDEF) {
1747 V2Undef = true;
1748 V2 = V1;
1749 }
1750
Evan Cheng1a194a52006-03-28 06:50:32 +00001751 if (cast<ConstantSDNode>(Half1)->getValue() >= NumElems &&
1752 cast<ConstantSDNode>(Half2)->getValue() < NumElems) {
1753 // Swap the operands and change mask.
1754 std::vector<SDOperand> MaskVec;
1755 for (unsigned i = NumElems / 2; i != NumElems; ++i)
1756 MaskVec.push_back(Mask.getOperand(i));
1757 for (unsigned i = 0; i != NumElems / 2; ++i)
1758 MaskVec.push_back(Mask.getOperand(i));
1759 Mask =
1760 DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(), MaskVec);
1761 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, Mask);
1762 }
Evan Chengda59b0d2006-03-29 01:30:51 +00001763
1764 if (V2Undef)
1765 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
1766
Evan Cheng1a194a52006-03-28 06:50:32 +00001767 return SDOperand();
1768}
1769
Chris Lattner76ac0682005-11-15 00:40:23 +00001770/// LowerOperation - Provide custom lowering hooks for some operations.
1771///
1772SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
1773 switch (Op.getOpcode()) {
1774 default: assert(0 && "Should not custom lower this!");
Evan Cheng9c249c32006-01-09 18:33:28 +00001775 case ISD::SHL_PARTS:
1776 case ISD::SRA_PARTS:
1777 case ISD::SRL_PARTS: {
1778 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1779 "Not an i64 shift!");
1780 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
1781 SDOperand ShOpLo = Op.getOperand(0);
1782 SDOperand ShOpHi = Op.getOperand(1);
1783 SDOperand ShAmt = Op.getOperand(2);
1784 SDOperand Tmp1 = isSRA ? DAG.getNode(ISD::SRA, MVT::i32, ShOpHi,
Evan Cheng621674a2006-01-18 09:26:46 +00001785 DAG.getConstant(31, MVT::i8))
Evan Cheng9c249c32006-01-09 18:33:28 +00001786 : DAG.getConstant(0, MVT::i32);
1787
1788 SDOperand Tmp2, Tmp3;
1789 if (Op.getOpcode() == ISD::SHL_PARTS) {
1790 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
1791 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
1792 } else {
1793 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00001794 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00001795 }
1796
1797 SDOperand InFlag = DAG.getNode(X86ISD::TEST, MVT::Flag,
1798 ShAmt, DAG.getConstant(32, MVT::i8));
1799
1800 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00001801 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00001802
1803 std::vector<MVT::ValueType> Tys;
1804 Tys.push_back(MVT::i32);
1805 Tys.push_back(MVT::Flag);
1806 std::vector<SDOperand> Ops;
1807 if (Op.getOpcode() == ISD::SHL_PARTS) {
1808 Ops.push_back(Tmp2);
1809 Ops.push_back(Tmp3);
1810 Ops.push_back(CC);
1811 Ops.push_back(InFlag);
1812 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1813 InFlag = Hi.getValue(1);
1814
1815 Ops.clear();
1816 Ops.push_back(Tmp3);
1817 Ops.push_back(Tmp1);
1818 Ops.push_back(CC);
1819 Ops.push_back(InFlag);
1820 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1821 } else {
1822 Ops.push_back(Tmp2);
1823 Ops.push_back(Tmp3);
1824 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00001825 Ops.push_back(InFlag);
Evan Cheng9c249c32006-01-09 18:33:28 +00001826 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1827 InFlag = Lo.getValue(1);
1828
1829 Ops.clear();
1830 Ops.push_back(Tmp3);
1831 Ops.push_back(Tmp1);
1832 Ops.push_back(CC);
1833 Ops.push_back(InFlag);
1834 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1835 }
1836
1837 Tys.clear();
1838 Tys.push_back(MVT::i32);
1839 Tys.push_back(MVT::i32);
1840 Ops.clear();
1841 Ops.push_back(Lo);
1842 Ops.push_back(Hi);
1843 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
1844 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001845 case ISD::SINT_TO_FP: {
Evan Cheng08390f62006-01-30 22:13:22 +00001846 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
Evan Cheng6305e502006-01-12 22:54:21 +00001847 Op.getOperand(0).getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00001848 "Unknown SINT_TO_FP to lower!");
Evan Cheng6305e502006-01-12 22:54:21 +00001849
1850 SDOperand Result;
1851 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
1852 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
Chris Lattner76ac0682005-11-15 00:40:23 +00001853 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng6305e502006-01-12 22:54:21 +00001854 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Chris Lattner76ac0682005-11-15 00:40:23 +00001855 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00001856 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
1857 DAG.getEntryNode(), Op.getOperand(0),
1858 StackSlot, DAG.getSrcValue(NULL));
1859
1860 // Build the FILD
1861 std::vector<MVT::ValueType> Tys;
1862 Tys.push_back(MVT::f64);
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001863 Tys.push_back(MVT::Other);
Evan Cheng11613a52006-02-04 02:20:30 +00001864 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
Chris Lattner76ac0682005-11-15 00:40:23 +00001865 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00001866 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001867 Ops.push_back(StackSlot);
Evan Cheng6305e502006-01-12 22:54:21 +00001868 Ops.push_back(DAG.getValueType(SrcVT));
Evan Cheng11613a52006-02-04 02:20:30 +00001869 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
1870 Tys, Ops);
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001871
1872 if (X86ScalarSSE) {
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001873 Chain = Result.getValue(1);
1874 SDOperand InFlag = Result.getValue(2);
1875
Evan Cheng11613a52006-02-04 02:20:30 +00001876 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001877 // shouldn't be necessary except that RFP cannot be live across
1878 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1879 MachineFunction &MF = DAG.getMachineFunction();
1880 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1881 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1882 std::vector<MVT::ValueType> Tys;
1883 Tys.push_back(MVT::Other);
1884 std::vector<SDOperand> Ops;
1885 Ops.push_back(Chain);
1886 Ops.push_back(Result);
1887 Ops.push_back(StackSlot);
Evan Cheng08390f62006-01-30 22:13:22 +00001888 Ops.push_back(DAG.getValueType(Op.getValueType()));
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001889 Ops.push_back(InFlag);
1890 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1891 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
1892 DAG.getSrcValue(NULL));
1893 }
1894
Evan Cheng6305e502006-01-12 22:54:21 +00001895 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00001896 }
1897 case ISD::FP_TO_SINT: {
1898 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00001899 "Unknown FP_TO_SINT to lower!");
1900 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
1901 // stack slot.
1902 MachineFunction &MF = DAG.getMachineFunction();
1903 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
1904 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
1905 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1906
1907 unsigned Opc;
1908 switch (Op.getValueType()) {
1909 default: assert(0 && "Invalid FP_TO_SINT to lower!");
1910 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
1911 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
1912 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
1913 }
1914
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001915 SDOperand Chain = DAG.getEntryNode();
1916 SDOperand Value = Op.getOperand(0);
1917 if (X86ScalarSSE) {
1918 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
1919 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value, StackSlot,
1920 DAG.getSrcValue(0));
1921 std::vector<MVT::ValueType> Tys;
1922 Tys.push_back(MVT::f64);
1923 Tys.push_back(MVT::Other);
1924 std::vector<SDOperand> Ops;
1925 Ops.push_back(Chain);
1926 Ops.push_back(StackSlot);
Evan Cheng08390f62006-01-30 22:13:22 +00001927 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001928 Value = DAG.getNode(X86ISD::FLD, Tys, Ops);
1929 Chain = Value.getValue(1);
1930 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
1931 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1932 }
1933
Chris Lattner76ac0682005-11-15 00:40:23 +00001934 // Build the FP_TO_INT*_IN_MEM
1935 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00001936 Ops.push_back(Chain);
1937 Ops.push_back(Value);
Chris Lattner76ac0682005-11-15 00:40:23 +00001938 Ops.push_back(StackSlot);
1939 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops);
1940
1941 // Load the result.
1942 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
1943 DAG.getSrcValue(NULL));
1944 }
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00001945 case ISD::READCYCLECOUNTER: {
Chris Lattner6df9e112005-11-20 22:01:40 +00001946 std::vector<MVT::ValueType> Tys;
1947 Tys.push_back(MVT::Other);
1948 Tys.push_back(MVT::Flag);
1949 std::vector<SDOperand> Ops;
1950 Ops.push_back(Op.getOperand(0));
1951 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, Ops);
Chris Lattner6c1ca882005-11-20 22:57:19 +00001952 Ops.clear();
1953 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
1954 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
1955 MVT::i32, Ops[0].getValue(2)));
1956 Ops.push_back(Ops[1].getValue(1));
1957 Tys[0] = Tys[1] = MVT::i32;
1958 Tys.push_back(MVT::Other);
1959 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00001960 }
Evan Cheng2dd217b2006-01-31 03:14:29 +00001961 case ISD::FABS: {
1962 MVT::ValueType VT = Op.getValueType();
Evan Cheng72d5c252006-01-31 22:28:30 +00001963 const Type *OpNTy = MVT::getTypeForValueType(VT);
1964 std::vector<Constant*> CV;
1965 if (VT == MVT::f64) {
1966 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
1967 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1968 } else {
1969 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
1970 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1971 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1972 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1973 }
1974 Constant *CS = ConstantStruct::get(CV);
1975 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
1976 SDOperand Mask
1977 = DAG.getNode(X86ISD::LOAD_PACK,
1978 VT, DAG.getEntryNode(), CPIdx, DAG.getSrcValue(NULL));
Evan Cheng2dd217b2006-01-31 03:14:29 +00001979 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
1980 }
Evan Cheng72d5c252006-01-31 22:28:30 +00001981 case ISD::FNEG: {
1982 MVT::ValueType VT = Op.getValueType();
1983 const Type *OpNTy = MVT::getTypeForValueType(VT);
1984 std::vector<Constant*> CV;
1985 if (VT == MVT::f64) {
1986 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
1987 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1988 } else {
1989 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
1990 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1991 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1992 CV.push_back(ConstantFP::get(OpNTy, 0.0));
1993 }
1994 Constant *CS = ConstantStruct::get(CV);
1995 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
1996 SDOperand Mask
1997 = DAG.getNode(X86ISD::LOAD_PACK,
1998 VT, DAG.getEntryNode(), CPIdx, DAG.getSrcValue(NULL));
1999 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
2000 }
Evan Chengc1583db2005-12-21 20:21:51 +00002001 case ISD::SETCC: {
2002 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng45df7f82006-01-30 23:41:35 +00002003 SDOperand Cond;
2004 SDOperand CC = Op.getOperand(2);
Evan Cheng172fce72006-01-06 00:43:03 +00002005 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2006 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Cheng45df7f82006-01-30 23:41:35 +00002007 bool Flip;
2008 unsigned X86CC;
2009 if (translateX86CC(CC, isFP, X86CC, Flip)) {
2010 if (Flip)
2011 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2012 Op.getOperand(1), Op.getOperand(0));
2013 else
2014 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2015 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00002016 return DAG.getNode(X86ISD::SETCC, MVT::i8,
2017 DAG.getConstant(X86CC, MVT::i8), Cond);
2018 } else {
2019 assert(isFP && "Illegal integer SetCC!");
2020
Evan Cheng45df7f82006-01-30 23:41:35 +00002021 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2022 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00002023 std::vector<MVT::ValueType> Tys;
2024 std::vector<SDOperand> Ops;
2025 switch (SetCCOpcode) {
2026 default: assert(false && "Illegal floating point SetCC!");
2027 case ISD::SETOEQ: { // !PF & ZF
2028 Tys.push_back(MVT::i8);
2029 Tys.push_back(MVT::Flag);
2030 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
2031 Ops.push_back(Cond);
2032 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2033 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
2034 DAG.getConstant(X86ISD::COND_E, MVT::i8),
2035 Tmp1.getValue(1));
2036 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
2037 }
Evan Cheng172fce72006-01-06 00:43:03 +00002038 case ISD::SETUNE: { // PF | !ZF
2039 Tys.push_back(MVT::i8);
2040 Tys.push_back(MVT::Flag);
2041 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
2042 Ops.push_back(Cond);
2043 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2044 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
2045 DAG.getConstant(X86ISD::COND_NE, MVT::i8),
2046 Tmp1.getValue(1));
2047 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
2048 }
2049 }
2050 }
Evan Chengc1583db2005-12-21 20:21:51 +00002051 }
Evan Cheng225a4d02005-12-17 01:21:05 +00002052 case ISD::SELECT: {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002053 MVT::ValueType VT = Op.getValueType();
2054 bool isFP = MVT::isFloatingPoint(VT);
Evan Chengcde9e302006-01-27 08:10:46 +00002055 bool isFPStack = isFP && !X86ScalarSSE;
2056 bool isFPSSE = isFP && X86ScalarSSE;
Evan Chengfb22e862006-01-13 01:03:02 +00002057 bool addTest = false;
Evan Cheng73a1ad92006-01-10 20:26:56 +00002058 SDOperand Op0 = Op.getOperand(0);
2059 SDOperand Cond, CC;
Evan Cheng45df7f82006-01-30 23:41:35 +00002060 if (Op0.getOpcode() == ISD::SETCC)
2061 Op0 = LowerOperation(Op0, DAG);
2062
Evan Cheng73a1ad92006-01-10 20:26:56 +00002063 if (Op0.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00002064 // If condition flag is set by a X86ISD::CMP, then make a copy of it
2065 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
2066 // have another use it will be eliminated.
2067 // If the X86ISD::SETCC has more than one use, then it's probably better
2068 // to use a test instead of duplicating the X86ISD::CMP (for register
2069 // pressure reason).
Evan Cheng944d1e92006-01-26 02:13:10 +00002070 if (Op0.getOperand(1).getOpcode() == X86ISD::CMP) {
2071 if (!Op0.hasOneUse()) {
2072 std::vector<MVT::ValueType> Tys;
2073 for (unsigned i = 0; i < Op0.Val->getNumValues(); ++i)
2074 Tys.push_back(Op0.Val->getValueType(i));
2075 std::vector<SDOperand> Ops;
2076 for (unsigned i = 0; i < Op0.getNumOperands(); ++i)
2077 Ops.push_back(Op0.getOperand(i));
2078 Op0 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2079 }
2080
Evan Chengfb22e862006-01-13 01:03:02 +00002081 CC = Op0.getOperand(0);
2082 Cond = Op0.getOperand(1);
Evan Chengaff08002006-01-25 09:05:09 +00002083 // Make a copy as flag result cannot be used by more than one.
2084 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
2085 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00002086 addTest =
Evan Chengd7faa4b2006-01-13 01:17:24 +00002087 isFPStack && !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chengfb22e862006-01-13 01:03:02 +00002088 } else
2089 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00002090 } else
2091 addTest = true;
Evan Cheng73a1ad92006-01-10 20:26:56 +00002092
Evan Cheng731423f2006-01-13 01:06:49 +00002093 if (addTest) {
Evan Chengdba84bb2006-01-13 19:51:46 +00002094 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng73a1ad92006-01-10 20:26:56 +00002095 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Op0, Op0);
Evan Cheng225a4d02005-12-17 01:21:05 +00002096 }
Evan Cheng9c249c32006-01-09 18:33:28 +00002097
2098 std::vector<MVT::ValueType> Tys;
2099 Tys.push_back(Op.getValueType());
2100 Tys.push_back(MVT::Flag);
2101 std::vector<SDOperand> Ops;
Evan Chengdba84bb2006-01-13 19:51:46 +00002102 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
2103 // condition is true.
Evan Cheng9c249c32006-01-09 18:33:28 +00002104 Ops.push_back(Op.getOperand(2));
Evan Chengdba84bb2006-01-13 19:51:46 +00002105 Ops.push_back(Op.getOperand(1));
Evan Cheng9c249c32006-01-09 18:33:28 +00002106 Ops.push_back(CC);
2107 Ops.push_back(Cond);
2108 return DAG.getNode(X86ISD::CMOV, Tys, Ops);
Evan Cheng225a4d02005-12-17 01:21:05 +00002109 }
Evan Cheng6fc31042005-12-19 23:12:38 +00002110 case ISD::BRCOND: {
Evan Chengfb22e862006-01-13 01:03:02 +00002111 bool addTest = false;
Evan Cheng6fc31042005-12-19 23:12:38 +00002112 SDOperand Cond = Op.getOperand(1);
2113 SDOperand Dest = Op.getOperand(2);
2114 SDOperand CC;
Evan Cheng45df7f82006-01-30 23:41:35 +00002115 if (Cond.getOpcode() == ISD::SETCC)
2116 Cond = LowerOperation(Cond, DAG);
2117
Evan Chengc1583db2005-12-21 20:21:51 +00002118 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00002119 // If condition flag is set by a X86ISD::CMP, then make a copy of it
2120 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
2121 // have another use it will be eliminated.
2122 // If the X86ISD::SETCC has more than one use, then it's probably better
2123 // to use a test instead of duplicating the X86ISD::CMP (for register
2124 // pressure reason).
Evan Cheng944d1e92006-01-26 02:13:10 +00002125 if (Cond.getOperand(1).getOpcode() == X86ISD::CMP) {
2126 if (!Cond.hasOneUse()) {
2127 std::vector<MVT::ValueType> Tys;
2128 for (unsigned i = 0; i < Cond.Val->getNumValues(); ++i)
2129 Tys.push_back(Cond.Val->getValueType(i));
2130 std::vector<SDOperand> Ops;
2131 for (unsigned i = 0; i < Cond.getNumOperands(); ++i)
2132 Ops.push_back(Cond.getOperand(i));
2133 Cond = DAG.getNode(X86ISD::SETCC, Tys, Ops);
2134 }
2135
Evan Chengfb22e862006-01-13 01:03:02 +00002136 CC = Cond.getOperand(0);
Evan Chengaff08002006-01-25 09:05:09 +00002137 Cond = Cond.getOperand(1);
2138 // Make a copy as flag result cannot be used by more than one.
Evan Chengfb22e862006-01-13 01:03:02 +00002139 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
Evan Chengaff08002006-01-25 09:05:09 +00002140 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00002141 } else
2142 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00002143 } else
2144 addTest = true;
2145
2146 if (addTest) {
Evan Cheng172fce72006-01-06 00:43:03 +00002147 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng6fc31042005-12-19 23:12:38 +00002148 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Cond, Cond);
2149 }
2150 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
2151 Op.getOperand(0), Op.getOperand(2), CC, Cond);
2152 }
Evan Chengae986f12006-01-11 22:15:48 +00002153 case ISD::MEMSET: {
Evan Cheng6dc73292006-03-04 02:48:56 +00002154 SDOperand InFlag(0, 0);
Evan Chengae986f12006-01-11 22:15:48 +00002155 SDOperand Chain = Op.getOperand(0);
2156 unsigned Align =
2157 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
2158 if (Align == 0) Align = 1;
2159
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002160 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2161 // If not DWORD aligned, call memset if size is less than the threshold.
2162 // It knows how to align to the right boundary first.
Evan Cheng6dc73292006-03-04 02:48:56 +00002163 if ((Align & 3) != 0 ||
Evan Chengadc70932006-03-07 23:29:39 +00002164 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002165 MVT::ValueType IntPtr = getPointerTy();
2166 const Type *IntPtrTy = getTargetData().getIntPtrType();
2167 std::vector<std::pair<SDOperand, const Type*> > Args;
2168 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
2169 // Extend the ubyte argument to be an int value for the call.
2170 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
2171 Args.push_back(std::make_pair(Val, IntPtrTy));
2172 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
2173 std::pair<SDOperand,SDOperand> CallResult =
2174 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
2175 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
2176 return CallResult.second;
2177 }
2178
Evan Chengae986f12006-01-11 22:15:48 +00002179 MVT::ValueType AVT;
2180 SDOperand Count;
Evan Cheng6dc73292006-03-04 02:48:56 +00002181 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2182 unsigned BytesLeft = 0;
Evan Chengadc70932006-03-07 23:29:39 +00002183 bool TwoRepStos = false;
Evan Cheng6dc73292006-03-04 02:48:56 +00002184 if (ValC) {
Evan Chengae986f12006-01-11 22:15:48 +00002185 unsigned ValReg;
2186 unsigned Val = ValC->getValue() & 255;
2187
2188 // If the value is a constant, then we can potentially use larger sets.
2189 switch (Align & 3) {
2190 case 2: // WORD aligned
2191 AVT = MVT::i16;
Evan Cheng6dc73292006-03-04 02:48:56 +00002192 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
2193 BytesLeft = I->getValue() % 2;
Evan Chengae986f12006-01-11 22:15:48 +00002194 Val = (Val << 8) | Val;
2195 ValReg = X86::AX;
2196 break;
2197 case 0: // DWORD aligned
2198 AVT = MVT::i32;
Evan Chengadc70932006-03-07 23:29:39 +00002199 if (I) {
2200 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
2201 BytesLeft = I->getValue() % 4;
2202 } else {
2203 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
2204 DAG.getConstant(2, MVT::i8));
2205 TwoRepStos = true;
2206 }
Evan Chengae986f12006-01-11 22:15:48 +00002207 Val = (Val << 8) | Val;
2208 Val = (Val << 16) | Val;
2209 ValReg = X86::EAX;
2210 break;
2211 default: // Byte aligned
2212 AVT = MVT::i8;
2213 Count = Op.getOperand(3);
2214 ValReg = X86::AL;
2215 break;
2216 }
2217
2218 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
2219 InFlag);
2220 InFlag = Chain.getValue(1);
2221 } else {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002222 AVT = MVT::i8;
Evan Chengae986f12006-01-11 22:15:48 +00002223 Count = Op.getOperand(3);
2224 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
2225 InFlag = Chain.getValue(1);
2226 }
2227
2228 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
2229 InFlag = Chain.getValue(1);
2230 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
2231 InFlag = Chain.getValue(1);
2232
Evan Chengadc70932006-03-07 23:29:39 +00002233 std::vector<MVT::ValueType> Tys;
2234 Tys.push_back(MVT::Other);
2235 Tys.push_back(MVT::Flag);
2236 std::vector<SDOperand> Ops;
2237 Ops.push_back(Chain);
2238 Ops.push_back(DAG.getValueType(AVT));
2239 Ops.push_back(InFlag);
2240 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, Ops);
2241
2242 if (TwoRepStos) {
2243 InFlag = Chain.getValue(1);
2244 Count = Op.getOperand(3);
2245 MVT::ValueType CVT = Count.getValueType();
2246 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
2247 DAG.getConstant(3, CVT));
2248 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
2249 InFlag = Chain.getValue(1);
2250 Tys.clear();
2251 Tys.push_back(MVT::Other);
2252 Tys.push_back(MVT::Flag);
2253 Ops.clear();
2254 Ops.push_back(Chain);
2255 Ops.push_back(DAG.getValueType(MVT::i8));
2256 Ops.push_back(InFlag);
2257 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, Ops);
2258 } else if (BytesLeft) {
Evan Cheng6dc73292006-03-04 02:48:56 +00002259 // Issue stores for the last 1 - 3 bytes.
2260 SDOperand Value;
2261 unsigned Val = ValC->getValue() & 255;
2262 unsigned Offset = I->getValue() - BytesLeft;
2263 SDOperand DstAddr = Op.getOperand(1);
2264 MVT::ValueType AddrVT = DstAddr.getValueType();
2265 if (BytesLeft >= 2) {
2266 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
2267 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2268 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
2269 DAG.getConstant(Offset, AddrVT)),
2270 DAG.getSrcValue(NULL));
2271 BytesLeft -= 2;
2272 Offset += 2;
2273 }
2274
2275 if (BytesLeft == 1) {
2276 Value = DAG.getConstant(Val, MVT::i8);
2277 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2278 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
2279 DAG.getConstant(Offset, AddrVT)),
2280 DAG.getSrcValue(NULL));
2281 }
2282 }
2283
2284 return Chain;
Evan Chengae986f12006-01-11 22:15:48 +00002285 }
2286 case ISD::MEMCPY: {
2287 SDOperand Chain = Op.getOperand(0);
2288 unsigned Align =
2289 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
2290 if (Align == 0) Align = 1;
2291
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002292 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2293 // If not DWORD aligned, call memcpy if size is less than the threshold.
2294 // It knows how to align to the right boundary first.
Evan Cheng6dc73292006-03-04 02:48:56 +00002295 if ((Align & 3) != 0 ||
Evan Chengadc70932006-03-07 23:29:39 +00002296 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
Evan Cheng03c1e6f2006-02-16 00:21:07 +00002297 MVT::ValueType IntPtr = getPointerTy();
2298 const Type *IntPtrTy = getTargetData().getIntPtrType();
2299 std::vector<std::pair<SDOperand, const Type*> > Args;
2300 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
2301 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
2302 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
2303 std::pair<SDOperand,SDOperand> CallResult =
2304 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
2305 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
2306 return CallResult.second;
2307 }
2308
Evan Chengae986f12006-01-11 22:15:48 +00002309 MVT::ValueType AVT;
2310 SDOperand Count;
Evan Cheng6dc73292006-03-04 02:48:56 +00002311 unsigned BytesLeft = 0;
Evan Chengadc70932006-03-07 23:29:39 +00002312 bool TwoRepMovs = false;
Evan Chengae986f12006-01-11 22:15:48 +00002313 switch (Align & 3) {
2314 case 2: // WORD aligned
2315 AVT = MVT::i16;
Evan Cheng6dc73292006-03-04 02:48:56 +00002316 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
2317 BytesLeft = I->getValue() % 2;
Evan Chengae986f12006-01-11 22:15:48 +00002318 break;
2319 case 0: // DWORD aligned
2320 AVT = MVT::i32;
Evan Chengadc70932006-03-07 23:29:39 +00002321 if (I) {
2322 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
2323 BytesLeft = I->getValue() % 4;
2324 } else {
2325 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
2326 DAG.getConstant(2, MVT::i8));
2327 TwoRepMovs = true;
2328 }
Evan Chengae986f12006-01-11 22:15:48 +00002329 break;
2330 default: // Byte aligned
2331 AVT = MVT::i8;
2332 Count = Op.getOperand(3);
2333 break;
2334 }
2335
Evan Cheng6dc73292006-03-04 02:48:56 +00002336 SDOperand InFlag(0, 0);
Evan Chengae986f12006-01-11 22:15:48 +00002337 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
2338 InFlag = Chain.getValue(1);
2339 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
2340 InFlag = Chain.getValue(1);
2341 Chain = DAG.getCopyToReg(Chain, X86::ESI, Op.getOperand(2), InFlag);
2342 InFlag = Chain.getValue(1);
2343
Evan Chengadc70932006-03-07 23:29:39 +00002344 std::vector<MVT::ValueType> Tys;
2345 Tys.push_back(MVT::Other);
2346 Tys.push_back(MVT::Flag);
2347 std::vector<SDOperand> Ops;
2348 Ops.push_back(Chain);
2349 Ops.push_back(DAG.getValueType(AVT));
2350 Ops.push_back(InFlag);
2351 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, Ops);
2352
2353 if (TwoRepMovs) {
2354 InFlag = Chain.getValue(1);
2355 Count = Op.getOperand(3);
2356 MVT::ValueType CVT = Count.getValueType();
2357 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
2358 DAG.getConstant(3, CVT));
2359 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
2360 InFlag = Chain.getValue(1);
2361 Tys.clear();
2362 Tys.push_back(MVT::Other);
2363 Tys.push_back(MVT::Flag);
2364 Ops.clear();
2365 Ops.push_back(Chain);
2366 Ops.push_back(DAG.getValueType(MVT::i8));
2367 Ops.push_back(InFlag);
2368 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, Ops);
2369 } else if (BytesLeft) {
Evan Cheng6dc73292006-03-04 02:48:56 +00002370 // Issue loads and stores for the last 1 - 3 bytes.
2371 unsigned Offset = I->getValue() - BytesLeft;
2372 SDOperand DstAddr = Op.getOperand(1);
2373 MVT::ValueType DstVT = DstAddr.getValueType();
2374 SDOperand SrcAddr = Op.getOperand(2);
2375 MVT::ValueType SrcVT = SrcAddr.getValueType();
2376 SDOperand Value;
2377 if (BytesLeft >= 2) {
2378 Value = DAG.getLoad(MVT::i16, Chain,
2379 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
2380 DAG.getConstant(Offset, SrcVT)),
2381 DAG.getSrcValue(NULL));
2382 Chain = Value.getValue(1);
2383 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2384 DAG.getNode(ISD::ADD, DstVT, DstAddr,
2385 DAG.getConstant(Offset, DstVT)),
2386 DAG.getSrcValue(NULL));
2387 BytesLeft -= 2;
2388 Offset += 2;
2389 }
2390
2391 if (BytesLeft == 1) {
2392 Value = DAG.getLoad(MVT::i8, Chain,
2393 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
2394 DAG.getConstant(Offset, SrcVT)),
2395 DAG.getSrcValue(NULL));
2396 Chain = Value.getValue(1);
2397 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2398 DAG.getNode(ISD::ADD, DstVT, DstAddr,
2399 DAG.getConstant(Offset, DstVT)),
2400 DAG.getSrcValue(NULL));
2401 }
2402 }
2403
2404 return Chain;
Evan Chengae986f12006-01-11 22:15:48 +00002405 }
Evan Cheng99470012006-02-25 09:55:19 +00002406
2407 // ConstantPool, GlobalAddress, and ExternalSymbol are lowered as their
2408 // target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
2409 // one of the above mentioned nodes. It has to be wrapped because otherwise
2410 // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2411 // be used to form addressing mode. These wrapped nodes will be selected
2412 // into MOV32ri.
Evan Cheng5588de92006-02-18 00:15:05 +00002413 case ISD::ConstantPool: {
2414 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002415 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2416 DAG.getTargetConstantPool(CP->get(), getPointerTy(),
2417 CP->getAlignment()));
Evan Chengbc047222006-03-22 19:22:18 +00002418 if (Subtarget->isTargetDarwin()) {
Evan Cheng5588de92006-02-18 00:15:05 +00002419 // With PIC, the address is actually $g + Offset.
Evan Cheng73136df2006-02-22 20:19:42 +00002420 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
Evan Cheng5588de92006-02-18 00:15:05 +00002421 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2422 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2423 }
2424
2425 return Result;
2426 }
Evan Cheng5c59d492005-12-23 07:31:11 +00002427 case ISD::GlobalAddress: {
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002428 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
2429 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2430 DAG.getTargetGlobalAddress(GV, getPointerTy()));
Evan Chengbc047222006-03-22 19:22:18 +00002431 if (Subtarget->isTargetDarwin()) {
Evan Cheng5588de92006-02-18 00:15:05 +00002432 // With PIC, the address is actually $g + Offset.
Evan Cheng73136df2006-02-22 20:19:42 +00002433 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
Evan Cheng1f342c22006-02-23 02:43:52 +00002434 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2435 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
Evan Cheng5588de92006-02-18 00:15:05 +00002436
2437 // For Darwin, external and weak symbols are indirect, so we want to load
Evan Chengaf598d22006-03-13 23:18:16 +00002438 // the value at address GV, not the value of GV itself. This means that
Evan Cheng5588de92006-02-18 00:15:05 +00002439 // the GlobalAddress must be in the base or index register of the address,
2440 // not the GV offset field.
Evan Cheng73136df2006-02-22 20:19:42 +00002441 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
Evan Chengaf598d22006-03-13 23:18:16 +00002442 DarwinGVRequiresExtraLoad(GV))
Evan Cheng5a766802006-02-07 08:38:37 +00002443 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(),
Evan Cheng1f342c22006-02-23 02:43:52 +00002444 Result, DAG.getSrcValue(NULL));
Evan Cheng5a766802006-02-07 08:38:37 +00002445 }
Evan Cheng5588de92006-02-18 00:15:05 +00002446
Evan Chengb94db9e2006-01-12 07:56:47 +00002447 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00002448 }
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002449 case ISD::ExternalSymbol: {
2450 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
2451 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2452 DAG.getTargetExternalSymbol(Sym, getPointerTy()));
Evan Chengbc047222006-03-22 19:22:18 +00002453 if (Subtarget->isTargetDarwin()) {
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002454 // With PIC, the address is actually $g + Offset.
2455 if (getTargetMachine().getRelocationModel() == Reloc::PIC)
2456 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2457 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2458 }
2459
2460 return Result;
2461 }
Nate Begemane74795c2006-01-25 18:21:52 +00002462 case ISD::VASTART: {
2463 // vastart just stores the address of the VarArgsFrameIndex slot into the
2464 // memory location argument.
2465 // FIXME: Replace MVT::i32 with PointerTy
2466 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
2467 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
2468 Op.getOperand(1), Op.getOperand(2));
2469 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002470 case ISD::RET: {
2471 SDOperand Copy;
2472
2473 switch(Op.getNumOperands()) {
2474 default:
2475 assert(0 && "Do not know how to return this many arguments!");
2476 abort();
2477 case 1:
2478 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
2479 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
2480 case 2: {
2481 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
2482 if (MVT::isInteger(ArgVT))
2483 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EAX, Op.getOperand(1),
2484 SDOperand());
2485 else if (!X86ScalarSSE) {
2486 std::vector<MVT::ValueType> Tys;
2487 Tys.push_back(MVT::Other);
2488 Tys.push_back(MVT::Flag);
2489 std::vector<SDOperand> Ops;
2490 Ops.push_back(Op.getOperand(0));
2491 Ops.push_back(Op.getOperand(1));
2492 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
2493 } else {
Evan Chenge1ce4d72006-02-01 00:20:21 +00002494 SDOperand MemLoc;
2495 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00002496 SDOperand Value = Op.getOperand(1);
2497
Evan Chenga24617f2006-02-01 01:19:32 +00002498 if (Value.getOpcode() == ISD::LOAD &&
2499 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00002500 Chain = Value.getOperand(0);
2501 MemLoc = Value.getOperand(1);
2502 } else {
2503 // Spill the value to memory and reload it into top of stack.
2504 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
2505 MachineFunction &MF = DAG.getMachineFunction();
2506 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
2507 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
2508 Chain = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
2509 Value, MemLoc, DAG.getSrcValue(0));
2510 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002511 std::vector<MVT::ValueType> Tys;
2512 Tys.push_back(MVT::f64);
2513 Tys.push_back(MVT::Other);
2514 std::vector<SDOperand> Ops;
2515 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00002516 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00002517 Ops.push_back(DAG.getValueType(ArgVT));
2518 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops);
2519 Tys.clear();
2520 Tys.push_back(MVT::Other);
2521 Tys.push_back(MVT::Flag);
2522 Ops.clear();
2523 Ops.push_back(Copy.getValue(1));
2524 Ops.push_back(Copy);
2525 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
2526 }
2527 break;
2528 }
2529 case 3:
2530 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EDX, Op.getOperand(2),
2531 SDOperand());
2532 Copy = DAG.getCopyToReg(Copy, X86::EAX,Op.getOperand(1),Copy.getValue(1));
2533 break;
2534 }
2535 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
2536 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
2537 Copy.getValue(1));
2538 }
Evan Chengd5e905d2006-03-21 23:01:21 +00002539 case ISD::SCALAR_TO_VECTOR: {
2540 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Evan Chenge7ee6a52006-03-24 23:15:12 +00002541 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
Evan Chengd5e905d2006-03-21 23:01:21 +00002542 }
Evan Chengd097e672006-03-22 02:53:00 +00002543 case ISD::VECTOR_SHUFFLE: {
2544 SDOperand V1 = Op.getOperand(0);
2545 SDOperand V2 = Op.getOperand(1);
2546 SDOperand PermMask = Op.getOperand(2);
2547 MVT::ValueType VT = Op.getValueType();
Evan Cheng2595a682006-03-24 02:58:06 +00002548 unsigned NumElems = PermMask.getNumOperands();
Evan Chengd097e672006-03-22 02:53:00 +00002549
Evan Chengacc33642006-03-29 19:02:40 +00002550 // Splat && PSHUFD's 2nd vector must be undef.
Evan Cheng7e2ff112006-03-30 19:54:57 +00002551 if (X86::isSplatMask(PermMask.Val)) {
Evan Cheng500ec162006-03-29 03:04:49 +00002552 if (V2.getOpcode() != ISD::UNDEF)
Evan Chengda59b0d2006-03-29 01:30:51 +00002553 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
Evan Cheng500ec162006-03-29 03:04:49 +00002554 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2555 return SDOperand();
2556 }
Evan Chengda59b0d2006-03-29 01:30:51 +00002557
Evan Chengacc33642006-03-29 19:02:40 +00002558 if (X86::isUNPCKLMask(PermMask.Val) ||
2559 X86::isUNPCKHMask(PermMask.Val))
2560 // Leave the VECTOR_SHUFFLE alone. It matches {P}UNPCKL*.
2561 return SDOperand();
2562
Evan Cheng7e2ff112006-03-30 19:54:57 +00002563 if (NumElems == 2)
Evan Chengda59b0d2006-03-29 01:30:51 +00002564 return NormalizeVectorShuffle(V1, V2, PermMask, VT, DAG);
Evan Cheng7e2ff112006-03-30 19:54:57 +00002565
2566 // If VT is integer, try PSHUF* first, then SHUFP*.
2567 if (MVT::isInteger(VT)) {
2568 if (X86::isPSHUFDMask(PermMask.Val) ||
2569 X86::isPSHUFHWMask(PermMask.Val) ||
2570 X86::isPSHUFLWMask(PermMask.Val)) {
2571 if (V2.getOpcode() != ISD::UNDEF)
2572 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2573 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2574 return SDOperand();
2575 }
2576
2577 if (X86::isSHUFPMask(PermMask.Val))
2578 return NormalizeVectorShuffle(V1, V2, PermMask, VT, DAG);
2579 } else {
2580 // Floating point cases in the other order.
2581 if (X86::isSHUFPMask(PermMask.Val))
2582 return NormalizeVectorShuffle(V1, V2, PermMask, VT, DAG);
2583 if (X86::isPSHUFDMask(PermMask.Val) ||
2584 X86::isPSHUFHWMask(PermMask.Val) ||
2585 X86::isPSHUFLWMask(PermMask.Val)) {
2586 if (V2.getOpcode() != ISD::UNDEF)
2587 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2588 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2589 return SDOperand();
2590 }
Evan Chengda59b0d2006-03-29 01:30:51 +00002591 }
Evan Chengd097e672006-03-22 02:53:00 +00002592
Evan Cheng082c8782006-03-24 07:29:27 +00002593 assert(0 && "Unexpected VECTOR_SHUFFLE to lower");
Chris Lattnerf5e36c82006-03-22 04:18:34 +00002594 abort();
Evan Chengd097e672006-03-22 02:53:00 +00002595 }
Evan Cheng082c8782006-03-24 07:29:27 +00002596 case ISD::BUILD_VECTOR: {
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00002597 // All one's are handled with pcmpeqd.
2598 if (ISD::isBuildVectorAllOnes(Op.Val))
2599 return Op;
2600
Evan Cheng2bc09412006-03-25 09:37:23 +00002601 std::set<SDOperand> Values;
Evan Chenge7ee6a52006-03-24 23:15:12 +00002602 SDOperand Elt0 = Op.getOperand(0);
Evan Cheng2bc09412006-03-25 09:37:23 +00002603 Values.insert(Elt0);
Evan Chenge7ee6a52006-03-24 23:15:12 +00002604 bool Elt0IsZero = (isa<ConstantSDNode>(Elt0) &&
2605 cast<ConstantSDNode>(Elt0)->getValue() == 0) ||
2606 (isa<ConstantFPSDNode>(Elt0) &&
2607 cast<ConstantFPSDNode>(Elt0)->isExactlyValue(0.0));
2608 bool RestAreZero = true;
Evan Cheng082c8782006-03-24 07:29:27 +00002609 unsigned NumElems = Op.getNumOperands();
Evan Chenge7ee6a52006-03-24 23:15:12 +00002610 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng2bc09412006-03-25 09:37:23 +00002611 SDOperand Elt = Op.getOperand(i);
2612 if (ConstantFPSDNode *FPC = dyn_cast<ConstantFPSDNode>(Elt)) {
Evan Cheng082c8782006-03-24 07:29:27 +00002613 if (!FPC->isExactlyValue(+0.0))
Evan Chenge7ee6a52006-03-24 23:15:12 +00002614 RestAreZero = false;
Evan Cheng2bc09412006-03-25 09:37:23 +00002615 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
Evan Cheng082c8782006-03-24 07:29:27 +00002616 if (!C->isNullValue())
Evan Chenge7ee6a52006-03-24 23:15:12 +00002617 RestAreZero = false;
Evan Cheng082c8782006-03-24 07:29:27 +00002618 } else
Evan Chenge7ee6a52006-03-24 23:15:12 +00002619 RestAreZero = false;
Evan Cheng2bc09412006-03-25 09:37:23 +00002620 Values.insert(Elt);
Evan Cheng082c8782006-03-24 07:29:27 +00002621 }
2622
Evan Chenge7ee6a52006-03-24 23:15:12 +00002623 if (RestAreZero) {
2624 if (Elt0IsZero) return Op;
2625
2626 // Zero extend a scalar to a vector.
2627 return DAG.getNode(X86ISD::ZEXT_S2VEC, Op.getValueType(), Elt0);
2628 }
2629
Evan Cheng2bc09412006-03-25 09:37:23 +00002630 if (Values.size() > 2) {
2631 // Expand into a number of unpckl*.
2632 // e.g. for v4f32
2633 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2634 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2635 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2636 MVT::ValueType VT = Op.getValueType();
Evan Cheng5df75882006-03-28 00:39:58 +00002637 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2638 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2639 std::vector<SDOperand> MaskVec;
2640 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2641 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2642 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2643 }
2644 SDOperand PermMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, MaskVec);
Evan Cheng2bc09412006-03-25 09:37:23 +00002645 std::vector<SDOperand> V(NumElems);
2646 for (unsigned i = 0; i < NumElems; ++i)
2647 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2648 NumElems >>= 1;
2649 while (NumElems != 0) {
2650 for (unsigned i = 0; i < NumElems; ++i)
Evan Cheng5df75882006-03-28 00:39:58 +00002651 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2652 PermMask);
Evan Cheng2bc09412006-03-25 09:37:23 +00002653 NumElems >>= 1;
2654 }
2655 return V[0];
2656 }
2657
Evan Cheng082c8782006-03-24 07:29:27 +00002658 return SDOperand();
2659 }
Evan Cheng5c59d492005-12-23 07:31:11 +00002660 }
Chris Lattner76ac0682005-11-15 00:40:23 +00002661}
Evan Cheng6af02632005-12-20 06:22:03 +00002662
2663const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
2664 switch (Opcode) {
2665 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00002666 case X86ISD::SHLD: return "X86ISD::SHLD";
2667 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00002668 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00002669 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00002670 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00002671 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00002672 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
2673 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
2674 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00002675 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00002676 case X86ISD::FST: return "X86ISD::FST";
2677 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00002678 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00002679 case X86ISD::CALL: return "X86ISD::CALL";
2680 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
2681 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
2682 case X86ISD::CMP: return "X86ISD::CMP";
2683 case X86ISD::TEST: return "X86ISD::TEST";
Evan Chengc1583db2005-12-21 20:21:51 +00002684 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00002685 case X86ISD::CMOV: return "X86ISD::CMOV";
2686 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00002687 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00002688 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
2689 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00002690 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5588de92006-02-18 00:15:05 +00002691 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002692 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00002693 case X86ISD::S2VEC: return "X86ISD::S2VEC";
2694 case X86ISD::ZEXT_S2VEC: return "X86ISD::ZEXT_S2VEC";
Evan Cheng6af02632005-12-20 06:22:03 +00002695 }
2696}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00002697
Nate Begeman8a77efe2006-02-16 21:11:51 +00002698void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2699 uint64_t Mask,
2700 uint64_t &KnownZero,
2701 uint64_t &KnownOne,
2702 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00002703
2704 unsigned Opc = Op.getOpcode();
Nate Begeman8a77efe2006-02-16 21:11:51 +00002705 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00002706
2707 switch (Opc) {
2708 default:
2709 assert(Opc >= ISD::BUILTIN_OP_END && "Expected a target specific node");
2710 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00002711 case X86ISD::SETCC:
2712 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
2713 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00002714 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00002715}
Chris Lattnerc642aa52006-01-31 19:43:35 +00002716
2717std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00002718getRegClassForInlineAsmConstraint(const std::string &Constraint,
2719 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00002720 if (Constraint.size() == 1) {
2721 // FIXME: not handling fp-stack yet!
2722 // FIXME: not handling MMX registers yet ('y' constraint).
2723 switch (Constraint[0]) { // GCC X86 Constraint Letters
2724 default: break; // Unknown constriant letter
2725 case 'r': // GENERAL_REGS
2726 case 'R': // LEGACY_REGS
2727 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX,
2728 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
2729 case 'l': // INDEX_REGS
2730 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX,
2731 X86::ESI, X86::EDI, X86::EBP, 0);
2732 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
2733 case 'Q': // Q_REGS
2734 return make_vector<unsigned>(X86::EAX, X86::EBX, X86::ECX, X86::EDX, 0);
2735 case 'x': // SSE_REGS if SSE1 allowed
2736 if (Subtarget->hasSSE1())
2737 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2738 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
2739 0);
2740 return std::vector<unsigned>();
2741 case 'Y': // SSE_REGS if SSE2 allowed
2742 if (Subtarget->hasSSE2())
2743 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2744 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
2745 0);
2746 return std::vector<unsigned>();
2747 }
2748 }
2749
Chris Lattner7ad77df2006-02-22 00:56:39 +00002750 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00002751}
Evan Chengaf598d22006-03-13 23:18:16 +00002752
2753/// isLegalAddressImmediate - Return true if the integer value or
2754/// GlobalValue can be used as the offset of the target addressing mode.
2755bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
2756 // X86 allows a sign-extended 32-bit immediate field.
2757 return (V > -(1LL << 32) && V < (1LL << 32)-1);
2758}
2759
2760bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Chengbc047222006-03-22 19:22:18 +00002761 if (Subtarget->isTargetDarwin()) {
Evan Chengaf598d22006-03-13 23:18:16 +00002762 Reloc::Model RModel = getTargetMachine().getRelocationModel();
2763 if (RModel == Reloc::Static)
2764 return true;
2765 else if (RModel == Reloc::DynamicNoPIC)
Evan Chengf75555f2006-03-16 22:02:48 +00002766 return !DarwinGVRequiresExtraLoad(GV);
Evan Chengaf598d22006-03-13 23:18:16 +00002767 else
2768 return false;
2769 } else
2770 return true;
2771}
Evan Cheng68ad48b2006-03-22 18:59:22 +00002772
2773/// isShuffleMaskLegal - Targets can use this to indicate that they only
2774/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2775/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2776/// are assumed to be legal.
Evan Cheng021bb7c2006-03-22 22:07:06 +00002777bool
2778X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
2779 // Only do shuffles on 128-bit vector types for now.
2780 if (MVT::getSizeInBits(VT) == 64) return false;
Evan Cheng2595a682006-03-24 02:58:06 +00002781 return (Mask.Val->getNumOperands() == 2 ||
2782 X86::isSplatMask(Mask.Val) ||
Evan Chengd27fb3e2006-03-24 01:18:28 +00002783 X86::isPSHUFDMask(Mask.Val) ||
Evan Chengb7fedff2006-03-29 23:07:14 +00002784 X86::isPSHUFHWMask(Mask.Val) ||
2785 X86::isPSHUFLWMask(Mask.Val) ||
Evan Cheng5df75882006-03-28 00:39:58 +00002786 X86::isSHUFPMask(Mask.Val) ||
Evan Cheng21e54762006-03-28 08:27:15 +00002787 X86::isUNPCKLMask(Mask.Val) ||
Jim Laskey457e54e2006-03-28 10:17:11 +00002788 X86::isUNPCKHMask(Mask.Val));
Evan Cheng68ad48b2006-03-22 18:59:22 +00002789}