blob: 33d3a7e471546d3d9cd4a316847b10e47e681fef [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattner1c85e342010-03-28 08:00:23 +000018// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
19// of that type.
20def vnot_ppc : PatFrag<(ops node:$in),
21 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000022
Nate Begeman8d6d4b92009-04-27 18:41:29 +000023def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
24 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +000025 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), false,
26 *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000027}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000028def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
29 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +000030 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), false,
31 *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000032}]>;
33def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
34 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +000035 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), true,
36 *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000037}]>;
38def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
39 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +000040 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), true,
41 *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000042}]>;
43
44
Nate Begeman8d6d4b92009-04-27 18:41:29 +000045def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000046 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000047 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000048}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000049def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000050 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000051 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000052}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000053def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000054 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000055 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000056}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000057def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000058 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000059 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000060}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000061def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000062 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000063 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000064}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000065def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000066 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000067 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000068}]>;
69
Nate Begeman8d6d4b92009-04-27 18:41:29 +000070
71def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000072 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000073 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000074}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000075def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
76 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000077 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000078}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000079def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
80 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000081 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000082}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000083def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
84 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000085 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000086}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000087def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
88 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000089 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000090}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000091def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
92 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000093 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
94}]>;
95
96
97// These fragments are provided for little-endian, where the inputs must be
98// swapped for correct semantics.
99def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
100 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
101 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
102}]>;
103def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
104 (vector_shuffle node:$lhs, node:$rhs), [{
105 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
106}]>;
107def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
108 (vector_shuffle node:$lhs, node:$rhs), [{
109 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
110}]>;
111def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
112 (vector_shuffle node:$lhs, node:$rhs), [{
113 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
114}]>;
115def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
116 (vector_shuffle node:$lhs, node:$rhs), [{
117 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
118}]>;
119def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
120 (vector_shuffle node:$lhs, node:$rhs), [{
121 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000122}]>;
123
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000124
125def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000126 return getI32Imm(PPC::isVSLDOIShuffleMask(N, false, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000127}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000128def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
129 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000130 return PPC::isVSLDOIShuffleMask(N, false, *CurDAG) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +0000131}], VSLDOI_get_imm>;
132
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000133
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000134/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000135/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000136def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000137 return getI32Imm(PPC::isVSLDOIShuffleMask(N, true, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000138}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000139def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
140 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000141 return PPC::isVSLDOIShuffleMask(N, true, *CurDAG) != -1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000142}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000143
144
Chris Lattner95c7adc2006-04-04 17:25:31 +0000145// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000146def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000147 return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000148}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000149def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
150 (vector_shuffle node:$lhs, node:$rhs), [{
151 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000152}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000153def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000154 return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000155}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000156def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
157 (vector_shuffle node:$lhs, node:$rhs), [{
158 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000159}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000160def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000161 return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000162}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000163def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
164 (vector_shuffle node:$lhs, node:$rhs), [{
165 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000166}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000167
Chris Lattner2a85fa12006-03-25 07:51:43 +0000168
169// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
170def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000171 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000172}]>;
173def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000174 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000175}], VSPLTISB_get_imm>;
176
177// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
178def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000179 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000180}]>;
181def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000182 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000183}], VSPLTISH_get_imm>;
184
185// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
186def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000187 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000188}]>;
189def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000190 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000191}], VSPLTISW_get_imm>;
192
Chris Lattner2a85fa12006-03-25 07:51:43 +0000193//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000194// Helpers for defining instructions that directly correspond to intrinsics.
195
Bill Schmidt74b2e722013-03-28 19:27:24 +0000196// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
197class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000198 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000199 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000200 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
201
202// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
203// inputs doesn't match the type of the output.
204class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
205 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000206 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000207 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000208 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
209
210// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
211// input types and an output type.
212class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
213 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000214 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000215 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000216 [(set OutTy:$vD,
217 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
218
Bill Schmidt74b2e722013-03-28 19:27:24 +0000219// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
220class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000221 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000222 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000223 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
224
225// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
226// inputs doesn't match the type of the output.
227class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
228 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000229 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000230 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000231 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
232
233// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
234// input types and an output type.
235class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
236 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000237 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000238 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000239 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
240
Bill Schmidt74b2e722013-03-28 19:27:24 +0000241// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
242class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000243 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000244 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000245 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
246
247// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
248// inputs doesn't match the type of the output.
249class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
250 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000251 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000252 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000253 [(set OutTy:$vD, (IntID InTy:$vB))]>;
254
Chris Lattnera23158f2006-03-30 23:21:27 +0000255//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000256// Instruction Definitions.
257
Eric Christopher1b8e7632014-05-22 01:07:24 +0000258def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">;
Hal Finkelb0fac422013-03-15 13:21:21 +0000259let Predicates = [HasAltivec] in {
260
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000261def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM),
262 "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>,
263 Deprecated<DeprecatedDST> {
264 let A = 0;
265 let B = 0;
266}
267
268def DSSALL : DSS_Form<1, 822, (outs), (ins),
269 "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>,
270 Deprecated<DeprecatedDST> {
271 let STRM = 0;
272 let A = 0;
273 let B = 0;
274}
275
276def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
277 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
278 [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000279 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000280
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000281def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
282 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
283 [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000284 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000285
286def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
287 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
288 [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000289 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000290
291def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
292 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
293 [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000294 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000295
296let isCodeGenOnly = 1 in {
297 // The very same instructions as above, but formally matching 64bit registers.
298 def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
299 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
300 [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>,
301 Deprecated<DeprecatedDST>;
302
303 def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
304 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
305 [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>,
306 Deprecated<DeprecatedDST>;
307
308 def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
309 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
310 [(int_ppc_altivec_dstst i64:$rA, i32:$rB,
311 imm:$STRM)]>,
312 Deprecated<DeprecatedDST>;
313
314 def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
315 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
316 [(int_ppc_altivec_dststt i64:$rA, i32:$rB,
317 imm:$STRM)]>,
318 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000319}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000320
Ulrich Weigand136ac222013-04-26 16:53:15 +0000321def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000322 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000323 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000324def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000325 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000326 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000327
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000328let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000329def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000330 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000331 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000332def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000333 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000334 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000335def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000336 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000337 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000338def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000339 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000340 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000341def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000342 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000343 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000344}
345
Ulrich Weigand136ac222013-04-26 16:53:15 +0000346def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000347 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000348 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000349 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000350def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000351 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000352 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000353 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000354
Chris Lattnere20f3802008-01-06 05:53:26 +0000355let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000356def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000357 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000358 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000360 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000361 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000362def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000363 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000364 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000365def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000366 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000367 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000368def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000369 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000370 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000371}
372
373let PPC970_Unit = 5 in { // VALU Operations.
374// VA-Form instructions. 3-input AltiVec ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000375let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000376def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000377 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000378 [(set v4f32:$vD,
379 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000380
381// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000382def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000383 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000384 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
Hal Finkele01d3212014-03-24 15:07:28 +0000385 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000386
Bill Schmidt74b2e722013-03-28 19:27:24 +0000387def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
388def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
389 v8i16>;
390def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000391} // isCommutable
Bill Schmidt74b2e722013-03-28 19:27:24 +0000392
393def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
394 v4i32, v4i32, v16i8>;
395def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000396
Chris Lattner1d338192006-04-06 18:26:28 +0000397// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000398def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000399 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000400 [(set v16i8:$vD,
401 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000402
403// VX-Form instructions. AltiVec arithmetic ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000404let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000405def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000406 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000407 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000408
Ulrich Weigand136ac222013-04-26 16:53:15 +0000409def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000410 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000411 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000412def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000413 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000414 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000415def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000416 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000417 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000418
Bill Schmidt74b2e722013-03-28 19:27:24 +0000419def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
420def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
421def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
422def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
423def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
424def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
425def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000426} // isCommutable
427
428let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000429def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000430 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000431 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000432def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000433 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000434 [(set v4i32:$vD, (and v4i32:$vA,
435 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000436
Ulrich Weigand136ac222013-04-26 16:53:15 +0000437def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000438 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000439 [(set v4f32:$vD,
440 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000441def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000442 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000443 [(set v4f32:$vD,
444 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000445def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000446 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000447 [(set v4i32:$vD,
448 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000449def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000450 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000451 [(set v4i32:$vD,
452 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000453
454// Defines with the UIM field set to 0 for floating-point
455// to integer (fp_to_sint/fp_to_uint) conversions and integer
456// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000457let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000458def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000459 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000460 [(set v4f32:$vD,
461 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000462def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000463 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000464 [(set v4i32:$vD,
465 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000466def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000467 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000468 [(set v4f32:$vD,
469 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000470def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000471 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000472 [(set v4i32:$vD,
473 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000474}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000475def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
476def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000477
Hal Finkele01d3212014-03-24 15:07:28 +0000478let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000479def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
480def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
481def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
482def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
483def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
484def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000485
Bill Schmidt74b2e722013-03-28 19:27:24 +0000486def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
487def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
488def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
489def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
490def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
491def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
492def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
493def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
494def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
495def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
496def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
497def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
498def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
499def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000500} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000501
Ulrich Weigand136ac222013-04-26 16:53:15 +0000502def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000503 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000504 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000505def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000506 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000507 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000508def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000509 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000510 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000511def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000512 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000513 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000514def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000515 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000516 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000517def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000518 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000519 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000520
Bill Schmidt74b2e722013-03-28 19:27:24 +0000521def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
522 v4i32, v16i8, v4i32>;
523def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
524 v4i32, v8i16, v4i32>;
525def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
526 v4i32, v8i16, v4i32>;
527def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
528 v4i32, v16i8, v4i32>;
529def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
530 v4i32, v8i16, v4i32>;
531def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
532 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000533
Hal Finkele01d3212014-03-24 15:07:28 +0000534let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000535def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
536 v8i16, v16i8>;
537def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
538 v4i32, v8i16>;
539def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
540 v8i16, v16i8>;
541def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
542 v4i32, v8i16>;
543def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
544 v8i16, v16i8>;
545def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
546 v4i32, v8i16>;
547def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
548 v8i16, v16i8>;
549def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
550 v4i32, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000551} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000552
Bill Schmidt74b2e722013-03-28 19:27:24 +0000553def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
554def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
555def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
556def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
557def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
558def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000559
Ulrich Weigand551b0852013-04-26 15:39:57 +0000560def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000561
Ulrich Weigand136ac222013-04-26 16:53:15 +0000562def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000563 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000564 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000565def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000566 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000567 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000568def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000569 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000570 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000571def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000572 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000573 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000574
Bill Schmidt74b2e722013-03-28 19:27:24 +0000575def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
576def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
577def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
578def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
579def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
580def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
581
582def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
583def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
584
Ulrich Weigand551b0852013-04-26 15:39:57 +0000585def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000586 v4i32, v16i8, v4i32>;
587def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
588 v4i32, v8i16, v4i32>;
589def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
590 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000591
Ulrich Weigand136ac222013-04-26 16:53:15 +0000592def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000593 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000594 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
595 v4i32:$vB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000596let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000597def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000598 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000599 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000600def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000601 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000602 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000603} // isCommutable
Chris Lattner2a85fa12006-03-25 07:51:43 +0000604
Bill Schmidt74b2e722013-03-28 19:27:24 +0000605def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
606def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
607def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000608
Bill Schmidt74b2e722013-03-28 19:27:24 +0000609def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
610def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
611
612def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
613def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
614def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000615
Ulrich Weigand136ac222013-04-26 16:53:15 +0000616def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000617 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000618 [(set v16i8:$vD,
619 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000620def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000621 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000622 [(set v16i8:$vD,
623 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000624def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000625 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000626 [(set v16i8:$vD,
627 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000628
Bill Schmidt74b2e722013-03-28 19:27:24 +0000629def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
630def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
631
632def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
633def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
634def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
635def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
636def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
637def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000638
639
Ulrich Weigand136ac222013-04-26 16:53:15 +0000640def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000641 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000642 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000643def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000644 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000645 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000646def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000647 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000648 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000649
Chris Lattner551d3a12006-03-30 23:07:36 +0000650// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000651def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
652 v8i16, v4i32>;
653def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
654 v16i8, v8i16>;
655def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
656 v16i8, v8i16>;
657def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
658 v16i8, v4i32>;
659def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
660 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000661def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000662 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000663 [(set v16i8:$vD,
664 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000665def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
666 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000667def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000668 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000669 [(set v16i8:$vD,
670 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000671def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
672 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000673
674// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000675def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
676 v4i32, v8i16>;
677def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
678 v8i16, v16i8>;
679def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
680 v4i32, v8i16>;
681def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
682 v4i32, v8i16>;
683def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
684 v8i16, v16i8>;
685def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
686 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000687
Chris Lattner2a85fa12006-03-25 07:51:43 +0000688
Chris Lattner793cbcb2006-03-26 04:57:17 +0000689// Altivec Comparisons.
690
Chris Lattner45c70932006-03-31 05:32:57 +0000691class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000692 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
693 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000694 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000695class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000696 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
697 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000698 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000699 let Defs = [CR6];
700 let RC = 1;
701}
Chris Lattner45c70932006-03-31 05:32:57 +0000702
703// f32 element comparisons.0
704def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
705def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
706def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
707def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
708def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
709def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
710def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
711def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000712
713// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000714def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
715def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
716def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
717def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
718def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
719def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000720
721// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000722def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
723def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
724def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
725def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
726def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
727def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000728
729// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000730def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
731def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
732def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
733def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
734def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
735def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000736
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000737let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000738def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000739 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000740 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
741def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000742 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000743 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
744def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000745 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000746 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000747
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000748let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000749def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000750 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000751 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
752def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000753 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000754 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
755def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000756 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000757 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000758}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000759}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000760} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000761
762//===----------------------------------------------------------------------===//
763// Additional Altivec Patterns
764//
765
Chris Lattner2a85fa12006-03-25 07:51:43 +0000766// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000767def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000768
769// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000770def : Pat<(store v4i32:$rS, xoaddr:$dst),
771 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000772
773// Bit conversions.
774def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
775def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
776def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
777
778def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
779def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
780def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
781
782def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
783def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
784def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
785
786def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
787def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
788def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
789
Chris Lattner1d338192006-04-06 18:26:28 +0000790// Shuffles.
791
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000792// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000793def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000794 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000795def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
796 (VPKUWUM $vA, $vA)>;
797def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
798 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000799
Chris Lattnerf38e0332006-04-06 22:02:42 +0000800// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000801def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
802 (VMRGLB $vA, $vA)>;
803def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
804 (VMRGLH $vA, $vA)>;
805def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
806 (VMRGLW $vA, $vA)>;
807def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
808 (VMRGHB $vA, $vA)>;
809def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
810 (VMRGHH $vA, $vA)>;
811def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
812 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000813
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000814// Match vmrg*(y,x), i.e., swapped operands. These fragments
815// are matched for little-endian, where the inputs must be
816// swapped for correct semantics.
817def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB),
818 (VMRGLB $vB, $vA)>;
819def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB),
820 (VMRGLH $vB, $vA)>;
821def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
822 (VMRGLW $vB, $vA)>;
823def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB),
824 (VMRGHB $vB, $vA)>;
825def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB),
826 (VMRGHH $vB, $vA)>;
827def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
828 (VMRGHW $vB, $vA)>;
829
Chris Lattnerb3617be2006-03-25 22:16:05 +0000830// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000831def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000832
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000833def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000834 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000835def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000836 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000837
Bill Schmidt74b2e722013-03-28 19:27:24 +0000838def : Pat<(fmul v4f32:$vA, v4f32:$vB),
839 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000840 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000841
842// Fused multiply add and multiply sub for packed float. These are represented
843// separately from the real instructions above, for operations that must have
844// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000845def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
846 (VMADDFP $A, $B, $C)>;
847def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
848 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000849
Bill Schmidt74b2e722013-03-28 19:27:24 +0000850def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
851 (VMADDFP $A, $B, $C)>;
852def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
853 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000854
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000855def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000856 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000857
Hal Finkel2e103312013-04-03 04:01:11 +0000858def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
859def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
860
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000861// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000862def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
863 (v16i8 (VSLB $vA, $vB))>;
864def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
865 (v8i16 (VSLH $vA, $vB))>;
866def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
867 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000868
Bill Schmidt74b2e722013-03-28 19:27:24 +0000869def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
870 (v16i8 (VSRB $vA, $vB))>;
871def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
872 (v8i16 (VSRH $vA, $vB))>;
873def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
874 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000875
Bill Schmidt74b2e722013-03-28 19:27:24 +0000876def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
877 (v16i8 (VSRAB $vA, $vB))>;
878def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
879 (v8i16 (VSRAH $vA, $vB))>;
880def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
881 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000882
883// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +0000884def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
885 (VCTSXS_0 $vA)>;
886def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
887 (VCTUXS_0 $vA)>;
888def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
889 (VCFSX_0 $vA)>;
890def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
891 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000892
893// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +0000894def : Pat<(v4f32 (ffloor v4f32:$vA)),
895 (VRFIM $vA)>;
896def : Pat<(v4f32 (fceil v4f32:$vA)),
897 (VRFIP $vA)>;
898def : Pat<(v4f32 (ftrunc v4f32:$vA)),
899 (VRFIZ $vA)>;
900def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
901 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +0000902
903} // end HasAltivec
904