Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Altivec extension to the PowerPC instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Altivec transformation functions and pattern fragments. |
| 16 | // |
| 17 | |
Chris Lattner | 1c85e34 | 2010-03-28 08:00:23 +0000 | [diff] [blame] | 18 | // Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be |
| 19 | // of that type. |
| 20 | def vnot_ppc : PatFrag<(ops node:$in), |
| 21 | (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>; |
Chris Lattner | e8b83b4 | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 22 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 23 | def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 24 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 25 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), false, |
| 26 | *CurDAG); |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 27 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 28 | def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 29 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 30 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), false, |
| 31 | *CurDAG); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 34 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 35 | return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), true, |
| 36 | *CurDAG); |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 37 | }]>; |
| 38 | def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 39 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 40 | return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), true, |
| 41 | *CurDAG); |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
| 44 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 45 | def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 46 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 47 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 48 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 49 | def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 50 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 51 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 52 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 53 | def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 54 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 55 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 56 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 57 | def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 58 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 59 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 60 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 61 | def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 62 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 63 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 64 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 65 | def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 66 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 67 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 68 | }]>; |
| 69 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 70 | |
| 71 | def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
Chris Lattner | dac58bd0 | 2010-03-08 18:44:04 +0000 | [diff] [blame] | 72 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 73 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 74 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 75 | def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 76 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 77 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 78 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 79 | def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 80 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 81 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 82 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 83 | def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 84 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 85 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 86 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 87 | def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 88 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 89 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG); |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 90 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 91 | def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 92 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 93 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG); |
| 94 | }]>; |
| 95 | |
| 96 | |
| 97 | // These fragments are provided for little-endian, where the inputs must be |
| 98 | // swapped for correct semantics. |
| 99 | def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 100 | (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{ |
| 101 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG); |
| 102 | }]>; |
| 103 | def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 104 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 105 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG); |
| 106 | }]>; |
| 107 | def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 108 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 109 | return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG); |
| 110 | }]>; |
| 111 | def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 112 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 113 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG); |
| 114 | }]>; |
| 115 | def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 116 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 117 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG); |
| 118 | }]>; |
| 119 | def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 120 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 121 | return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG); |
Chris Lattner | d1dcb52 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 122 | }]>; |
| 123 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 124 | |
| 125 | def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 126 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, false, *CurDAG)); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 127 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 128 | def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 129 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 130 | return PPC::isVSLDOIShuffleMask(N, false, *CurDAG) != -1; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 131 | }], VSLDOI_get_imm>; |
| 132 | |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 133 | |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 134 | /// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 135 | /// vector_shuffle(X,undef,mask) by the dag combiner. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 136 | def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 137 | return getI32Imm(PPC::isVSLDOIShuffleMask(N, true, *CurDAG)); |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 138 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 139 | def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 140 | (vector_shuffle node:$lhs, node:$rhs), [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 141 | return PPC::isVSLDOIShuffleMask(N, true, *CurDAG) != -1; |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 142 | }], VSLDOI_unary_get_imm>; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 143 | |
| 144 | |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 145 | // VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 146 | def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 147 | return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG)); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 148 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 149 | def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 150 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 151 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 152 | }], VSPLTB_get_imm>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 153 | def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 154 | return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG)); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 155 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 156 | def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 157 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 158 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 159 | }], VSPLTH_get_imm>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 160 | def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{ |
Bill Schmidt | f910a06 | 2014-06-10 14:35:01 +0000 | [diff] [blame] | 161 | return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG)); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 162 | }]>; |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 163 | def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs), |
| 164 | (vector_shuffle node:$lhs, node:$rhs), [{ |
| 165 | return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4); |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 166 | }], VSPLTW_get_imm>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 167 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 168 | |
| 169 | // VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm. |
| 170 | def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 171 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 172 | }]>; |
| 173 | def vecspltisb : PatLeaf<(build_vector), [{ |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 174 | return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 175 | }], VSPLTISB_get_imm>; |
| 176 | |
| 177 | // VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm. |
| 178 | def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 179 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 180 | }]>; |
| 181 | def vecspltish : PatLeaf<(build_vector), [{ |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 182 | return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 183 | }], VSPLTISH_get_imm>; |
| 184 | |
| 185 | // VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm. |
| 186 | def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{ |
Chris Lattner | 74cf9ff | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 187 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG); |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 188 | }]>; |
| 189 | def vecspltisw : PatLeaf<(build_vector), [{ |
Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 190 | return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 191 | }], VSPLTISW_get_imm>; |
| 192 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 193 | //===----------------------------------------------------------------------===// |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 194 | // Helpers for defining instructions that directly correspond to intrinsics. |
| 195 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 196 | // VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type. |
| 197 | class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 198 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 199 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 200 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>; |
| 201 | |
| 202 | // VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the |
| 203 | // inputs doesn't match the type of the output. |
| 204 | class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 205 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 206 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 207 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 208 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>; |
| 209 | |
| 210 | // VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two |
| 211 | // input types and an output type. |
| 212 | class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 213 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 214 | : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 215 | !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 216 | [(set OutTy:$vD, |
| 217 | (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>; |
| 218 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 219 | // VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type. |
| 220 | class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 221 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 222 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 223 | [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>; |
| 224 | |
| 225 | // VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the |
| 226 | // inputs doesn't match the type of the output. |
| 227 | class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 228 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 229 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 230 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 231 | [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>; |
| 232 | |
| 233 | // VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two |
| 234 | // input types and an output type. |
| 235 | class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 236 | ValueType In1Ty, ValueType In2Ty> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 237 | : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 238 | !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 239 | [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>; |
| 240 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 241 | // VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type. |
| 242 | class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 243 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 244 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 245 | [(set v4f32:$vD, (IntID v4f32:$vB))]>; |
| 246 | |
| 247 | // VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the |
| 248 | // inputs doesn't match the type of the output. |
| 249 | class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy, |
| 250 | ValueType InTy> |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 251 | : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 252 | !strconcat(opc, " $vD, $vB"), IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 253 | [(set OutTy:$vD, (IntID InTy:$vB))]>; |
| 254 | |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 255 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 256 | // Instruction Definitions. |
| 257 | |
Eric Christopher | 1b8e763 | 2014-05-22 01:07:24 +0000 | [diff] [blame] | 258 | def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">; |
Hal Finkel | b0fac42 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 259 | let Predicates = [HasAltivec] in { |
| 260 | |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 261 | def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM), |
| 262 | "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>, |
| 263 | Deprecated<DeprecatedDST> { |
| 264 | let A = 0; |
| 265 | let B = 0; |
| 266 | } |
| 267 | |
| 268 | def DSSALL : DSS_Form<1, 822, (outs), (ins), |
| 269 | "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>, |
| 270 | Deprecated<DeprecatedDST> { |
| 271 | let STRM = 0; |
| 272 | let A = 0; |
| 273 | let B = 0; |
| 274 | } |
| 275 | |
| 276 | def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 277 | "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 278 | [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 279 | Deprecated<DeprecatedDST>; |
Bill Wendling | b9bf812 | 2007-09-05 04:05:20 +0000 | [diff] [blame] | 280 | |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 281 | def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 282 | "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 283 | [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 284 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 285 | |
| 286 | def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 287 | "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 288 | [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 289 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 290 | |
| 291 | def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB), |
| 292 | "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 293 | [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>, |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 294 | Deprecated<DeprecatedDST>; |
Joerg Sonnenberger | 99ab590 | 2014-08-02 15:09:41 +0000 | [diff] [blame] | 295 | |
| 296 | let isCodeGenOnly = 1 in { |
| 297 | // The very same instructions as above, but formally matching 64bit registers. |
| 298 | def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 299 | "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 300 | [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>, |
| 301 | Deprecated<DeprecatedDST>; |
| 302 | |
| 303 | def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 304 | "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 305 | [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>, |
| 306 | Deprecated<DeprecatedDST>; |
| 307 | |
| 308 | def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 309 | "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 310 | [(int_ppc_altivec_dstst i64:$rA, i32:$rB, |
| 311 | imm:$STRM)]>, |
| 312 | Deprecated<DeprecatedDST>; |
| 313 | |
| 314 | def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB), |
| 315 | "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, |
| 316 | [(int_ppc_altivec_dststt i64:$rA, i32:$rB, |
| 317 | imm:$STRM)]>, |
| 318 | Deprecated<DeprecatedDST>; |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 319 | } |
Chris Lattner | c94d932 | 2006-04-05 22:27:14 +0000 | [diff] [blame] | 320 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 321 | def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 322 | "mfvscr $vD", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 323 | [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 324 | def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 325 | "mtvscr $vB", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 326 | [(int_ppc_altivec_mtvscr v4i32:$vB)]>; |
Chris Lattner | 5a528e5 | 2006-04-05 00:03:57 +0000 | [diff] [blame] | 327 | |
Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 328 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 329 | def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 330 | "lvebx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 331 | [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 332 | def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 333 | "lvehx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 334 | [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 335 | def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 336 | "lvewx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 337 | [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 338 | def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 339 | "lvx $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 340 | [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 341 | def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 342 | "lvxl $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 343 | [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 346 | def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 347 | "lvsl $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 348 | [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>, |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 349 | PPC970_Unit_LSU; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 350 | def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 351 | "lvsr $vD, $src", IIC_LdStLoad, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 352 | [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>, |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 353 | PPC970_Unit_LSU; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 354 | |
Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 355 | let PPC970_Unit = 2 in { // Stores. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 356 | def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 357 | "stvebx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 358 | [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 359 | def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 360 | "stvehx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 361 | [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 362 | def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 363 | "stvewx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 364 | [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 365 | def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 366 | "stvx $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 367 | [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 368 | def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 369 | "stvxl $rS, $dst", IIC_LdStStore, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 370 | [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | let PPC970_Unit = 5 in { // VALU Operations. |
| 374 | // VA-Form instructions. 3-input AltiVec ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 375 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 376 | def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 377 | "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 378 | [(set v4f32:$vD, |
| 379 | (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>; |
Hal Finkel | 0c6d219 | 2013-04-03 14:40:16 +0000 | [diff] [blame] | 380 | |
| 381 | // FIXME: The fma+fneg pattern won't match because fneg is not legal. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 382 | def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 383 | "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 384 | [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC, |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 385 | (fneg v4f32:$vB))))]>; |
Chris Lattner | 575352a | 2006-04-05 00:49:48 +0000 | [diff] [blame] | 386 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 387 | def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>; |
| 388 | def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs, |
| 389 | v8i16>; |
| 390 | def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 391 | } // isCommutable |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 392 | |
| 393 | def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm, |
| 394 | v4i32, v4i32, v16i8>; |
| 395 | def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>; |
Chris Lattner | e7fd4b0 | 2006-03-31 20:00:35 +0000 | [diff] [blame] | 396 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 397 | // Shuffles. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 398 | def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 399 | "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 400 | [(set v16i8:$vD, |
| 401 | (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 402 | |
| 403 | // VX-Form instructions. AltiVec arithmetic ops. |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 404 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 405 | def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 406 | "vaddfp $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 407 | [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 408 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 409 | def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 410 | "vaddubm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 411 | [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 412 | def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 413 | "vadduhm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 414 | [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 415 | def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 416 | "vadduwm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 417 | [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 418 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 419 | def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>; |
| 420 | def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>; |
| 421 | def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>; |
| 422 | def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>; |
| 423 | def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>; |
| 424 | def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>; |
| 425 | def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 426 | } // isCommutable |
| 427 | |
| 428 | let isCommutable = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 429 | def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 430 | "vand $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 431 | [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 432 | def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 433 | "vandc $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 434 | [(set v4i32:$vD, (and v4i32:$vA, |
| 435 | (vnot_ppc v4i32:$vB)))]>; |
Chris Lattner | b3617be | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 436 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 437 | def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 438 | "vcfsx $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 439 | [(set v4f32:$vD, |
| 440 | (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 441 | def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 442 | "vcfux $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 443 | [(set v4f32:$vD, |
| 444 | (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 445 | def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 446 | "vctsxs $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 447 | [(set v4i32:$vD, |
| 448 | (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 449 | def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 450 | "vctuxs $vD, $vB, $UIMM", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 451 | [(set v4i32:$vD, |
| 452 | (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 453 | |
| 454 | // Defines with the UIM field set to 0 for floating-point |
| 455 | // to integer (fp_to_sint/fp_to_uint) conversions and integer |
| 456 | // to floating-point (sint_to_fp/uint_to_fp) conversions. |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 457 | let isCodeGenOnly = 1, VA = 0 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 458 | def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 459 | "vcfsx $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 460 | [(set v4f32:$vD, |
| 461 | (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 462 | def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 463 | "vctuxs $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 464 | [(set v4i32:$vD, |
| 465 | (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 466 | def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 467 | "vcfux $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 468 | [(set v4f32:$vD, |
| 469 | (int_ppc_altivec_vcfux v4i32:$vB, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 470 | def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 471 | "vctsxs $vD, $vB, 0", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 472 | [(set v4i32:$vD, |
| 473 | (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 474 | } |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 475 | def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>; |
| 476 | def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>; |
Chris Lattner | ff77dc0 | 2006-03-31 22:41:56 +0000 | [diff] [blame] | 477 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 478 | let isCommutable = 1 in { |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 479 | def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>; |
| 480 | def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>; |
| 481 | def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>; |
| 482 | def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>; |
| 483 | def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>; |
| 484 | def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>; |
Chris Lattner | 96338b6 | 2006-04-04 23:14:00 +0000 | [diff] [blame] | 485 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 486 | def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>; |
| 487 | def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>; |
| 488 | def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>; |
| 489 | def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>; |
| 490 | def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>; |
| 491 | def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>; |
| 492 | def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>; |
| 493 | def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>; |
| 494 | def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>; |
| 495 | def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>; |
| 496 | def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>; |
| 497 | def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>; |
| 498 | def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>; |
| 499 | def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 500 | } // isCommutable |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 501 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 502 | def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 503 | "vmrghb $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 504 | [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 505 | def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 506 | "vmrghh $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 507 | [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 508 | def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 509 | "vmrghw $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 510 | [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 511 | def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 512 | "vmrglb $vD, $vA, $vB", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 513 | [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 514 | def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 515 | "vmrglh $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 516 | [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 517 | def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 518 | "vmrglw $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 519 | [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 520 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 521 | def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm, |
| 522 | v4i32, v16i8, v4i32>; |
| 523 | def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm, |
| 524 | v4i32, v8i16, v4i32>; |
| 525 | def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs, |
| 526 | v4i32, v8i16, v4i32>; |
| 527 | def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm, |
| 528 | v4i32, v16i8, v4i32>; |
| 529 | def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm, |
| 530 | v4i32, v8i16, v4i32>; |
| 531 | def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs, |
| 532 | v4i32, v8i16, v4i32>; |
Chris Lattner | c4e3ead | 2006-03-30 23:39:06 +0000 | [diff] [blame] | 533 | |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 534 | let isCommutable = 1 in { |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 535 | def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb, |
| 536 | v8i16, v16i8>; |
| 537 | def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh, |
| 538 | v4i32, v8i16>; |
| 539 | def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub, |
| 540 | v8i16, v16i8>; |
| 541 | def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh, |
| 542 | v4i32, v8i16>; |
| 543 | def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb, |
| 544 | v8i16, v16i8>; |
| 545 | def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh, |
| 546 | v4i32, v8i16>; |
| 547 | def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub, |
| 548 | v8i16, v16i8>; |
| 549 | def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh, |
| 550 | v4i32, v8i16>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 551 | } // isCommutable |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 552 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 553 | def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>; |
| 554 | def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>; |
| 555 | def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>; |
| 556 | def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>; |
| 557 | def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>; |
| 558 | def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 559 | |
Ulrich Weigand | 551b085 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 560 | def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>; |
Chris Lattner | a23158f | 2006-03-30 23:21:27 +0000 | [diff] [blame] | 561 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 562 | def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 563 | "vsubfp $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 564 | [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 565 | def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 566 | "vsububm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 567 | [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 568 | def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 569 | "vsubuhm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 570 | [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 571 | def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 572 | "vsubuwm $vD, $vA, $vB", IIC_VecGeneral, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 573 | [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>; |
Chris Lattner | c6c88b2 | 2006-03-26 02:39:02 +0000 | [diff] [blame] | 574 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 575 | def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>; |
| 576 | def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>; |
| 577 | def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>; |
| 578 | def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>; |
| 579 | def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>; |
| 580 | def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>; |
| 581 | |
| 582 | def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>; |
| 583 | def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>; |
| 584 | |
Ulrich Weigand | 551b085 | 2013-04-26 15:39:57 +0000 | [diff] [blame] | 585 | def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 586 | v4i32, v16i8, v4i32>; |
| 587 | def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs, |
| 588 | v4i32, v8i16, v4i32>; |
| 589 | def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs, |
| 590 | v4i32, v16i8, v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 591 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 592 | def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 593 | "vnor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 594 | [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA, |
| 595 | v4i32:$vB)))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 596 | let isCommutable = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 597 | def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 598 | "vor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 599 | [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 600 | def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 601 | "vxor $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 602 | [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>; |
Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 603 | } // isCommutable |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 604 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 605 | def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>; |
| 606 | def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>; |
| 607 | def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>; |
Chris Lattner | 2f8e2b2 | 2006-04-05 01:16:22 +0000 | [diff] [blame] | 608 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 609 | def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >; |
| 610 | def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>; |
| 611 | |
| 612 | def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>; |
| 613 | def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>; |
| 614 | def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 615 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 616 | def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 617 | "vspltb $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 618 | [(set v16i8:$vD, |
| 619 | (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 620 | def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 621 | "vsplth $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 622 | [(set v16i8:$vD, |
| 623 | (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 624 | def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 625 | "vspltw $vD, $vB, $UIMM", IIC_VecPerm, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 626 | [(set v16i8:$vD, |
| 627 | (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 628 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 629 | def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>; |
| 630 | def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>; |
| 631 | |
| 632 | def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>; |
| 633 | def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>; |
| 634 | def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>; |
| 635 | def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>; |
| 636 | def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>; |
| 637 | def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>; |
Chris Lattner | 3710fca | 2006-03-28 02:29:37 +0000 | [diff] [blame] | 638 | |
| 639 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 640 | def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 641 | "vspltisb $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 642 | [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 643 | def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 644 | "vspltish $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 645 | [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 646 | def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 647 | "vspltisw $vD, $SIMM", IIC_VecPerm, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 648 | [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 649 | |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 650 | // Vector Pack. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 651 | def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx, |
| 652 | v8i16, v4i32>; |
| 653 | def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss, |
| 654 | v16i8, v8i16>; |
| 655 | def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus, |
| 656 | v16i8, v8i16>; |
| 657 | def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss, |
| 658 | v16i8, v4i32>; |
| 659 | def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus, |
| 660 | v8i16, v4i32>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 661 | def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 662 | "vpkuhum $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 663 | [(set v16i8:$vD, |
| 664 | (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 665 | def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus, |
| 666 | v16i8, v8i16>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 667 | def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 668 | "vpkuwum $vD, $vA, $vB", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 669 | [(set v16i8:$vD, |
| 670 | (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 671 | def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus, |
| 672 | v8i16, v4i32>; |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 673 | |
| 674 | // Vector Unpack. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 675 | def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx, |
| 676 | v4i32, v8i16>; |
| 677 | def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb, |
| 678 | v8i16, v16i8>; |
| 679 | def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh, |
| 680 | v4i32, v8i16>; |
| 681 | def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx, |
| 682 | v4i32, v8i16>; |
| 683 | def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb, |
| 684 | v8i16, v16i8>; |
| 685 | def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh, |
| 686 | v4i32, v8i16>; |
Chris Lattner | 551d3a1 | 2006-03-30 23:07:36 +0000 | [diff] [blame] | 687 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 688 | |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 689 | // Altivec Comparisons. |
| 690 | |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 691 | class VCMP<bits<10> xo, string asmstr, ValueType Ty> |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 692 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr, |
| 693 | IIC_VecFPCompare, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 694 | [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>; |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 695 | class VCMPo<bits<10> xo, string asmstr, ValueType Ty> |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 696 | : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr, |
| 697 | IIC_VecFPCompare, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 698 | [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> { |
Chris Lattner | 95c7adc | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 699 | let Defs = [CR6]; |
| 700 | let RC = 1; |
| 701 | } |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 702 | |
| 703 | // f32 element comparisons.0 |
| 704 | def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>; |
| 705 | def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>; |
| 706 | def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>; |
| 707 | def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>; |
| 708 | def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>; |
| 709 | def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>; |
| 710 | def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>; |
| 711 | def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 712 | |
| 713 | // i8 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 714 | def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>; |
| 715 | def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>; |
| 716 | def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>; |
| 717 | def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>; |
| 718 | def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>; |
| 719 | def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 720 | |
| 721 | // i16 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 722 | def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>; |
| 723 | def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>; |
| 724 | def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>; |
| 725 | def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>; |
| 726 | def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>; |
| 727 | def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 728 | |
| 729 | // i32 element comparisons. |
Chris Lattner | 45c7093 | 2006-03-31 05:32:57 +0000 | [diff] [blame] | 730 | def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>; |
| 731 | def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>; |
| 732 | def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>; |
| 733 | def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>; |
| 734 | def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>; |
| 735 | def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>; |
Chris Lattner | 793cbcb | 2006-03-26 04:57:17 +0000 | [diff] [blame] | 736 | |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 737 | let isCodeGenOnly = 1 in { |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 738 | def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 739 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 740 | [(set v16i8:$vD, (v16i8 immAllZerosV))]>; |
| 741 | def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 742 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 743 | [(set v8i16:$vD, (v8i16 immAllZerosV))]>; |
| 744 | def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 745 | "vxor $vD, $vD, $vD", IIC_VecFP, |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 746 | [(set v4i32:$vD, (v4i32 immAllZerosV))]>; |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 747 | |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 748 | let IMM=-1 in { |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 749 | def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 750 | "vspltisw $vD, -1", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 751 | [(set v16i8:$vD, (v16i8 immAllOnesV))]>; |
| 752 | def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 753 | "vspltisw $vD, -1", IIC_VecFP, |
Hal Finkel | 4715081 | 2013-07-11 17:43:32 +0000 | [diff] [blame] | 754 | [(set v8i16:$vD, (v8i16 immAllOnesV))]>; |
| 755 | def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins), |
Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 756 | "vspltisw $vD, -1", IIC_VecFP, |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 757 | [(set v4i32:$vD, (v4i32 immAllOnesV))]>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 758 | } |
Ulrich Weigand | 9d2e202 | 2013-07-03 12:51:09 +0000 | [diff] [blame] | 759 | } |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 760 | } // VALU Operations. |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 761 | |
| 762 | //===----------------------------------------------------------------------===// |
| 763 | // Additional Altivec Patterns |
| 764 | // |
| 765 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 766 | // Loads. |
Chris Lattner | 868a75b | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 767 | def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 768 | |
| 769 | // Stores. |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 770 | def : Pat<(store v4i32:$rS, xoaddr:$dst), |
| 771 | (STVX $rS, xoaddr:$dst)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 772 | |
| 773 | // Bit conversions. |
| 774 | def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 775 | def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 776 | def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>; |
| 777 | |
| 778 | def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 779 | def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 780 | def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>; |
| 781 | |
| 782 | def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 783 | def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 784 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 785 | |
| 786 | def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 787 | def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 788 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
| 789 | |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 790 | // Shuffles. |
| 791 | |
Chris Lattner | a4bbfae | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 792 | // Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 793 | def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef), |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 794 | (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>; |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 795 | def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef), |
| 796 | (VPKUWUM $vA, $vA)>; |
| 797 | def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef), |
| 798 | (VPKUHUM $vA, $vA)>; |
Chris Lattner | 1d33819 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 799 | |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 800 | // Match vmrg*(x,x) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 801 | def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef), |
| 802 | (VMRGLB $vA, $vA)>; |
| 803 | def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef), |
| 804 | (VMRGLH $vA, $vA)>; |
| 805 | def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef), |
| 806 | (VMRGLW $vA, $vA)>; |
| 807 | def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef), |
| 808 | (VMRGHB $vA, $vA)>; |
| 809 | def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef), |
| 810 | (VMRGHH $vA, $vA)>; |
| 811 | def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef), |
| 812 | (VMRGHW $vA, $vA)>; |
Chris Lattner | f38e033 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 813 | |
Bill Schmidt | c9fa5dd | 2014-07-25 01:55:55 +0000 | [diff] [blame] | 814 | // Match vmrg*(y,x), i.e., swapped operands. These fragments |
| 815 | // are matched for little-endian, where the inputs must be |
| 816 | // swapped for correct semantics. |
| 817 | def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 818 | (VMRGLB $vB, $vA)>; |
| 819 | def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 820 | (VMRGLH $vB, $vA)>; |
| 821 | def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 822 | (VMRGLW $vB, $vA)>; |
| 823 | def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 824 | (VMRGHB $vB, $vA)>; |
| 825 | def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 826 | (VMRGHH $vB, $vA)>; |
| 827 | def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB), |
| 828 | (VMRGHW $vB, $vA)>; |
| 829 | |
Chris Lattner | b3617be | 2006-03-25 22:16:05 +0000 | [diff] [blame] | 830 | // Logical Operations |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 831 | def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>; |
Chris Lattner | 873202f | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 832 | |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 833 | def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 834 | (VNOR $A, $B)>; |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 835 | def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 836 | (VANDC $A, $B)>; |
Chris Lattner | 873202f | 2006-04-15 23:45:24 +0000 | [diff] [blame] | 837 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 838 | def : Pat<(fmul v4f32:$vA, v4f32:$vB), |
| 839 | (VMADDFP $vA, $vB, |
Adhemerval Zanella | 812410f | 2012-11-30 13:05:44 +0000 | [diff] [blame] | 840 | (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 841 | |
| 842 | // Fused multiply add and multiply sub for packed float. These are represented |
| 843 | // separately from the real instructions above, for operations that must have |
| 844 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 845 | def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 846 | (VMADDFP $A, $B, $C)>; |
| 847 | def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 848 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 849 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 850 | def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 851 | (VMADDFP $A, $B, $C)>; |
| 852 | def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C), |
| 853 | (VNMSUBFP $A, $B, $C)>; |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 854 | |
Ulrich Weigand | 084ff8e | 2013-04-03 14:08:13 +0000 | [diff] [blame] | 855 | def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC), |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 856 | (VPERM $vA, $vB, $vC)>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 857 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 858 | def : Pat<(PPCfre v4f32:$A), (VREFP $A)>; |
| 859 | def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>; |
| 860 | |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 861 | // Vector shifts |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 862 | def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)), |
| 863 | (v16i8 (VSLB $vA, $vB))>; |
| 864 | def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)), |
| 865 | (v8i16 (VSLH $vA, $vB))>; |
| 866 | def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)), |
| 867 | (v4i32 (VSLW $vA, $vB))>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 868 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 869 | def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)), |
| 870 | (v16i8 (VSRB $vA, $vB))>; |
| 871 | def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)), |
| 872 | (v8i16 (VSRH $vA, $vB))>; |
| 873 | def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)), |
| 874 | (v4i32 (VSRW $vA, $vB))>; |
Eli Friedman | be1bb0f | 2009-06-07 01:07:55 +0000 | [diff] [blame] | 875 | |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 876 | def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)), |
| 877 | (v16i8 (VSRAB $vA, $vB))>; |
| 878 | def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)), |
| 879 | (v8i16 (VSRAH $vA, $vB))>; |
| 880 | def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)), |
| 881 | (v4i32 (VSRAW $vA, $vB))>; |
Adhemerval Zanella | 5c6e084 | 2012-10-08 17:27:24 +0000 | [diff] [blame] | 882 | |
| 883 | // Float to integer and integer to float conversions |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 884 | def : Pat<(v4i32 (fp_to_sint v4f32:$vA)), |
| 885 | (VCTSXS_0 $vA)>; |
| 886 | def : Pat<(v4i32 (fp_to_uint v4f32:$vA)), |
| 887 | (VCTUXS_0 $vA)>; |
| 888 | def : Pat<(v4f32 (sint_to_fp v4i32:$vA)), |
| 889 | (VCFSX_0 $vA)>; |
| 890 | def : Pat<(v4f32 (uint_to_fp v4i32:$vA)), |
| 891 | (VCFUX_0 $vA)>; |
Adhemerval Zanella | bdface5 | 2012-11-15 20:56:03 +0000 | [diff] [blame] | 892 | |
| 893 | // Floating-point rounding |
Bill Schmidt | 74b2e72 | 2013-03-28 19:27:24 +0000 | [diff] [blame] | 894 | def : Pat<(v4f32 (ffloor v4f32:$vA)), |
| 895 | (VRFIM $vA)>; |
| 896 | def : Pat<(v4f32 (fceil v4f32:$vA)), |
| 897 | (VRFIP $vA)>; |
| 898 | def : Pat<(v4f32 (ftrunc v4f32:$vA)), |
| 899 | (VRFIZ $vA)>; |
| 900 | def : Pat<(v4f32 (fnearbyint v4f32:$vA)), |
| 901 | (VRFIN $vA)>; |
Hal Finkel | b0fac42 | 2013-03-15 13:21:21 +0000 | [diff] [blame] | 902 | |
| 903 | } // end HasAltivec |
| 904 | |