| Reed Kotler | 5bde5c3 | 2013-12-11 03:32:44 +0000 | [diff] [blame] | 1 |  | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 2 | //===-- Mips16InstrInfo.cpp - Mips16 Instruction Information --------------===// | 
|  | 3 | // | 
|  | 4 | //                     The LLVM Compiler Infrastructure | 
|  | 5 | // | 
|  | 6 | // This file is distributed under the University of Illinois Open Source | 
|  | 7 | // License. See LICENSE.TXT for details. | 
|  | 8 | // | 
|  | 9 | //===----------------------------------------------------------------------===// | 
|  | 10 | // | 
|  | 11 | // This file contains the Mips16 implementation of the TargetInstrInfo class. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 14 | #include "Mips16InstrInfo.h" | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 15 | #include "InstPrinter/MipsInstPrinter.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "MipsMachineFunction.h" | 
|  | 17 | #include "MipsTargetMachine.h" | 
|  | 18 | #include "llvm/ADT/STLExtras.h" | 
|  | 19 | #include "llvm/ADT/StringRef.h" | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
|  | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/RegisterScavenging.h" | 
| Reed Kotler | 5c8ae09 | 2013-11-13 04:37:52 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCAsmInfo.h" | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 24 | #include "llvm/Support/CommandLine.h" | 
| Reed Kotler | cb37409 | 2013-02-18 00:59:04 +0000 | [diff] [blame] | 25 | #include "llvm/Support/Debug.h" | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 26 | #include "llvm/Support/ErrorHandling.h" | 
|  | 27 | #include "llvm/Support/TargetRegistry.h" | 
| NAKAMURA Takumi | 435f62a | 2013-11-13 06:27:53 +0000 | [diff] [blame] | 28 | #include <cctype> | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 29 |  | 
|  | 30 | using namespace llvm; | 
|  | 31 |  | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 32 |  | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 33 | Mips16InstrInfo::Mips16InstrInfo(MipsTargetMachine &tm) | 
| Reed Kotler | f0e6968 | 2013-11-12 02:27:12 +0000 | [diff] [blame] | 34 | : MipsInstrInfo(tm, Mips::Bimm16), | 
| Bill Wendling | ead89ef | 2013-06-07 07:04:14 +0000 | [diff] [blame] | 35 | RI(*tm.getSubtargetImpl()) {} | 
| Akira Hatanaka | cb37e13 | 2012-07-31 23:41:32 +0000 | [diff] [blame] | 36 |  | 
|  | 37 | const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const { | 
|  | 38 | return RI; | 
|  | 39 | } | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 40 |  | 
|  | 41 | /// isLoadFromStackSlot - If the specified machine instruction is a direct | 
|  | 42 | /// load from a stack slot, return the virtual or physical register number of | 
|  | 43 | /// the destination along with the FrameIndex of the loaded stack slot.  If | 
|  | 44 | /// not, return 0.  This predicate must return 0 if the instruction has | 
|  | 45 | /// any side effects other than loading from the stack slot. | 
|  | 46 | unsigned Mips16InstrInfo:: | 
|  | 47 | isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const | 
|  | 48 | { | 
|  | 49 | return 0; | 
|  | 50 | } | 
|  | 51 |  | 
|  | 52 | /// isStoreToStackSlot - If the specified machine instruction is a direct | 
|  | 53 | /// store to a stack slot, return the virtual or physical register number of | 
|  | 54 | /// the source reg along with the FrameIndex of the loaded stack slot.  If | 
|  | 55 | /// not, return 0.  This predicate must return 0 if the instruction has | 
|  | 56 | /// any side effects other than storing to the stack slot. | 
|  | 57 | unsigned Mips16InstrInfo:: | 
|  | 58 | isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const | 
|  | 59 | { | 
|  | 60 | return 0; | 
|  | 61 | } | 
|  | 62 |  | 
|  | 63 | void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB, | 
|  | 64 | MachineBasicBlock::iterator I, DebugLoc DL, | 
|  | 65 | unsigned DestReg, unsigned SrcReg, | 
|  | 66 | bool KillSrc) const { | 
| Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 67 | unsigned Opc = 0; | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 68 |  | 
| Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 69 | if (Mips::CPU16RegsRegClass.contains(DestReg) && | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 70 | Mips::GPR32RegClass.contains(SrcReg)) | 
| Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 71 | Opc = Mips::MoveR3216; | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 72 | else if (Mips::GPR32RegClass.contains(DestReg) && | 
| Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 73 | Mips::CPU16RegsRegClass.contains(SrcReg)) | 
|  | 74 | Opc = Mips::Move32R16; | 
| Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 75 | else if ((SrcReg == Mips::HI0) && | 
| Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 76 | (Mips::CPU16RegsRegClass.contains(DestReg))) | 
|  | 77 | Opc = Mips::Mfhi16, SrcReg = 0; | 
|  | 78 |  | 
| Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 79 | else if ((SrcReg == Mips::LO0) && | 
| Reed Kotler | cf11c59 | 2012-10-12 02:01:09 +0000 | [diff] [blame] | 80 | (Mips::CPU16RegsRegClass.contains(DestReg))) | 
|  | 81 | Opc = Mips::Mflo16, SrcReg = 0; | 
|  | 82 |  | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 83 |  | 
|  | 84 | assert(Opc && "Cannot copy registers"); | 
|  | 85 |  | 
|  | 86 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc)); | 
|  | 87 |  | 
|  | 88 | if (DestReg) | 
|  | 89 | MIB.addReg(DestReg, RegState::Define); | 
|  | 90 |  | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 91 | if (SrcReg) | 
|  | 92 | MIB.addReg(SrcReg, getKillRegState(KillSrc)); | 
|  | 93 | } | 
|  | 94 |  | 
|  | 95 | void Mips16InstrInfo:: | 
| Akira Hatanaka | 465facca | 2013-03-29 02:14:12 +0000 | [diff] [blame] | 96 | storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, | 
|  | 97 | unsigned SrcReg, bool isKill, int FI, | 
|  | 98 | const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, | 
|  | 99 | int64_t Offset) const { | 
| Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 100 | DebugLoc DL; | 
|  | 101 | if (I != MBB.end()) DL = I->getDebugLoc(); | 
|  | 102 | MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore); | 
|  | 103 | unsigned Opc = 0; | 
|  | 104 | if (Mips::CPU16RegsRegClass.hasSubClassEq(RC)) | 
|  | 105 | Opc = Mips::SwRxSpImmX16; | 
|  | 106 | assert(Opc && "Register class not handled!"); | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 107 | BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)). | 
|  | 108 | addFrameIndex(FI).addImm(Offset) | 
|  | 109 | .addMemOperand(MMO); | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 110 | } | 
|  | 111 |  | 
|  | 112 | void Mips16InstrInfo:: | 
| Akira Hatanaka | 465facca | 2013-03-29 02:14:12 +0000 | [diff] [blame] | 113 | loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, | 
|  | 114 | unsigned DestReg, int FI, const TargetRegisterClass *RC, | 
|  | 115 | const TargetRegisterInfo *TRI, int64_t Offset) const { | 
| Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 116 | DebugLoc DL; | 
|  | 117 | if (I != MBB.end()) DL = I->getDebugLoc(); | 
|  | 118 | MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad); | 
|  | 119 | unsigned Opc = 0; | 
|  | 120 |  | 
|  | 121 | if (Mips::CPU16RegsRegClass.hasSubClassEq(RC)) | 
|  | 122 | Opc = Mips::LwRxSpImmX16; | 
|  | 123 | assert(Opc && "Register class not handled!"); | 
| Akira Hatanaka | 465facca | 2013-03-29 02:14:12 +0000 | [diff] [blame] | 124 | BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(Offset) | 
| Reed Kotler | 210ebe9 | 2012-09-28 02:26:24 +0000 | [diff] [blame] | 125 | .addMemOperand(MMO); | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 126 | } | 
|  | 127 |  | 
|  | 128 | bool Mips16InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const { | 
|  | 129 | MachineBasicBlock &MBB = *MI->getParent(); | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 130 | switch(MI->getDesc().getOpcode()) { | 
|  | 131 | default: | 
|  | 132 | return false; | 
|  | 133 | case Mips::RetRA16: | 
| Reed Kotler | a811753 | 2012-10-30 00:54:49 +0000 | [diff] [blame] | 134 | ExpandRetRA16(MBB, MI, Mips::JrcRa16); | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 135 | break; | 
|  | 136 | } | 
|  | 137 |  | 
|  | 138 | MBB.erase(MI); | 
|  | 139 | return true; | 
|  | 140 | } | 
|  | 141 |  | 
|  | 142 | /// GetOppositeBranchOpc - Return the inverse of the specified | 
|  | 143 | /// opcode, e.g. turning BEQ to BNE. | 
| Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 144 | unsigned Mips16InstrInfo::getOppositeBranchOpc(unsigned Opc) const { | 
| Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 145 | switch (Opc) { | 
|  | 146 | default:  llvm_unreachable("Illegal opcode!"); | 
|  | 147 | case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16; | 
|  | 148 | case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16; | 
| Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 149 | case Mips::BeqzRxImm16: return Mips::BnezRxImm16; | 
|  | 150 | case Mips::BnezRxImm16: return Mips::BeqzRxImm16; | 
| Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 151 | case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16; | 
|  | 152 | case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16; | 
|  | 153 | case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16; | 
| Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 154 | case Mips::Btnez16: return Mips::Bteqz16; | 
| Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 155 | case Mips::BtnezX16: return Mips::BteqzX16; | 
|  | 156 | case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16; | 
|  | 157 | case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16; | 
|  | 158 | case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16; | 
| Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 159 | case Mips::Bteqz16: return Mips::Btnez16; | 
| Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 160 | case Mips::BteqzX16: return Mips::BtnezX16; | 
|  | 161 | case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16; | 
|  | 162 | case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16; | 
|  | 163 | case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16; | 
|  | 164 | case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16; | 
|  | 165 | case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16; | 
|  | 166 | case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16; | 
|  | 167 | } | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 168 | assert(false && "Implement this function."); | 
|  | 169 | return 0; | 
|  | 170 | } | 
|  | 171 |  | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 172 | static void addSaveRestoreRegs(MachineInstrBuilder &MIB, | 
|  | 173 | const std::vector<CalleeSavedInfo> &CSI, unsigned Flags=0) { | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 174 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) { | 
|  | 175 | // Add the callee-saved register as live-in. Do not add if the register is | 
|  | 176 | // RA and return address is taken, because it has already been added in | 
|  | 177 | // method MipsTargetLowering::LowerRETURNADDR. | 
|  | 178 | // It's killed at the spill, unless the register is RA and return address | 
|  | 179 | // is taken. | 
|  | 180 | unsigned Reg = CSI[e-i-1].getReg(); | 
|  | 181 | switch (Reg) { | 
|  | 182 | case Mips::RA: | 
|  | 183 | case Mips::S0: | 
|  | 184 | case Mips::S1: | 
|  | 185 | MIB.addReg(Reg, Flags); | 
|  | 186 | break; | 
|  | 187 | case Mips::S2: | 
|  | 188 | break; | 
|  | 189 | default: | 
|  | 190 | llvm_unreachable("unexpected mips16 callee saved register"); | 
|  | 191 |  | 
|  | 192 | } | 
|  | 193 | } | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 194 | } | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 195 | // Adjust SP by FrameSize bytes. Save RA, S0, S1 | 
| Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 196 | void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize, | 
|  | 197 | MachineBasicBlock &MBB, | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 198 | MachineBasicBlock::iterator I) const { | 
|  | 199 | DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc(); | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 200 | MachineFunction &MF = *MBB.getParent(); | 
|  | 201 | MachineFrameInfo *MFI    = MF.getFrameInfo(); | 
|  | 202 | const BitVector Reserved = RI.getReservedRegs(MF); | 
| Reed Kotler | 0ff4001 | 2013-12-10 14:29:38 +0000 | [diff] [blame] | 203 | bool SaveS2 = Reserved[Mips::S2]; | 
|  | 204 | MachineInstrBuilder MIB; | 
| Reed Kotler | 5bde5c3 | 2013-12-11 03:32:44 +0000 | [diff] [blame] | 205 | unsigned Opc = ((FrameSize <= 128) && !SaveS2)? Mips::Save16:Mips::SaveX16; | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 206 | MIB = BuildMI(MBB, I, DL, get(Opc)); | 
|  | 207 | const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); | 
|  | 208 | addSaveRestoreRegs(MIB, CSI); | 
|  | 209 | if (SaveS2) | 
|  | 210 | MIB.addReg(Mips::S2); | 
| Reed Kotler | 2e362b3 | 2013-12-09 21:19:51 +0000 | [diff] [blame] | 211 | if (isUInt<11>(FrameSize)) | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 212 | MIB.addImm(FrameSize); | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 213 | else { | 
| Reed Kotler | 2e362b3 | 2013-12-09 21:19:51 +0000 | [diff] [blame] | 214 | int Base = 2040; // should create template function like isUInt that | 
|  | 215 | // returns largest possible n bit unsigned integer | 
|  | 216 | int64_t Remainder = FrameSize - Base; | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 217 | MIB.addImm(Base); | 
| Reed Kotler | 2e362b3 | 2013-12-09 21:19:51 +0000 | [diff] [blame] | 218 | if (isInt<16>(-Remainder)) | 
|  | 219 | BuildAddiuSpImm(MBB, I, -Remainder); | 
|  | 220 | else | 
|  | 221 | adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1); | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 222 | } | 
|  | 223 | } | 
|  | 224 |  | 
|  | 225 | // Adjust SP by FrameSize bytes. Restore RA, S0, S1 | 
| Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 226 | void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize, | 
|  | 227 | MachineBasicBlock &MBB, | 
|  | 228 | MachineBasicBlock::iterator I) const { | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 229 | DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc(); | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 230 | MachineFunction *MF = MBB.getParent(); | 
|  | 231 | MachineFrameInfo *MFI    = MF->getFrameInfo(); | 
|  | 232 | const BitVector Reserved = RI.getReservedRegs(*MF); | 
| Reed Kotler | 0ff4001 | 2013-12-10 14:29:38 +0000 | [diff] [blame] | 233 | bool SaveS2 = Reserved[Mips::S2]; | 
|  | 234 | MachineInstrBuilder MIB; | 
| Reed Kotler | 5bde5c3 | 2013-12-11 03:32:44 +0000 | [diff] [blame] | 235 | unsigned Opc = ((FrameSize <= 128) && !SaveS2)? | 
|  | 236 | Mips::Restore16:Mips::RestoreX16; | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 237 |  | 
|  | 238 | if (!isUInt<11>(FrameSize)) { | 
|  | 239 | unsigned Base = 2040; | 
| Reed Kotler | 2e362b3 | 2013-12-09 21:19:51 +0000 | [diff] [blame] | 240 | int64_t Remainder = FrameSize - Base; | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 241 | FrameSize = Base; // should create template function like isUInt that | 
|  | 242 | // returns largest possible n bit unsigned integer | 
|  | 243 |  | 
| Reed Kotler | 2e362b3 | 2013-12-09 21:19:51 +0000 | [diff] [blame] | 244 | if (isInt<16>(Remainder)) | 
|  | 245 | BuildAddiuSpImm(MBB, I, Remainder); | 
|  | 246 | else | 
|  | 247 | adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1); | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 248 | } | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 249 | MIB = BuildMI(MBB, I, DL, get(Opc)); | 
|  | 250 | const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); | 
|  | 251 | addSaveRestoreRegs(MIB, CSI, RegState::Define); | 
| Reed Kotler | 0ff4001 | 2013-12-10 14:29:38 +0000 | [diff] [blame] | 252 | if (SaveS2) | 
|  | 253 | MIB.addReg(Mips::S2, RegState::Define); | 
| Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 254 | MIB.addImm(FrameSize); | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 255 | } | 
|  | 256 |  | 
|  | 257 | // Adjust SP by Amount bytes where bytes can be up to 32bit number. | 
| Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 258 | // This can only be called at times that we know that there is at least one free | 
|  | 259 | // register. | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 260 | // This is clearly safe at prologue and epilogue. | 
|  | 261 | // | 
| Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 262 | void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount, | 
|  | 263 | MachineBasicBlock &MBB, | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 264 | MachineBasicBlock::iterator I, | 
|  | 265 | unsigned Reg1, unsigned Reg2) const { | 
|  | 266 | DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc(); | 
|  | 267 | //  MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo(); | 
|  | 268 | //  unsigned Reg1 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass); | 
|  | 269 | //  unsigned Reg2 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass); | 
|  | 270 | // | 
|  | 271 | // li reg1, constant | 
|  | 272 | // move reg2, sp | 
|  | 273 | // add reg1, reg1, reg2 | 
|  | 274 | // move sp, reg1 | 
|  | 275 | // | 
|  | 276 | // | 
|  | 277 | MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1); | 
| Reed Kotler | a787aa2 | 2013-11-24 06:18:50 +0000 | [diff] [blame] | 278 | MIB1.addImm(Amount).addImm(-1); | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 279 | MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2); | 
|  | 280 | MIB2.addReg(Mips::SP, RegState::Kill); | 
|  | 281 | MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1); | 
|  | 282 | MIB3.addReg(Reg1); | 
|  | 283 | MIB3.addReg(Reg2, RegState::Kill); | 
| Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 284 | MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16), | 
|  | 285 | Mips::SP); | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 286 | MIB4.addReg(Reg1, RegState::Kill); | 
|  | 287 | } | 
|  | 288 |  | 
| Jack Carter | 7ab15fa | 2013-01-19 02:00:40 +0000 | [diff] [blame] | 289 | void Mips16InstrInfo::adjustStackPtrBigUnrestricted(unsigned SP, int64_t Amount, | 
|  | 290 | MachineBasicBlock &MBB, | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 291 | MachineBasicBlock::iterator I) const { | 
|  | 292 | assert(false && "adjust stack pointer amount exceeded"); | 
|  | 293 | } | 
|  | 294 |  | 
| Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 295 | /// Adjust SP by Amount bytes. | 
|  | 296 | void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount, | 
|  | 297 | MachineBasicBlock &MBB, | 
|  | 298 | MachineBasicBlock::iterator I) const { | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 299 | if (isInt<16>(Amount))  // need to change to addiu sp, ....and isInt<16> | 
| Reed Kotler | 188dad0 | 2013-02-16 19:04:29 +0000 | [diff] [blame] | 300 | BuildAddiuSpImm(MBB, I, Amount); | 
| Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 301 | else | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 302 | adjustStackPtrBigUnrestricted(SP, Amount, MBB, I); | 
|  | 303 | } | 
|  | 304 |  | 
|  | 305 | /// This function generates the sequence of instructions needed to get the | 
|  | 306 | /// result of adding register REG and immediate IMM. | 
|  | 307 | unsigned | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 308 | Mips16InstrInfo::loadImmediate(unsigned FrameReg, | 
|  | 309 | int64_t Imm, MachineBasicBlock &MBB, | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 310 | MachineBasicBlock::iterator II, DebugLoc DL, | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 311 | unsigned &NewImm) const { | 
|  | 312 | // | 
|  | 313 | // given original instruction is: | 
|  | 314 | // Instr rx, T[offset] where offset is too big. | 
|  | 315 | // | 
|  | 316 | // lo = offset & 0xFFFF | 
|  | 317 | // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF; | 
|  | 318 | // | 
|  | 319 | // let T = temporary register | 
|  | 320 | // li T, hi | 
|  | 321 | // shl T, 16 | 
|  | 322 | // add T, Rx, T | 
|  | 323 | // | 
|  | 324 | RegScavenger rs; | 
|  | 325 | int32_t lo = Imm & 0xFFFF; | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 326 | NewImm = lo; | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 327 | int Reg =0; | 
|  | 328 | int SpReg = 0; | 
|  | 329 |  | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 330 | rs.enterBasicBlock(&MBB); | 
|  | 331 | rs.forward(II); | 
|  | 332 | // | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 333 | // We need to know which registers can be used, in the case where there | 
|  | 334 | // are not enough free registers. We exclude all registers that | 
|  | 335 | // are used in the instruction that we are helping. | 
|  | 336 | //  // Consider all allocatable registers in the register class initially | 
|  | 337 | BitVector Candidates = | 
|  | 338 | RI.getAllocatableSet | 
|  | 339 | (*II->getParent()->getParent(), &Mips::CPU16RegsRegClass); | 
|  | 340 | // Exclude all the registers being used by the instruction. | 
|  | 341 | for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) { | 
|  | 342 | MachineOperand &MO = II->getOperand(i); | 
|  | 343 | if (MO.isReg() && MO.getReg() != 0 && !MO.isDef() && | 
|  | 344 | !TargetRegisterInfo::isVirtualRegister(MO.getReg())) | 
|  | 345 | Candidates.reset(MO.getReg()); | 
|  | 346 | } | 
|  | 347 | // | 
|  | 348 | // If the same register was used and defined in an instruction, then | 
|  | 349 | // it will not be in the list of candidates. | 
|  | 350 | // | 
|  | 351 | // we need to analyze the instruction that we are helping. | 
|  | 352 | // we need to know if it defines register x but register x is not | 
|  | 353 | // present as an operand of the instruction. this tells | 
|  | 354 | // whether the register is live before the instruction. if it's not | 
|  | 355 | // then we don't need to save it in case there are no free registers. | 
|  | 356 | // | 
|  | 357 | int DefReg = 0; | 
|  | 358 | for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) { | 
|  | 359 | MachineOperand &MO = II->getOperand(i); | 
|  | 360 | if (MO.isReg() && MO.isDef()) { | 
|  | 361 | DefReg = MO.getReg(); | 
|  | 362 | break; | 
|  | 363 | } | 
|  | 364 | } | 
|  | 365 | // | 
|  | 366 | BitVector Available = rs.getRegsAvailable(&Mips::CPU16RegsRegClass); | 
|  | 367 |  | 
|  | 368 | Available &= Candidates; | 
|  | 369 | // | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 370 | // we use T0 for the first register, if we need to save something away. | 
|  | 371 | // we use T1 for the second register, if we need to save something away. | 
|  | 372 | // | 
|  | 373 | unsigned FirstRegSaved =0, SecondRegSaved=0; | 
|  | 374 | unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0; | 
| Reed Kotler | d019dbf | 2012-12-20 04:07:42 +0000 | [diff] [blame] | 375 |  | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 376 |  | 
|  | 377 | Reg = Available.find_first(); | 
|  | 378 |  | 
|  | 379 | if (Reg == -1) { | 
|  | 380 | Reg = Candidates.find_first(); | 
|  | 381 | Candidates.reset(Reg); | 
|  | 382 | if (DefReg != Reg) { | 
|  | 383 | FirstRegSaved = Reg; | 
|  | 384 | FirstRegSavedTo = Mips::T0; | 
|  | 385 | copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true); | 
|  | 386 | } | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 387 | } | 
|  | 388 | else | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 389 | Available.reset(Reg); | 
| Reed Kotler | a787aa2 | 2013-11-24 06:18:50 +0000 | [diff] [blame] | 390 | BuildMI(MBB, II, DL, get(Mips::LwConstant32), Reg).addImm(Imm).addImm(-1); | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 391 | NewImm = 0; | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 392 | if (FrameReg == Mips::SP) { | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 393 | SpReg = Available.find_first(); | 
|  | 394 | if (SpReg == -1) { | 
|  | 395 | SpReg = Candidates.find_first(); | 
|  | 396 | // Candidates.reset(SpReg); // not really needed | 
|  | 397 | if (DefReg!= SpReg) { | 
|  | 398 | SecondRegSaved = SpReg; | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 399 | SecondRegSavedTo = Mips::T1; | 
|  | 400 | } | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 401 | if (SecondRegSaved) | 
|  | 402 | copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true); | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 403 | } | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 404 | else | 
|  | 405 | Available.reset(SpReg); | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 406 | copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false); | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 407 | BuildMI(MBB, II, DL, get(Mips::  AdduRxRyRz16), Reg).addReg(SpReg, RegState::Kill) | 
| Reed Kotler | 66165c8 | 2013-02-08 03:57:41 +0000 | [diff] [blame] | 408 | .addReg(Reg); | 
|  | 409 | } | 
|  | 410 | else | 
|  | 411 | BuildMI(MBB, II, DL, get(Mips::  AdduRxRyRz16), Reg).addReg(FrameReg) | 
|  | 412 | .addReg(Reg, RegState::Kill); | 
|  | 413 | if (FirstRegSaved || SecondRegSaved) { | 
|  | 414 | II = llvm::next(II); | 
|  | 415 | if (FirstRegSaved) | 
|  | 416 | copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true); | 
|  | 417 | if (SecondRegSaved) | 
|  | 418 | copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true); | 
|  | 419 | } | 
|  | 420 | return Reg; | 
| Reed Kotler | 27a7229 | 2012-10-31 05:21:10 +0000 | [diff] [blame] | 421 | } | 
|  | 422 |  | 
| Akira Hatanaka | 067d815 | 2013-05-13 17:43:19 +0000 | [diff] [blame] | 423 | unsigned Mips16InstrInfo::getAnalyzableBrOpc(unsigned Opc) const { | 
| Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 424 | return (Opc == Mips::BeqzRxImmX16   || Opc == Mips::BimmX16  || | 
| Reed Kotler | f0e6968 | 2013-11-12 02:27:12 +0000 | [diff] [blame] | 425 | Opc == Mips::Bimm16  || | 
| Reed Kotler | 09e5915 | 2013-11-15 02:21:52 +0000 | [diff] [blame] | 426 | Opc == Mips::Bteqz16        || Opc == Mips::Btnez16 || | 
|  | 427 | Opc == Mips::BeqzRxImm16    || Opc == Mips::BnezRxImm16   || | 
| Reed Kotler | 6743924 | 2012-10-17 22:29:54 +0000 | [diff] [blame] | 428 | Opc == Mips::BnezRxImmX16   || Opc == Mips::BteqzX16 || | 
|  | 429 | Opc == Mips::BteqzT8CmpX16  || Opc == Mips::BteqzT8CmpiX16 || | 
|  | 430 | Opc == Mips::BteqzT8SltX16  || Opc == Mips::BteqzT8SltuX16  || | 
|  | 431 | Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 || | 
|  | 432 | Opc == Mips::BtnezX16       || Opc == Mips::BtnezT8CmpX16 || | 
|  | 433 | Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 || | 
|  | 434 | Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 || | 
|  | 435 | Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0; | 
| Akira Hatanaka | b7fa3c9 | 2012-07-31 21:49:49 +0000 | [diff] [blame] | 436 | } | 
|  | 437 |  | 
|  | 438 | void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB, | 
|  | 439 | MachineBasicBlock::iterator I, | 
|  | 440 | unsigned Opc) const { | 
|  | 441 | BuildMI(MBB, I, I->getDebugLoc(), get(Opc)); | 
|  | 442 | } | 
| Akira Hatanaka | fab8929 | 2012-08-02 18:21:47 +0000 | [diff] [blame] | 443 |  | 
| Reed Kotler | 7b503c2 | 2013-02-20 05:45:15 +0000 | [diff] [blame] | 444 |  | 
| Reed Kotler | 8cf5103 | 2013-02-16 09:47:57 +0000 | [diff] [blame] | 445 | const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const { | 
| Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 446 | if (validSpImm8(Imm)) | 
| Reed Kotler | 8cf5103 | 2013-02-16 09:47:57 +0000 | [diff] [blame] | 447 | return get(Mips::AddiuSpImm16); | 
| Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 448 | else | 
| Reed Kotler | 8cf5103 | 2013-02-16 09:47:57 +0000 | [diff] [blame] | 449 | return get(Mips::AddiuSpImmX16); | 
| Reed Kotler | f662cff | 2013-02-13 20:28:27 +0000 | [diff] [blame] | 450 | } | 
|  | 451 |  | 
| Reed Kotler | 188dad0 | 2013-02-16 19:04:29 +0000 | [diff] [blame] | 452 | void Mips16InstrInfo::BuildAddiuSpImm | 
|  | 453 | (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const { | 
|  | 454 | DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc(); | 
|  | 455 | BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm); | 
|  | 456 | } | 
|  | 457 |  | 
| Akira Hatanaka | fab8929 | 2012-08-02 18:21:47 +0000 | [diff] [blame] | 458 | const MipsInstrInfo *llvm::createMips16InstrInfo(MipsTargetMachine &TM) { | 
|  | 459 | return new Mips16InstrInfo(TM); | 
|  | 460 | } | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 461 |  | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 462 | bool Mips16InstrInfo::validImmediate(unsigned Opcode, unsigned Reg, | 
|  | 463 | int64_t Amount) { | 
|  | 464 | switch (Opcode) { | 
|  | 465 | case Mips::LbRxRyOffMemX16: | 
|  | 466 | case Mips::LbuRxRyOffMemX16: | 
|  | 467 | case Mips::LhRxRyOffMemX16: | 
|  | 468 | case Mips::LhuRxRyOffMemX16: | 
|  | 469 | case Mips::SbRxRyOffMemX16: | 
|  | 470 | case Mips::ShRxRyOffMemX16: | 
|  | 471 | case Mips::LwRxRyOffMemX16: | 
|  | 472 | case Mips::SwRxRyOffMemX16: | 
|  | 473 | case Mips::SwRxSpImmX16: | 
|  | 474 | case Mips::LwRxSpImmX16: | 
|  | 475 | return isInt<16>(Amount); | 
|  | 476 | case Mips::AddiuRxRyOffMemX16: | 
|  | 477 | if ((Reg == Mips::PC) || (Reg == Mips::SP)) | 
|  | 478 | return isInt<16>(Amount); | 
|  | 479 | return isInt<15>(Amount); | 
|  | 480 | } | 
| Reed Kotler | 30cedf6 | 2013-08-04 01:13:25 +0000 | [diff] [blame] | 481 | llvm_unreachable("unexpected Opcode in validImmediate"); | 
|  | 482 | } | 
| Reed Kotler | 5c8ae09 | 2013-11-13 04:37:52 +0000 | [diff] [blame] | 483 |  | 
|  | 484 | /// Measure the specified inline asm to determine an approximation of its | 
|  | 485 | /// length. | 
|  | 486 | /// Comments (which run till the next SeparatorString or newline) do not | 
|  | 487 | /// count as an instruction. | 
|  | 488 | /// Any other non-whitespace text is considered an instruction, with | 
|  | 489 | /// multiple instructions separated by SeparatorString or newlines. | 
|  | 490 | /// Variable-length instructions are not handled here; this function | 
|  | 491 | /// may be overloaded in the target code to do that. | 
|  | 492 | /// We implement the special case of the .space directive taking only an | 
|  | 493 | /// integer argument, which is the size in bytes. This is used for creating | 
|  | 494 | /// inline code spacing for testing purposes using inline assembly. | 
|  | 495 | /// | 
|  | 496 | unsigned Mips16InstrInfo::getInlineAsmLength(const char *Str, | 
|  | 497 | const MCAsmInfo &MAI) const { | 
|  | 498 |  | 
|  | 499 |  | 
|  | 500 | // Count the number of instructions in the asm. | 
|  | 501 | bool atInsnStart = true; | 
|  | 502 | unsigned Length = 0; | 
|  | 503 | for (; *Str; ++Str) { | 
|  | 504 | if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(), | 
|  | 505 | strlen(MAI.getSeparatorString())) == 0) | 
|  | 506 | atInsnStart = true; | 
|  | 507 | if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) { | 
|  | 508 | if (strncmp(Str, ".space", 6)==0) { | 
|  | 509 | char *EStr; int Sz; | 
|  | 510 | Sz = strtol(Str+6, &EStr, 10); | 
|  | 511 | while (isspace(*EStr)) ++EStr; | 
|  | 512 | if (*EStr=='\0') { | 
|  | 513 | DEBUG(dbgs() << "parsed .space " << Sz << '\n'); | 
|  | 514 | return Sz; | 
|  | 515 | } | 
|  | 516 | } | 
|  | 517 | Length += MAI.getMaxInstLength(); | 
|  | 518 | atInsnStart = false; | 
|  | 519 | } | 
|  | 520 | if (atInsnStart && strncmp(Str, MAI.getCommentString(), | 
|  | 521 | strlen(MAI.getCommentString())) == 0) | 
|  | 522 | atInsnStart = false; | 
|  | 523 | } | 
|  | 524 |  | 
|  | 525 | return Length; | 
|  | 526 | } |