blob: 8e14cb1e71f9196e44602fe491586c8b5740737a [file] [log] [blame]
Chris Lattnerf914be02010-02-03 21:24:49 +00001//===-- X86/X86MCCodeEmitter.cpp - Convert X86 code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86MCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner63274cb2010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Evan Cheng7e763d82011-07-25 18:43:53 +000015#include "MCTargetDesc/X86MCTargetDesc.h"
16#include "MCTargetDesc/X86BaseInfo.h"
17#include "MCTargetDesc/X86FixupKinds.h"
Chris Lattnerf914be02010-02-03 21:24:49 +000018#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner1e827fd2010-02-12 23:24:09 +000019#include "llvm/MC/MCExpr.h"
Chris Lattner6794f9b2010-02-03 21:43:43 +000020#include "llvm/MC/MCInst.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000021#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000023#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola89f66132010-10-20 16:46:08 +000024#include "llvm/MC/MCSymbol.h"
Chris Lattner6794f9b2010-02-03 21:43:43 +000025#include "llvm/Support/raw_ostream.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000026
Chris Lattnerf914be02010-02-03 21:24:49 +000027using namespace llvm;
28
29namespace {
30class X86MCCodeEmitter : public MCCodeEmitter {
Argyrios Kyrtzidisd0fcc9a2010-08-15 10:27:23 +000031 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
32 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
Evan Chengc5e6d2f2011-07-11 03:57:24 +000033 const MCInstrInfo &MCII;
34 const MCSubtargetInfo &STI;
Chris Lattner1e827fd2010-02-12 23:24:09 +000035 MCContext &Ctx;
Chris Lattnerf914be02010-02-03 21:24:49 +000036public:
Evan Chengc5e6d2f2011-07-11 03:57:24 +000037 X86MCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
38 MCContext &ctx)
39 : MCII(mcii), STI(sti), Ctx(ctx) {
Chris Lattnerf914be02010-02-03 21:24:49 +000040 }
41
42 ~X86MCCodeEmitter() {}
Daniel Dunbarb311a6b2010-02-09 22:59:55 +000043
Evan Chengc5e6d2f2011-07-11 03:57:24 +000044 bool is64BitMode() const {
45 // FIXME: Can tablegen auto-generate this?
46 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
47 }
48
Chris Lattner4f627ba2010-02-05 01:53:19 +000049 static unsigned GetX86RegNum(const MCOperand &MO) {
Evan Chengd60fa58b2011-07-18 20:57:22 +000050 return X86_MC::getX86RegNum(MO.getReg());
Chris Lattner4f627ba2010-02-05 01:53:19 +000051 }
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +000052
53 // On regular x86, both XMM0-XMM7 and XMM8-XMM15 are encoded in the range
54 // 0-7 and the difference between the 2 groups is given by the REX prefix.
55 // In the VEX prefix, registers are seen sequencially from 0-15 and encoded
56 // in 1's complement form, example:
57 //
58 // ModRM field => XMM9 => 1
59 // VEX.VVVV => XMM9 => ~9
60 //
61 // See table 4-35 of Intel AVX Programming Reference for details.
62 static unsigned char getVEXRegisterEncoding(const MCInst &MI,
63 unsigned OpNum) {
64 unsigned SrcReg = MI.getOperand(OpNum).getReg();
65 unsigned SrcRegNum = GetX86RegNum(MI.getOperand(OpNum));
Craig Topper27ad1252011-10-15 20:46:47 +000066 if (X86II::isX86_64ExtendedReg(SrcReg))
67 SrcRegNum |= 8;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000068
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +000069 // The registers represented through VEX_VVVV should
70 // be encoded in 1's complement form.
71 return (~SrcRegNum) & 0xf;
72 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000073
Chris Lattnerf58d0072010-02-10 06:41:02 +000074 void EmitByte(unsigned char C, unsigned &CurByte, raw_ostream &OS) const {
Chris Lattner6794f9b2010-02-03 21:43:43 +000075 OS << (char)C;
Chris Lattnerf58d0072010-02-10 06:41:02 +000076 ++CurByte;
Chris Lattnerf914be02010-02-03 21:24:49 +000077 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000078
Chris Lattnerf58d0072010-02-10 06:41:02 +000079 void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
80 raw_ostream &OS) const {
Chris Lattner4f627ba2010-02-05 01:53:19 +000081 // Output the constant in little endian byte order.
82 for (unsigned i = 0; i != Size; ++i) {
Chris Lattnerf58d0072010-02-10 06:41:02 +000083 EmitByte(Val & 255, CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +000084 Val >>= 8;
85 }
86 }
Chris Lattnerdf84b1a2010-02-05 06:16:07 +000087
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000088 void EmitImmediate(const MCOperand &Disp,
Chris Lattner0055e752010-02-12 22:36:47 +000089 unsigned ImmSize, MCFixupKind FixupKind,
Chris Lattner167842f2010-02-11 06:54:23 +000090 unsigned &CurByte, raw_ostream &OS,
Chris Lattner4ad96052010-02-12 23:00:36 +000091 SmallVectorImpl<MCFixup> &Fixups,
92 int ImmOffset = 0) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000093
Chris Lattner4f627ba2010-02-05 01:53:19 +000094 inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
95 unsigned RM) {
96 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
97 return RM | (RegOpcode << 3) | (Mod << 6);
98 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000099
Chris Lattner4f627ba2010-02-05 01:53:19 +0000100 void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld,
Chris Lattnerf58d0072010-02-10 06:41:02 +0000101 unsigned &CurByte, raw_ostream &OS) const {
102 EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000103 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000104
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000105 void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base,
Chris Lattnerf58d0072010-02-10 06:41:02 +0000106 unsigned &CurByte, raw_ostream &OS) const {
107 // SIB byte is in the same format as the ModRMByte.
108 EmitByte(ModRMByte(SS, Index, Base), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000109 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000110
111
Chris Lattner610c84a2010-02-05 02:18:40 +0000112 void EmitMemModRMByte(const MCInst &MI, unsigned Op,
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000113 unsigned RegOpcodeField,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000114 uint64_t TSFlags, unsigned &CurByte, raw_ostream &OS,
Chris Lattnerde03bd02010-02-10 06:52:12 +0000115 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000116
Daniel Dunbarb311a6b2010-02-09 22:59:55 +0000117 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
118 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000119
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000120 void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000121 const MCInst &MI, const MCInstrDesc &Desc,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000122 raw_ostream &OS) const;
123
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000124 void EmitSegmentOverridePrefix(uint64_t TSFlags, unsigned &CurByte,
125 int MemOperand, const MCInst &MI,
126 raw_ostream &OS) const;
127
Chris Lattner9f034c12010-07-08 22:28:12 +0000128 void EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000129 const MCInst &MI, const MCInstrDesc &Desc,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000130 raw_ostream &OS) const;
Chris Lattnerf914be02010-02-03 21:24:49 +0000131};
132
133} // end anonymous namespace
134
135
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000136MCCodeEmitter *llvm::createX86MCCodeEmitter(const MCInstrInfo &MCII,
137 const MCSubtargetInfo &STI,
138 MCContext &Ctx) {
139 return new X86MCCodeEmitter(MCII, STI, Ctx);
Chris Lattner6794f9b2010-02-03 21:43:43 +0000140}
141
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000142/// isDisp8 - Return true if this signed displacement fits in a 8-bit
143/// sign-extended field.
Chris Lattner610c84a2010-02-05 02:18:40 +0000144static bool isDisp8(int Value) {
145 return Value == (signed char)Value;
146}
147
Chris Lattner0055e752010-02-12 22:36:47 +0000148/// getImmFixupKind - Return the appropriate fixup kind to use for an immediate
149/// in an instruction with the specified TSFlags.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000150static MCFixupKind getImmFixupKind(uint64_t TSFlags) {
Chris Lattner0055e752010-02-12 22:36:47 +0000151 unsigned Size = X86II::getSizeOfImm(TSFlags);
152 bool isPCRel = X86II::isImmPCRel(TSFlags);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000153
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000154 return MCFixup::getKindForSize(Size, isPCRel);
Chris Lattner0055e752010-02-12 22:36:47 +0000155}
156
Chris Lattnera4e1c742010-09-29 03:33:25 +0000157/// Is32BitMemOperand - Return true if the specified instruction with a memory
158/// operand should emit the 0x67 prefix byte in 64-bit mode due to a 32-bit
159/// memory operand. Op specifies the operand # of the memoperand.
160static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) {
161 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
162 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000163
Evan Cheng7e763d82011-07-25 18:43:53 +0000164 if ((BaseReg.getReg() != 0 &&
165 X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) ||
166 (IndexReg.getReg() != 0 &&
167 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg())))
Chris Lattnera4e1c742010-09-29 03:33:25 +0000168 return true;
169 return false;
170}
Chris Lattner0055e752010-02-12 22:36:47 +0000171
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000172/// StartsWithGlobalOffsetTable - Check if this expression starts with
173/// _GLOBAL_OFFSET_TABLE_ and if it is of the form
174/// _GLOBAL_OFFSET_TABLE_-symbol. This is needed to support PIC on ELF
175/// i386 as _GLOBAL_OFFSET_TABLE_ is magical. We check only simple case that
Rafael Espindola89f66132010-10-20 16:46:08 +0000176/// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start
177/// of a binary expression.
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000178enum GlobalOffsetTableExprKind {
179 GOT_None,
180 GOT_Normal,
181 GOT_SymDiff
182};
183static GlobalOffsetTableExprKind
184StartsWithGlobalOffsetTable(const MCExpr *Expr) {
185 const MCExpr *RHS = 0;
Rafael Espindola89f66132010-10-20 16:46:08 +0000186 if (Expr->getKind() == MCExpr::Binary) {
187 const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr);
188 Expr = BE->getLHS();
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000189 RHS = BE->getRHS();
Rafael Espindola89f66132010-10-20 16:46:08 +0000190 }
191
192 if (Expr->getKind() != MCExpr::SymbolRef)
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000193 return GOT_None;
Rafael Espindola89f66132010-10-20 16:46:08 +0000194
195 const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
196 const MCSymbol &S = Ref->getSymbol();
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000197 if (S.getName() != "_GLOBAL_OFFSET_TABLE_")
198 return GOT_None;
199 if (RHS && RHS->getKind() == MCExpr::SymbolRef)
200 return GOT_SymDiff;
201 return GOT_Normal;
Rafael Espindola89f66132010-10-20 16:46:08 +0000202}
203
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000204void X86MCCodeEmitter::
Chris Lattner0055e752010-02-12 22:36:47 +0000205EmitImmediate(const MCOperand &DispOp, unsigned Size, MCFixupKind FixupKind,
Chris Lattner167842f2010-02-11 06:54:23 +0000206 unsigned &CurByte, raw_ostream &OS,
Chris Lattner4ad96052010-02-12 23:00:36 +0000207 SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
Rafael Espindola3c7cab12010-11-23 07:20:12 +0000208 const MCExpr *Expr = NULL;
Chris Lattnera725d782010-02-10 06:30:00 +0000209 if (DispOp.isImm()) {
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +0000210 // If this is a simple integer displacement that doesn't require a
211 // relocation, emit it now.
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000212 if (FixupKind != FK_PCRel_1 &&
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +0000213 FixupKind != FK_PCRel_2 &&
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000214 FixupKind != FK_PCRel_4) {
Rafael Espindola3c7cab12010-11-23 07:20:12 +0000215 EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS);
216 return;
217 }
218 Expr = MCConstantExpr::Create(DispOp.getImm(), Ctx);
219 } else {
220 Expr = DispOp.getExpr();
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000221 }
Chris Lattnerf58d0072010-02-10 06:41:02 +0000222
Chris Lattner4ad96052010-02-12 23:00:36 +0000223 // If we have an immoffset, add it to the expression.
Eli Friedmanae60b6b2011-07-20 19:36:11 +0000224 if ((FixupKind == FK_Data_4 ||
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000225 FixupKind == MCFixupKind(X86::reloc_signed_4byte))) {
226 GlobalOffsetTableExprKind Kind = StartsWithGlobalOffsetTable(Expr);
227 if (Kind != GOT_None) {
228 assert(ImmOffset == 0);
Rafael Espindola800fd352010-10-24 17:35:42 +0000229
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000230 FixupKind = MCFixupKind(X86::reloc_global_offset_table);
231 if (Kind == GOT_Normal)
232 ImmOffset = CurByte;
233 }
Rafael Espindola89f66132010-10-20 16:46:08 +0000234 }
235
Chris Lattner4964ef82010-02-16 05:03:17 +0000236 // If the fixup is pc-relative, we need to bias the value to be relative to
237 // the start of the field, not the end of the field.
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000238 if (FixupKind == FK_PCRel_4 ||
Daniel Dunbar2ca11082010-03-18 21:53:54 +0000239 FixupKind == MCFixupKind(X86::reloc_riprel_4byte) ||
240 FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load))
Chris Lattner4964ef82010-02-16 05:03:17 +0000241 ImmOffset -= 4;
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000242 if (FixupKind == FK_PCRel_2)
Chris Lattner05ea2a42010-07-07 22:35:13 +0000243 ImmOffset -= 2;
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000244 if (FixupKind == FK_PCRel_1)
Chris Lattner4964ef82010-02-16 05:03:17 +0000245 ImmOffset -= 1;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000246
Chris Lattner1e827fd2010-02-12 23:24:09 +0000247 if (ImmOffset)
Chris Lattner4964ef82010-02-16 05:03:17 +0000248 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(ImmOffset, Ctx),
Chris Lattner1e827fd2010-02-12 23:24:09 +0000249 Ctx);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000250
Chris Lattnerde03bd02010-02-10 06:52:12 +0000251 // Emit a symbolic constant as a fixup and 4 zeros.
Chris Lattner4ad96052010-02-12 23:00:36 +0000252 Fixups.push_back(MCFixup::Create(CurByte, Expr, FixupKind));
Chris Lattner167842f2010-02-11 06:54:23 +0000253 EmitConstant(0, Size, CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000254}
255
Chris Lattner610c84a2010-02-05 02:18:40 +0000256void X86MCCodeEmitter::EmitMemModRMByte(const MCInst &MI, unsigned Op,
257 unsigned RegOpcodeField,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000258 uint64_t TSFlags, unsigned &CurByte,
Chris Lattnerde03bd02010-02-10 06:52:12 +0000259 raw_ostream &OS,
260 SmallVectorImpl<MCFixup> &Fixups) const{
Chris Lattnera4e1c742010-09-29 03:33:25 +0000261 const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp);
262 const MCOperand &Base = MI.getOperand(Op+X86::AddrBaseReg);
263 const MCOperand &Scale = MI.getOperand(Op+X86::AddrScaleAmt);
264 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Chris Lattner610c84a2010-02-05 02:18:40 +0000265 unsigned BaseReg = Base.getReg();
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000266
Chris Lattnerd1832032010-02-12 22:47:55 +0000267 // Handle %rip relative addressing.
268 if (BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000269 assert(is64BitMode() && "Rip-relative addressing requires 64-bit mode");
Eric Christopher6ab55c52010-06-08 22:57:33 +0000270 assert(IndexReg.getReg() == 0 && "Invalid rip-relative address");
Chris Lattnerd1832032010-02-12 22:47:55 +0000271 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000272
Chris Lattnera3a66b22010-03-18 18:10:56 +0000273 unsigned FixupKind = X86::reloc_riprel_4byte;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000274
Chris Lattnera3a66b22010-03-18 18:10:56 +0000275 // movq loads are handled with a special relocation form which allows the
276 // linker to eliminate some loads for GOT references which end up in the
277 // same linkage unit.
Jakob Stoklund Olesenaec74532010-10-12 17:15:00 +0000278 if (MI.getOpcode() == X86::MOV64rm)
Chris Lattnera3a66b22010-03-18 18:10:56 +0000279 FixupKind = X86::reloc_riprel_4byte_movq_load;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000280
Chris Lattner4ad96052010-02-12 23:00:36 +0000281 // rip-relative addressing is actually relative to the *next* instruction.
282 // Since an immediate can follow the mod/rm byte for an instruction, this
283 // means that we need to bias the immediate field of the instruction with
284 // the size of the immediate field. If we have this case, add it into the
285 // expression to emit.
286 int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000287
Chris Lattnera3a66b22010-03-18 18:10:56 +0000288 EmitImmediate(Disp, 4, MCFixupKind(FixupKind),
Chris Lattner4ad96052010-02-12 23:00:36 +0000289 CurByte, OS, Fixups, -ImmSize);
Chris Lattnerd1832032010-02-12 22:47:55 +0000290 return;
291 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000292
Chris Lattnerd1832032010-02-12 22:47:55 +0000293 unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000294
Chris Lattner8aef06f2010-02-09 21:57:34 +0000295 // Determine whether a SIB byte is needed.
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000296 // If no BaseReg, issue a RIP relative instruction only if the MCE can
Chris Lattner610c84a2010-02-05 02:18:40 +0000297 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
298 // 2-7) and absolute references.
Chris Lattner5a4ec872010-02-11 08:41:21 +0000299
Chris Lattner8aef06f2010-02-09 21:57:34 +0000300 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000301 IndexReg.getReg() == 0 &&
Chris Lattner5a4ec872010-02-11 08:41:21 +0000302 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
303 // encode to an R/M value of 4, which indicates that a SIB byte is
304 // present.
305 BaseRegNo != N86::ESP &&
Chris Lattner8aef06f2010-02-09 21:57:34 +0000306 // If there is no base register and we're in 64-bit mode, we need a SIB
307 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000308 (!is64BitMode() || BaseReg != 0)) {
Chris Lattner8aef06f2010-02-09 21:57:34 +0000309
Chris Lattnerd1832032010-02-12 22:47:55 +0000310 if (BaseReg == 0) { // [disp32] in X86-32 mode
Chris Lattnerf58d0072010-02-10 06:41:02 +0000311 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Chris Lattner0055e752010-02-12 22:36:47 +0000312 EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000313 return;
Chris Lattner610c84a2010-02-05 02:18:40 +0000314 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000315
Chris Lattner8aef06f2010-02-09 21:57:34 +0000316 // If the base is not EBP/ESP and there is no displacement, use simple
317 // indirect register encoding, this handles addresses like [EAX]. The
318 // encoding for [EBP] with no displacement means [disp32] so we handle it
319 // by emitting a displacement of 0 below.
Chris Lattnera725d782010-02-10 06:30:00 +0000320 if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerf58d0072010-02-10 06:41:02 +0000321 EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000322 return;
323 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000324
Chris Lattner8aef06f2010-02-09 21:57:34 +0000325 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
Chris Lattnera725d782010-02-10 06:30:00 +0000326 if (Disp.isImm() && isDisp8(Disp.getImm())) {
Chris Lattnerf58d0072010-02-10 06:41:02 +0000327 EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattner0055e752010-02-12 22:36:47 +0000328 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000329 return;
330 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000331
Chris Lattner8aef06f2010-02-09 21:57:34 +0000332 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
Chris Lattnerf58d0072010-02-10 06:41:02 +0000333 EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +0000334 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS,
335 Fixups);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000336 return;
Chris Lattner610c84a2010-02-05 02:18:40 +0000337 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000338
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000339 // We need a SIB byte, so start by outputting the ModR/M byte first
340 assert(IndexReg.getReg() != X86::ESP &&
341 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000342
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000343 bool ForceDisp32 = false;
344 bool ForceDisp8 = false;
345 if (BaseReg == 0) {
346 // If there is no base register, we emit the special case SIB byte with
347 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000348 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000349 ForceDisp32 = true;
Chris Lattnera725d782010-02-10 06:30:00 +0000350 } else if (!Disp.isImm()) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000351 // Emit the normal disp32 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000352 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000353 ForceDisp32 = true;
Chris Lattnerb3f659c2010-03-18 20:04:36 +0000354 } else if (Disp.getImm() == 0 &&
355 // Base reg can't be anything that ends up with '5' as the base
356 // reg, it is the magic [*] nomenclature that indicates no base.
357 BaseRegNo != N86::EBP) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000358 // Emit no displacement ModR/M byte
Chris Lattnerf58d0072010-02-10 06:41:02 +0000359 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattnera725d782010-02-10 06:30:00 +0000360 } else if (isDisp8(Disp.getImm())) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000361 // Emit the disp8 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000362 EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000363 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
364 } else {
365 // Emit the normal disp32 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000366 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000367 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000368
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000369 // Calculate what the SS field value should be...
Jeffrey Yasskin6381c012011-07-27 06:22:51 +0000370 static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 };
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000371 unsigned SS = SSTable[Scale.getImm()];
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000372
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000373 if (BaseReg == 0) {
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000374 // Handle the SIB byte for the case where there is no base, see Intel
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000375 // Manual 2A, table 2-7. The displacement has already been output.
376 unsigned IndexRegNo;
377 if (IndexReg.getReg())
378 IndexRegNo = GetX86RegNum(IndexReg);
379 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
380 IndexRegNo = 4;
Chris Lattnerf58d0072010-02-10 06:41:02 +0000381 EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000382 } else {
383 unsigned IndexRegNo;
384 if (IndexReg.getReg())
385 IndexRegNo = GetX86RegNum(IndexReg);
386 else
387 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerf58d0072010-02-10 06:41:02 +0000388 EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000389 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000390
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000391 // Do we need to output a displacement?
392 if (ForceDisp8)
Chris Lattner0055e752010-02-12 22:36:47 +0000393 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattnera725d782010-02-10 06:30:00 +0000394 else if (ForceDisp32 || Disp.getImm() != 0)
Rafael Espindola70d6e0e2010-09-30 03:11:42 +0000395 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS,
396 Fixups);
Chris Lattner610c84a2010-02-05 02:18:40 +0000397}
398
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000399/// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix
400/// called VEX.
401void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000402 int MemOperand, const MCInst &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000403 const MCInstrDesc &Desc,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000404 raw_ostream &OS) const {
Craig Topperaea148c2011-10-16 07:55:05 +0000405 bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V;
406 bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3;
Bruno Cardoso Lopes4398fd72010-06-24 20:48:23 +0000407
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000408 // VEX_R: opcode externsion equivalent to REX.R in
409 // 1's complement (inverted) form
410 //
411 // 1: Same as REX_R=0 (must be 1 in 32-bit mode)
412 // 0: Same as REX_R=1 (64 bit mode only)
413 //
414 unsigned char VEX_R = 0x1;
415
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000416 // VEX_X: equivalent to REX.X, only used when a
417 // register is used for index in SIB Byte.
418 //
419 // 1: Same as REX.X=0 (must be 1 in 32-bit mode)
420 // 0: Same as REX.X=1 (64-bit mode only)
421 unsigned char VEX_X = 0x1;
422
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000423 // VEX_B:
424 //
425 // 1: Same as REX_B=0 (ignored in 32-bit mode)
426 // 0: Same as REX_B=1 (64 bit mode only)
427 //
428 unsigned char VEX_B = 0x1;
429
430 // VEX_W: opcode specific (use like REX.W, or used for
431 // opcode extension, or ignored, depending on the opcode byte)
432 unsigned char VEX_W = 0;
433
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000434 // XOP_W: opcode specific, same bit as VEX_W, but used to
435 // swap operand 3 and 4 for FMA4 and XOP instructions
436 unsigned char XOP_W = 0;
437
Jan Sjödin6dd24882011-12-12 19:12:26 +0000438 // XOP: Use XOP prefix byte 0x8f instead of VEX.
439 unsigned char XOP = 0;
440
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000441 // VEX_5M (VEX m-mmmmm field):
442 //
443 // 0b00000: Reserved for future use
444 // 0b00001: implied 0F leading opcode
445 // 0b00010: implied 0F 38 leading opcode bytes
446 // 0b00011: implied 0F 3A leading opcode bytes
447 // 0b00100-0b11111: Reserved for future use
Jan Sjödin6dd24882011-12-12 19:12:26 +0000448 // 0b01000: XOP map select - 08h instructions with imm byte
449 // 0b10001: XOP map select - 09h instructions with no imm byte
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000450 unsigned char VEX_5M = 0x1;
451
452 // VEX_4V (VEX vvvv field): a register specifier
453 // (in 1's complement form) or 1111 if unused.
454 unsigned char VEX_4V = 0xf;
455
456 // VEX_L (Vector Length):
457 //
458 // 0: scalar or 128-bit vector
459 // 1: 256-bit vector
460 //
461 unsigned char VEX_L = 0;
462
463 // VEX_PP: opcode extension providing equivalent
464 // functionality of a SIMD prefix
465 //
466 // 0b00: None
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000467 // 0b01: 66
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000468 // 0b10: F3
469 // 0b11: F2
470 //
471 unsigned char VEX_PP = 0;
472
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000473 // Encode the operand size opcode prefix as needed.
474 if (TSFlags & X86II::OpSize)
475 VEX_PP = 0x01;
476
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000477 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_W)
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000478 VEX_W = 1;
479
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000480 if ((TSFlags >> X86II::VEXShift) & X86II::XOP_W)
481 XOP_W = 1;
482
Jan Sjödin6dd24882011-12-12 19:12:26 +0000483 if ((TSFlags >> X86II::VEXShift) & X86II::XOP)
484 XOP = 1;
485
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000486 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_L)
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000487 VEX_L = 1;
488
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000489 switch (TSFlags & X86II::Op0Mask) {
490 default: assert(0 && "Invalid prefix!");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000491 case X86II::T8: // 0F 38
492 VEX_5M = 0x2;
493 break;
494 case X86II::TA: // 0F 3A
495 VEX_5M = 0x3;
496 break;
Craig Topper96fa5972011-10-16 16:50:08 +0000497 case X86II::T8XS: // F3 0F 38
498 VEX_PP = 0x2;
499 VEX_5M = 0x2;
500 break;
501 case X86II::T8XD: // F2 0F 38
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000502 VEX_PP = 0x3;
503 VEX_5M = 0x2;
504 break;
Craig Topper980d5982011-10-23 07:34:00 +0000505 case X86II::TAXD: // F2 0F 3A
506 VEX_PP = 0x3;
507 VEX_5M = 0x3;
508 break;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000509 case X86II::XS: // F3 0F
510 VEX_PP = 0x2;
511 break;
512 case X86II::XD: // F2 0F
513 VEX_PP = 0x3;
514 break;
Jan Sjödin6dd24882011-12-12 19:12:26 +0000515 case X86II::XOP8:
516 VEX_5M = 0x8;
517 break;
518 case X86II::XOP9:
519 VEX_5M = 0x9;
520 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000521 case X86II::A6: // Bypass: Not used by VEX
522 case X86II::A7: // Bypass: Not used by VEX
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000523 case X86II::TB: // Bypass: Not used by VEX
524 case 0:
525 break; // No prefix!
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000526 }
527
Jan Sjödin6dd24882011-12-12 19:12:26 +0000528
Bruno Cardoso Lopes792e9062010-07-09 18:27:43 +0000529 // Set the vector length to 256-bit if YMM0-YMM15 is used
530 for (unsigned i = 0; i != MI.getNumOperands(); ++i) {
531 if (!MI.getOperand(i).isReg())
532 continue;
533 unsigned SrcReg = MI.getOperand(i).getReg();
534 if (SrcReg >= X86::YMM0 && SrcReg <= X86::YMM15)
535 VEX_L = 1;
536 }
537
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000538 // Classify VEX_B, VEX_4V, VEX_R, VEX_X
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000539 unsigned CurOp = 0;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000540 switch (TSFlags & X86II::FormMask) {
541 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000542 case X86II::MRMDestMem: {
543 // MRMDestMem instructions forms:
544 // MemAddr, src1(ModR/M)
545 // MemAddr, src1(VEX_4V), src2(ModR/M)
546 // MemAddr, src1(ModR/M), imm8
547 //
548 if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrBaseReg).getReg()))
549 VEX_B = 0x0;
550 if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrIndexReg).getReg()))
551 VEX_X = 0x0;
552
553 CurOp = X86::AddrNumOperands;
554 if (HasVEX_4V)
555 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
556
557 const MCOperand &MO = MI.getOperand(CurOp);
558 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
559 VEX_R = 0x0;
560 break;
561 }
Craig Topper27ad1252011-10-15 20:46:47 +0000562 case X86II::MRMSrcMem:
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000563 // MRMSrcMem instructions forms:
564 // src1(ModR/M), MemAddr
565 // src1(ModR/M), src2(VEX_4V), MemAddr
566 // src1(ModR/M), MemAddr, imm8
567 // src1(ModR/M), MemAddr, src2(VEX_I8IMM)
568 //
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000569 // FMA4:
570 // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
571 // dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M),
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000572 if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
573 VEX_R = 0x0;
574
Craig Topperaea148c2011-10-16 07:55:05 +0000575 if (HasVEX_4V)
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000576 VEX_4V = getVEXRegisterEncoding(MI, 1);
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000577
578 if (X86II::isX86_64ExtendedReg(
Craig Topper27ad1252011-10-15 20:46:47 +0000579 MI.getOperand(MemOperand+X86::AddrBaseReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000580 VEX_B = 0x0;
581 if (X86II::isX86_64ExtendedReg(
Craig Topper27ad1252011-10-15 20:46:47 +0000582 MI.getOperand(MemOperand+X86::AddrIndexReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000583 VEX_X = 0x0;
Craig Topper25ea4e52011-10-16 03:51:13 +0000584
Craig Topperaea148c2011-10-16 07:55:05 +0000585 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000586 VEX_4V = getVEXRegisterEncoding(MI, X86::AddrNumOperands+1);
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000587 break;
Bruno Cardoso Lopes30689a32010-06-29 20:35:48 +0000588 case X86II::MRM0m: case X86II::MRM1m:
589 case X86II::MRM2m: case X86II::MRM3m:
590 case X86II::MRM4m: case X86II::MRM5m:
Craig Topper27ad1252011-10-15 20:46:47 +0000591 case X86II::MRM6m: case X86II::MRM7m: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000592 // MRM[0-9]m instructions forms:
593 // MemAddr
Craig Topper27ad1252011-10-15 20:46:47 +0000594 // src1(VEX_4V), MemAddr
595 if (HasVEX_4V)
596 VEX_4V = getVEXRegisterEncoding(MI, 0);
597
598 if (X86II::isX86_64ExtendedReg(
599 MI.getOperand(MemOperand+X86::AddrBaseReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000600 VEX_B = 0x0;
Craig Topper27ad1252011-10-15 20:46:47 +0000601 if (X86II::isX86_64ExtendedReg(
602 MI.getOperand(MemOperand+X86::AddrIndexReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000603 VEX_X = 0x0;
604 break;
Craig Topper27ad1252011-10-15 20:46:47 +0000605 }
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000606 case X86II::MRMSrcReg:
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000607 // MRMSrcReg instructions forms:
608 // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
609 // dst(ModR/M), src1(ModR/M)
610 // dst(ModR/M), src1(ModR/M), imm8
611 //
612 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000613 VEX_R = 0x0;
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000614 CurOp++;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000615
Craig Topperaea148c2011-10-16 07:55:05 +0000616 if (HasVEX_4V)
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000617 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
618 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
619 VEX_B = 0x0;
Craig Topper25ea4e52011-10-16 03:51:13 +0000620 CurOp++;
Craig Topperaea148c2011-10-16 07:55:05 +0000621 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000622 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000623 break;
624 case X86II::MRMDestReg:
625 // MRMDestReg instructions forms:
626 // dst(ModR/M), src(ModR/M)
627 // dst(ModR/M), src(ModR/M), imm8
628 if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
629 VEX_B = 0x0;
630 if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg()))
631 VEX_R = 0x0;
632 break;
633 case X86II::MRM0r: case X86II::MRM1r:
634 case X86II::MRM2r: case X86II::MRM3r:
635 case X86II::MRM4r: case X86II::MRM5r:
636 case X86II::MRM6r: case X86II::MRM7r:
637 // MRM0r-MRM7r instructions forms:
638 // dst(VEX_4V), src(ModR/M), imm8
639 VEX_4V = getVEXRegisterEncoding(MI, 0);
640 if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg()))
641 VEX_B = 0x0;
642 break;
643 default: // RawFrm
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +0000644 break;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000645 }
646
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000647 // Emit segment override opcode prefix as needed.
648 EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS);
649
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000650 // VEX opcode prefix can have 2 or 3 bytes
651 //
652 // 3 bytes:
653 // +-----+ +--------------+ +-------------------+
654 // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp |
655 // +-----+ +--------------+ +-------------------+
656 // 2 bytes:
657 // +-----+ +-------------------+
658 // | C5h | | R | vvvv | L | pp |
659 // +-----+ +-------------------+
660 //
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000661 unsigned char LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3);
662
Jan Sjödin6dd24882011-12-12 19:12:26 +0000663 if (VEX_B && VEX_X && !VEX_W && !XOP && (VEX_5M == 1)) { // 2 byte VEX prefix
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000664 EmitByte(0xC5, CurByte, OS);
665 EmitByte(LastByte | (VEX_R << 7), CurByte, OS);
666 return;
667 }
668
669 // 3 byte VEX prefix
Jan Sjödin6dd24882011-12-12 19:12:26 +0000670 EmitByte(XOP ? 0x8F : 0xC4, CurByte, OS);
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000671 EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS);
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000672 EmitByte(LastByte | ((VEX_W | XOP_W) << 7), CurByte, OS);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000673}
674
Chris Lattner58827ff2010-02-05 22:10:22 +0000675/// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64
676/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
677/// size, and 3) use of X86-64 extended registers.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000678static unsigned DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000679 const MCInstrDesc &Desc) {
Chris Lattner52413812010-02-11 22:39:10 +0000680 unsigned REX = 0;
Chris Lattner58827ff2010-02-05 22:10:22 +0000681 if (TSFlags & X86II::REX_W)
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000682 REX |= 1 << 3; // set REX.W
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000683
Chris Lattner58827ff2010-02-05 22:10:22 +0000684 if (MI.getNumOperands() == 0) return REX;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000685
Chris Lattner58827ff2010-02-05 22:10:22 +0000686 unsigned NumOps = MI.getNumOperands();
687 // FIXME: MCInst should explicitize the two-addrness.
688 bool isTwoAddr = NumOps > 1 &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000689 Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000690
Chris Lattner58827ff2010-02-05 22:10:22 +0000691 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
692 unsigned i = isTwoAddr ? 1 : 0;
693 for (; i != NumOps; ++i) {
694 const MCOperand &MO = MI.getOperand(i);
695 if (!MO.isReg()) continue;
696 unsigned Reg = MO.getReg();
Evan Cheng7e763d82011-07-25 18:43:53 +0000697 if (!X86II::isX86_64NonExtLowByteReg(Reg)) continue;
Chris Lattnera60af092010-02-05 22:48:33 +0000698 // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything
699 // that returns non-zero.
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000700 REX |= 0x40; // REX fixed encoding prefix
Chris Lattner58827ff2010-02-05 22:10:22 +0000701 break;
702 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000703
Chris Lattner58827ff2010-02-05 22:10:22 +0000704 switch (TSFlags & X86II::FormMask) {
705 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
706 case X86II::MRMSrcReg:
707 if (MI.getOperand(0).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000708 X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000709 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000710 i = isTwoAddr ? 2 : 1;
711 for (; i != NumOps; ++i) {
712 const MCOperand &MO = MI.getOperand(i);
Evan Cheng7e763d82011-07-25 18:43:53 +0000713 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000714 REX |= 1 << 0; // set REX.B
Chris Lattner58827ff2010-02-05 22:10:22 +0000715 }
716 break;
717 case X86II::MRMSrcMem: {
718 if (MI.getOperand(0).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000719 X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000720 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000721 unsigned Bit = 0;
722 i = isTwoAddr ? 2 : 1;
723 for (; i != NumOps; ++i) {
724 const MCOperand &MO = MI.getOperand(i);
725 if (MO.isReg()) {
Evan Cheng7e763d82011-07-25 18:43:53 +0000726 if (X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000727 REX |= 1 << Bit; // set REX.B (Bit=0) and REX.X (Bit=1)
Chris Lattner58827ff2010-02-05 22:10:22 +0000728 Bit++;
729 }
730 }
731 break;
732 }
733 case X86II::MRM0m: case X86II::MRM1m:
734 case X86II::MRM2m: case X86II::MRM3m:
735 case X86II::MRM4m: case X86II::MRM5m:
736 case X86II::MRM6m: case X86II::MRM7m:
737 case X86II::MRMDestMem: {
Chris Lattnerec536272010-07-08 22:41:28 +0000738 unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands);
Chris Lattner58827ff2010-02-05 22:10:22 +0000739 i = isTwoAddr ? 1 : 0;
740 if (NumOps > e && MI.getOperand(e).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000741 X86II::isX86_64ExtendedReg(MI.getOperand(e).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000742 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000743 unsigned Bit = 0;
744 for (; i != e; ++i) {
745 const MCOperand &MO = MI.getOperand(i);
746 if (MO.isReg()) {
Evan Cheng7e763d82011-07-25 18:43:53 +0000747 if (X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000748 REX |= 1 << Bit; // REX.B (Bit=0) and REX.X (Bit=1)
Chris Lattner58827ff2010-02-05 22:10:22 +0000749 Bit++;
750 }
751 }
752 break;
753 }
754 default:
755 if (MI.getOperand(0).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000756 X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000757 REX |= 1 << 0; // set REX.B
Chris Lattner58827ff2010-02-05 22:10:22 +0000758 i = isTwoAddr ? 2 : 1;
759 for (unsigned e = NumOps; i != e; ++i) {
760 const MCOperand &MO = MI.getOperand(i);
Evan Cheng7e763d82011-07-25 18:43:53 +0000761 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000762 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000763 }
764 break;
765 }
766 return REX;
767}
Chris Lattner6794f9b2010-02-03 21:43:43 +0000768
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000769/// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed
770void X86MCCodeEmitter::EmitSegmentOverridePrefix(uint64_t TSFlags,
771 unsigned &CurByte, int MemOperand,
772 const MCInst &MI,
Chris Lattnercb948d32010-07-04 22:56:10 +0000773 raw_ostream &OS) const {
Chris Lattner223084d2010-02-03 21:57:59 +0000774 switch (TSFlags & X86II::SegOvrMask) {
Chris Lattner6794f9b2010-02-03 21:43:43 +0000775 default: assert(0 && "Invalid segment!");
Chris Lattner9f034c12010-07-08 22:28:12 +0000776 case 0:
777 // No segment override, check for explicit one on memory operand.
Chris Lattnerf4693072010-07-08 23:46:44 +0000778 if (MemOperand != -1) { // If the instruction has a memory operand.
Chris Lattnerec536272010-07-08 22:41:28 +0000779 switch (MI.getOperand(MemOperand+X86::AddrSegmentReg).getReg()) {
Chris Lattner9f034c12010-07-08 22:28:12 +0000780 default: assert(0 && "Unknown segment register!");
781 case 0: break;
782 case X86::CS: EmitByte(0x2E, CurByte, OS); break;
783 case X86::SS: EmitByte(0x36, CurByte, OS); break;
784 case X86::DS: EmitByte(0x3E, CurByte, OS); break;
785 case X86::ES: EmitByte(0x26, CurByte, OS); break;
786 case X86::FS: EmitByte(0x64, CurByte, OS); break;
787 case X86::GS: EmitByte(0x65, CurByte, OS); break;
788 }
789 }
790 break;
Chris Lattner6794f9b2010-02-03 21:43:43 +0000791 case X86II::FS:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000792 EmitByte(0x64, CurByte, OS);
Chris Lattner6794f9b2010-02-03 21:43:43 +0000793 break;
794 case X86II::GS:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000795 EmitByte(0x65, CurByte, OS);
Chris Lattner6794f9b2010-02-03 21:43:43 +0000796 break;
797 }
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000798}
799
800/// EmitOpcodePrefix - Emit all instruction prefixes prior to the opcode.
801///
802/// MemOperand is the operand # of the start of a memory operand if present. If
803/// Not present, it is -1.
804void X86MCCodeEmitter::EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
805 int MemOperand, const MCInst &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000806 const MCInstrDesc &Desc,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000807 raw_ostream &OS) const {
808
809 // Emit the lock opcode prefix as needed.
810 if (TSFlags & X86II::LOCK)
811 EmitByte(0xF0, CurByte, OS);
812
813 // Emit segment override opcode prefix as needed.
814 EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000815
Chris Lattner223084d2010-02-03 21:57:59 +0000816 // Emit the repeat opcode prefix as needed.
817 if ((TSFlags & X86II::Op0Mask) == X86II::REP)
Chris Lattnerf58d0072010-02-10 06:41:02 +0000818 EmitByte(0xF3, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000819
Chris Lattner223084d2010-02-03 21:57:59 +0000820 // Emit the address size opcode prefix as needed.
Chris Lattnera4e1c742010-09-29 03:33:25 +0000821 if ((TSFlags & X86II::AdSize) ||
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000822 (MemOperand != -1 && is64BitMode() && Is32BitMemOperand(MI, MemOperand)))
Chris Lattnerf58d0072010-02-10 06:41:02 +0000823 EmitByte(0x67, CurByte, OS);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000824
Chris Lattner5da7f9f2010-09-29 03:43:43 +0000825 // Emit the operand size opcode prefix as needed.
826 if (TSFlags & X86II::OpSize)
827 EmitByte(0x66, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000828
Chris Lattner223084d2010-02-03 21:57:59 +0000829 bool Need0FPrefix = false;
830 switch (TSFlags & X86II::Op0Mask) {
831 default: assert(0 && "Invalid prefix!");
832 case 0: break; // No prefix!
833 case X86II::REP: break; // already handled.
834 case X86II::TB: // Two-byte opcode prefix
835 case X86II::T8: // 0F 38
836 case X86II::TA: // 0F 3A
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000837 case X86II::A6: // 0F A6
838 case X86II::A7: // 0F A7
Chris Lattner223084d2010-02-03 21:57:59 +0000839 Need0FPrefix = true;
840 break;
Craig Topper96fa5972011-10-16 16:50:08 +0000841 case X86II::T8XS: // F3 0F 38
842 EmitByte(0xF3, CurByte, OS);
843 Need0FPrefix = true;
844 break;
845 case X86II::T8XD: // F2 0F 38
Chris Lattnerf58d0072010-02-10 06:41:02 +0000846 EmitByte(0xF2, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000847 Need0FPrefix = true;
848 break;
Craig Topper980d5982011-10-23 07:34:00 +0000849 case X86II::TAXD: // F2 0F 3A
850 EmitByte(0xF2, CurByte, OS);
851 Need0FPrefix = true;
852 break;
Chris Lattner223084d2010-02-03 21:57:59 +0000853 case X86II::XS: // F3 0F
Chris Lattnerf58d0072010-02-10 06:41:02 +0000854 EmitByte(0xF3, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000855 Need0FPrefix = true;
856 break;
857 case X86II::XD: // F2 0F
Chris Lattnerf58d0072010-02-10 06:41:02 +0000858 EmitByte(0xF2, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000859 Need0FPrefix = true;
860 break;
Chris Lattnerf58d0072010-02-10 06:41:02 +0000861 case X86II::D8: EmitByte(0xD8, CurByte, OS); break;
862 case X86II::D9: EmitByte(0xD9, CurByte, OS); break;
863 case X86II::DA: EmitByte(0xDA, CurByte, OS); break;
864 case X86II::DB: EmitByte(0xDB, CurByte, OS); break;
865 case X86II::DC: EmitByte(0xDC, CurByte, OS); break;
866 case X86II::DD: EmitByte(0xDD, CurByte, OS); break;
867 case X86II::DE: EmitByte(0xDE, CurByte, OS); break;
868 case X86II::DF: EmitByte(0xDF, CurByte, OS); break;
Chris Lattner223084d2010-02-03 21:57:59 +0000869 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000870
Chris Lattner223084d2010-02-03 21:57:59 +0000871 // Handle REX prefix.
Chris Lattner58827ff2010-02-05 22:10:22 +0000872 // FIXME: Can this come before F2 etc to simplify emission?
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000873 if (is64BitMode()) {
Chris Lattner58827ff2010-02-05 22:10:22 +0000874 if (unsigned REX = DetermineREXPrefix(MI, TSFlags, Desc))
Chris Lattnerf58d0072010-02-10 06:41:02 +0000875 EmitByte(0x40 | REX, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000876 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000877
Chris Lattner223084d2010-02-03 21:57:59 +0000878 // 0x0F escape code must be emitted just before the opcode.
879 if (Need0FPrefix)
Chris Lattnerf58d0072010-02-10 06:41:02 +0000880 EmitByte(0x0F, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000881
Chris Lattner223084d2010-02-03 21:57:59 +0000882 // FIXME: Pull this up into previous switch if REX can be moved earlier.
883 switch (TSFlags & X86II::Op0Mask) {
Craig Topper96fa5972011-10-16 16:50:08 +0000884 case X86II::T8XS: // F3 0F 38
885 case X86II::T8XD: // F2 0F 38
Chris Lattner223084d2010-02-03 21:57:59 +0000886 case X86II::T8: // 0F 38
Chris Lattnerf58d0072010-02-10 06:41:02 +0000887 EmitByte(0x38, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000888 break;
Craig Topper980d5982011-10-23 07:34:00 +0000889 case X86II::TAXD: // F2 0F 3A
Chris Lattner223084d2010-02-03 21:57:59 +0000890 case X86II::TA: // 0F 3A
Chris Lattnerf58d0072010-02-10 06:41:02 +0000891 EmitByte(0x3A, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000892 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000893 case X86II::A6: // 0F A6
894 EmitByte(0xA6, CurByte, OS);
895 break;
896 case X86II::A7: // 0F A7
897 EmitByte(0xA7, CurByte, OS);
898 break;
Chris Lattner223084d2010-02-03 21:57:59 +0000899 }
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000900}
901
902void X86MCCodeEmitter::
903EncodeInstruction(const MCInst &MI, raw_ostream &OS,
904 SmallVectorImpl<MCFixup> &Fixups) const {
905 unsigned Opcode = MI.getOpcode();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000906 const MCInstrDesc &Desc = MCII.get(Opcode);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000907 uint64_t TSFlags = Desc.TSFlags;
908
Chris Lattner061d70a2010-07-09 00:17:50 +0000909 // Pseudo instructions don't get encoded.
910 if ((TSFlags & X86II::FormMask) == X86II::Pseudo)
911 return;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000912
Chris Lattner9f034c12010-07-08 22:28:12 +0000913 // If this is a two-address instruction, skip one of the register operands.
914 // FIXME: This should be handled during MCInst lowering.
915 unsigned NumOps = Desc.getNumOperands();
916 unsigned CurOp = 0;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000917 if (NumOps > 1 && Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1)
Chris Lattner9f034c12010-07-08 22:28:12 +0000918 ++CurOp;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000919 else if (NumOps > 2 && Desc.getOperandConstraint(NumOps-1, MCOI::TIED_TO)== 0)
Chris Lattner9f034c12010-07-08 22:28:12 +0000920 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
921 --NumOps;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000922
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000923 // Keep track of the current byte being emitted.
924 unsigned CurByte = 0;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000925
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000926 // Is this instruction encoded using the AVX VEX prefix?
Craig Topperaea148c2011-10-16 07:55:05 +0000927 bool HasVEXPrefix = (TSFlags >> X86II::VEXShift) & X86II::VEX;
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000928
929 // It uses the VEX.VVVV field?
Craig Topperaea148c2011-10-16 07:55:05 +0000930 bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V;
931 bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3;
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000932 bool HasXOP_W = (TSFlags >> X86II::VEXShift) & X86II::XOP_W;
933 unsigned XOP_W_I8IMMOperand = 2;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000934
Chris Lattner9f034c12010-07-08 22:28:12 +0000935 // Determine where the memory operand starts, if present.
Craig Topper25ea4e52011-10-16 03:51:13 +0000936 int MemoryOperand = X86II::getMemoryOperandNo(TSFlags, Opcode);
Chris Lattner9f034c12010-07-08 22:28:12 +0000937 if (MemoryOperand != -1) MemoryOperand += CurOp;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000938
Chris Lattner9f034c12010-07-08 22:28:12 +0000939 if (!HasVEXPrefix)
940 EmitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
941 else
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000942 EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000943
Chris Lattner50324352010-02-05 19:24:13 +0000944 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(TSFlags);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000945
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000946 if ((TSFlags >> X86II::VEXShift) & X86II::Has3DNow0F0FOpcode)
Chris Lattner45270db2010-10-03 18:08:05 +0000947 BaseOpcode = 0x0F; // Weird 3DNow! encoding.
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000948
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000949 unsigned SrcRegNum = 0;
Chris Lattner223084d2010-02-03 21:57:59 +0000950 switch (TSFlags & X86II::FormMask) {
Chris Lattner86bd1942010-02-05 21:34:18 +0000951 case X86II::MRMInitReg:
952 assert(0 && "FIXME: Remove this form when the JIT moves to MCCodeEmitter!");
Chris Lattner610c84a2010-02-05 02:18:40 +0000953 default: errs() << "FORM: " << (TSFlags & X86II::FormMask) << "\n";
Chris Lattner6bb24632010-02-11 07:06:31 +0000954 assert(0 && "Unknown FormMask value in X86MCCodeEmitter!");
Chris Lattner061d70a2010-07-09 00:17:50 +0000955 case X86II::Pseudo:
956 assert(0 && "Pseudo instruction shouldn't be emitted");
Chris Lattner6bb24632010-02-11 07:06:31 +0000957 case X86II::RawFrm:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000958 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000959 break;
Chris Lattnercea0a8d2010-09-17 18:02:29 +0000960 case X86II::RawFrmImm8:
961 EmitByte(BaseOpcode, CurByte, OS);
962 EmitImmediate(MI.getOperand(CurOp++),
963 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
964 CurByte, OS, Fixups);
965 EmitImmediate(MI.getOperand(CurOp++), 1, FK_Data_1, CurByte, OS, Fixups);
966 break;
Chris Lattnerf5477402010-08-19 01:18:43 +0000967 case X86II::RawFrmImm16:
968 EmitByte(BaseOpcode, CurByte, OS);
969 EmitImmediate(MI.getOperand(CurOp++),
970 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
971 CurByte, OS, Fixups);
972 EmitImmediate(MI.getOperand(CurOp++), 2, FK_Data_2, CurByte, OS, Fixups);
973 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000974
Chris Lattner6bb24632010-02-11 07:06:31 +0000975 case X86II::AddRegFrm:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000976 EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000977 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000978
Chris Lattner4f627ba2010-02-05 01:53:19 +0000979 case X86II::MRMDestReg:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000980 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000981 EmitRegModRMByte(MI.getOperand(CurOp),
Chris Lattnerf58d0072010-02-10 06:41:02 +0000982 GetX86RegNum(MI.getOperand(CurOp+1)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000983 CurOp += 2;
Chris Lattner4f627ba2010-02-05 01:53:19 +0000984 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000985
Chris Lattner610c84a2010-02-05 02:18:40 +0000986 case X86II::MRMDestMem:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000987 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000988 SrcRegNum = CurOp + X86::AddrNumOperands;
989
990 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
991 SrcRegNum++;
992
Chris Lattner610c84a2010-02-05 02:18:40 +0000993 EmitMemModRMByte(MI, CurOp,
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000994 GetX86RegNum(MI.getOperand(SrcRegNum)),
Chris Lattner4ad96052010-02-12 23:00:36 +0000995 TSFlags, CurByte, OS, Fixups);
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000996 CurOp = SrcRegNum + 1;
Chris Lattner610c84a2010-02-05 02:18:40 +0000997 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000998
Chris Lattner37166eb2010-02-05 19:04:37 +0000999 case X86II::MRMSrcReg:
Chris Lattnerf58d0072010-02-10 06:41:02 +00001000 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001001 SrcRegNum = CurOp + 1;
1002
Craig Topperaea148c2011-10-16 07:55:05 +00001003 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001004 SrcRegNum++;
1005
Jan Sjödind19760a2011-12-08 14:43:19 +00001006 if(HasXOP_W) // Skip 2nd src (which is encoded in I8IMM)
1007 SrcRegNum++;
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +00001008
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001009 EmitRegModRMByte(MI.getOperand(SrcRegNum),
1010 GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
Jan Sjödind19760a2011-12-08 14:43:19 +00001011
1012 // 2 operands skipped with HasXOP_W, comensate accordingly
1013 CurOp = HasXOP_W ? SrcRegNum : SrcRegNum + 1;
Craig Topperaea148c2011-10-16 07:55:05 +00001014 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +00001015 ++CurOp;
Chris Lattner37166eb2010-02-05 19:04:37 +00001016 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001017
Chris Lattner37166eb2010-02-05 19:04:37 +00001018 case X86II::MRMSrcMem: {
Chris Lattnerec536272010-07-08 22:41:28 +00001019 int AddrOperands = X86::AddrNumOperands;
Chris Lattnere808a782010-06-19 00:34:00 +00001020 unsigned FirstMemOp = CurOp+1;
Craig Topperaea148c2011-10-16 07:55:05 +00001021 if (HasVEX_4V) {
Chris Lattnere808a782010-06-19 00:34:00 +00001022 ++AddrOperands;
1023 ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV).
1024 }
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +00001025 if(HasXOP_W) // Skip second register source (encoded in I8IMM)
1026 ++FirstMemOp;
Chris Lattner37166eb2010-02-05 19:04:37 +00001027
Chris Lattnere808a782010-06-19 00:34:00 +00001028 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001029
Chris Lattnere808a782010-06-19 00:34:00 +00001030 EmitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
Chris Lattner4ad96052010-02-12 23:00:36 +00001031 TSFlags, CurByte, OS, Fixups);
Jan Sjödind19760a2011-12-08 14:43:19 +00001032 CurOp += AddrOperands + 1;
1033 if (HasVEX_4VOp3)
1034 ++CurOp;
Chris Lattner37166eb2010-02-05 19:04:37 +00001035 break;
1036 }
Chris Lattner89f7dff2010-02-05 19:37:31 +00001037
1038 case X86II::MRM0r: case X86II::MRM1r:
1039 case X86II::MRM2r: case X86II::MRM3r:
1040 case X86II::MRM4r: case X86II::MRM5r:
Chris Lattner6bb24632010-02-11 07:06:31 +00001041 case X86II::MRM6r: case X86II::MRM7r:
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +00001042 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
1043 CurOp++;
Chris Lattnerf58d0072010-02-10 06:41:02 +00001044 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner064e9262010-02-12 23:54:57 +00001045 EmitRegModRMByte(MI.getOperand(CurOp++),
1046 (TSFlags & X86II::FormMask)-X86II::MRM0r,
1047 CurByte, OS);
Chris Lattner89f7dff2010-02-05 19:37:31 +00001048 break;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001049 case X86II::MRM0m: case X86II::MRM1m:
1050 case X86II::MRM2m: case X86II::MRM3m:
1051 case X86II::MRM4m: case X86II::MRM5m:
Chris Lattner6bb24632010-02-11 07:06:31 +00001052 case X86II::MRM6m: case X86II::MRM7m:
Craig Topper27ad1252011-10-15 20:46:47 +00001053 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
1054 CurOp++;
Chris Lattnerf58d0072010-02-10 06:41:02 +00001055 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner89f7dff2010-02-05 19:37:31 +00001056 EmitMemModRMByte(MI, CurOp, (TSFlags & X86II::FormMask)-X86II::MRM0m,
Chris Lattner4ad96052010-02-12 23:00:36 +00001057 TSFlags, CurByte, OS, Fixups);
Chris Lattnerec536272010-07-08 22:41:28 +00001058 CurOp += X86::AddrNumOperands;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001059 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +00001060 case X86II::MRM_C1:
1061 EmitByte(BaseOpcode, CurByte, OS);
1062 EmitByte(0xC1, CurByte, OS);
1063 break;
Chris Lattner140caa72010-02-13 00:41:14 +00001064 case X86II::MRM_C2:
1065 EmitByte(BaseOpcode, CurByte, OS);
1066 EmitByte(0xC2, CurByte, OS);
1067 break;
1068 case X86II::MRM_C3:
1069 EmitByte(BaseOpcode, CurByte, OS);
1070 EmitByte(0xC3, CurByte, OS);
1071 break;
1072 case X86II::MRM_C4:
1073 EmitByte(BaseOpcode, CurByte, OS);
1074 EmitByte(0xC4, CurByte, OS);
1075 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +00001076 case X86II::MRM_C8:
1077 EmitByte(BaseOpcode, CurByte, OS);
1078 EmitByte(0xC8, CurByte, OS);
1079 break;
1080 case X86II::MRM_C9:
1081 EmitByte(BaseOpcode, CurByte, OS);
1082 EmitByte(0xC9, CurByte, OS);
1083 break;
1084 case X86II::MRM_E8:
1085 EmitByte(BaseOpcode, CurByte, OS);
1086 EmitByte(0xE8, CurByte, OS);
1087 break;
1088 case X86II::MRM_F0:
1089 EmitByte(BaseOpcode, CurByte, OS);
1090 EmitByte(0xF0, CurByte, OS);
1091 break;
Chris Lattner140caa72010-02-13 00:41:14 +00001092 case X86II::MRM_F8:
1093 EmitByte(BaseOpcode, CurByte, OS);
1094 EmitByte(0xF8, CurByte, OS);
1095 break;
Chris Lattnerf83726f2010-02-13 03:42:24 +00001096 case X86II::MRM_F9:
1097 EmitByte(BaseOpcode, CurByte, OS);
1098 EmitByte(0xF9, CurByte, OS);
1099 break;
Rafael Espindolae3906212011-02-22 00:35:18 +00001100 case X86II::MRM_D0:
1101 EmitByte(BaseOpcode, CurByte, OS);
1102 EmitByte(0xD0, CurByte, OS);
1103 break;
1104 case X86II::MRM_D1:
1105 EmitByte(BaseOpcode, CurByte, OS);
1106 EmitByte(0xD1, CurByte, OS);
1107 break;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001108 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001109
Chris Lattner6bb24632010-02-11 07:06:31 +00001110 // If there is a remaining operand, it must be a trailing immediate. Emit it
1111 // according to the right size for the instruction.
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001112 if (CurOp != NumOps) {
1113 // The last source register of a 4 operand instruction in AVX is encoded
Jan Sjödin6dd24882011-12-12 19:12:26 +00001114 // in bits[7:4] of a immediate byte.
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +00001115 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_I8IMM) {
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +00001116 const MCOperand &MO = MI.getOperand(HasXOP_W ? XOP_W_I8IMMOperand
1117 : CurOp);
1118 CurOp++;
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +00001119 bool IsExtReg = X86II::isX86_64ExtendedReg(MO.getReg());
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001120 unsigned RegNum = (IsExtReg ? (1 << 7) : 0);
1121 RegNum |= GetX86RegNum(MO) << 4;
Jan Sjödin6dd24882011-12-12 19:12:26 +00001122 // If there is an additional 5th operand it must be an immediate, which
1123 // is encoded in bits[3:0]
1124 if(CurOp != NumOps) {
1125 const MCOperand &MIMM = MI.getOperand(CurOp++);
1126 if(MIMM.isImm()) {
1127 unsigned Val = MIMM.getImm();
1128 assert(Val < 16 && "Immediate operand value out of range");
1129 RegNum |= Val;
1130 }
1131 }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001132 EmitImmediate(MCOperand::CreateImm(RegNum), 1, FK_Data_1, CurByte, OS,
1133 Fixups);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001134 } else {
1135 unsigned FixupKind;
Rafael Espindola654cc4a2010-12-16 22:50:01 +00001136 // FIXME: Is there a better way to know that we need a signed relocation?
Rafael Espindola0fc5e892011-05-19 20:32:34 +00001137 if (MI.getOpcode() == X86::ADD64ri32 ||
1138 MI.getOpcode() == X86::MOV64ri32 ||
Rafael Espindola654cc4a2010-12-16 22:50:01 +00001139 MI.getOpcode() == X86::MOV64mi32 ||
1140 MI.getOpcode() == X86::PUSH64i32)
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001141 FixupKind = X86::reloc_signed_4byte;
1142 else
1143 FixupKind = getImmFixupKind(TSFlags);
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001144 EmitImmediate(MI.getOperand(CurOp++),
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001145 X86II::getSizeOfImm(TSFlags), MCFixupKind(FixupKind),
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001146 CurByte, OS, Fixups);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001147 }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001148 }
1149
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +00001150 if ((TSFlags >> X86II::VEXShift) & X86II::Has3DNow0F0FOpcode)
Chris Lattner45270db2010-10-03 18:08:05 +00001151 EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS);
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001152
Chris Lattner4f627ba2010-02-05 01:53:19 +00001153#ifndef NDEBUG
Chris Lattner89f7dff2010-02-05 19:37:31 +00001154 // FIXME: Verify.
1155 if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) {
Chris Lattner4f627ba2010-02-05 01:53:19 +00001156 errs() << "Cannot encode all operands of: ";
1157 MI.dump();
1158 errs() << '\n';
1159 abort();
1160 }
1161#endif
Chris Lattnerf914be02010-02-03 21:24:49 +00001162}