blob: 0c00f11be26d4897102dfaae5c793cf293c77735 [file] [log] [blame]
Chris Lattnerf914be02010-02-03 21:24:49 +00001//===-- X86/X86MCCodeEmitter.cpp - Convert X86 code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86MCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner63274cb2010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Evan Cheng7e763d82011-07-25 18:43:53 +000015#include "MCTargetDesc/X86MCTargetDesc.h"
16#include "MCTargetDesc/X86BaseInfo.h"
17#include "MCTargetDesc/X86FixupKinds.h"
Chris Lattnerf914be02010-02-03 21:24:49 +000018#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner1e827fd2010-02-12 23:24:09 +000019#include "llvm/MC/MCExpr.h"
Chris Lattner6794f9b2010-02-03 21:43:43 +000020#include "llvm/MC/MCInst.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000021#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000023#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola89f66132010-10-20 16:46:08 +000024#include "llvm/MC/MCSymbol.h"
Chris Lattner6794f9b2010-02-03 21:43:43 +000025#include "llvm/Support/raw_ostream.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000026
Chris Lattnerf914be02010-02-03 21:24:49 +000027using namespace llvm;
28
29namespace {
30class X86MCCodeEmitter : public MCCodeEmitter {
Argyrios Kyrtzidisd0fcc9a2010-08-15 10:27:23 +000031 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
32 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
Evan Chengc5e6d2f2011-07-11 03:57:24 +000033 const MCInstrInfo &MCII;
34 const MCSubtargetInfo &STI;
Chris Lattner1e827fd2010-02-12 23:24:09 +000035 MCContext &Ctx;
Chris Lattnerf914be02010-02-03 21:24:49 +000036public:
Evan Chengc5e6d2f2011-07-11 03:57:24 +000037 X86MCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
38 MCContext &ctx)
39 : MCII(mcii), STI(sti), Ctx(ctx) {
Chris Lattnerf914be02010-02-03 21:24:49 +000040 }
41
42 ~X86MCCodeEmitter() {}
Daniel Dunbarb311a6b2010-02-09 22:59:55 +000043
Evan Chengc5e6d2f2011-07-11 03:57:24 +000044 bool is64BitMode() const {
45 // FIXME: Can tablegen auto-generate this?
46 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
47 }
48
Chris Lattner4f627ba2010-02-05 01:53:19 +000049 static unsigned GetX86RegNum(const MCOperand &MO) {
Evan Chengd60fa58b2011-07-18 20:57:22 +000050 return X86_MC::getX86RegNum(MO.getReg());
Chris Lattner4f627ba2010-02-05 01:53:19 +000051 }
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +000052
53 // On regular x86, both XMM0-XMM7 and XMM8-XMM15 are encoded in the range
54 // 0-7 and the difference between the 2 groups is given by the REX prefix.
55 // In the VEX prefix, registers are seen sequencially from 0-15 and encoded
56 // in 1's complement form, example:
57 //
58 // ModRM field => XMM9 => 1
59 // VEX.VVVV => XMM9 => ~9
60 //
61 // See table 4-35 of Intel AVX Programming Reference for details.
62 static unsigned char getVEXRegisterEncoding(const MCInst &MI,
63 unsigned OpNum) {
64 unsigned SrcReg = MI.getOperand(OpNum).getReg();
65 unsigned SrcRegNum = GetX86RegNum(MI.getOperand(OpNum));
Craig Topper27ad1252011-10-15 20:46:47 +000066 if (X86II::isX86_64ExtendedReg(SrcReg))
67 SrcRegNum |= 8;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000068
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +000069 // The registers represented through VEX_VVVV should
70 // be encoded in 1's complement form.
71 return (~SrcRegNum) & 0xf;
72 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000073
Chris Lattnerf58d0072010-02-10 06:41:02 +000074 void EmitByte(unsigned char C, unsigned &CurByte, raw_ostream &OS) const {
Chris Lattner6794f9b2010-02-03 21:43:43 +000075 OS << (char)C;
Chris Lattnerf58d0072010-02-10 06:41:02 +000076 ++CurByte;
Chris Lattnerf914be02010-02-03 21:24:49 +000077 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000078
Chris Lattnerf58d0072010-02-10 06:41:02 +000079 void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
80 raw_ostream &OS) const {
Chris Lattner4f627ba2010-02-05 01:53:19 +000081 // Output the constant in little endian byte order.
82 for (unsigned i = 0; i != Size; ++i) {
Chris Lattnerf58d0072010-02-10 06:41:02 +000083 EmitByte(Val & 255, CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +000084 Val >>= 8;
85 }
86 }
Chris Lattnerdf84b1a2010-02-05 06:16:07 +000087
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000088 void EmitImmediate(const MCOperand &Disp,
Chris Lattner0055e752010-02-12 22:36:47 +000089 unsigned ImmSize, MCFixupKind FixupKind,
Chris Lattner167842f2010-02-11 06:54:23 +000090 unsigned &CurByte, raw_ostream &OS,
Chris Lattner4ad96052010-02-12 23:00:36 +000091 SmallVectorImpl<MCFixup> &Fixups,
92 int ImmOffset = 0) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000093
Chris Lattner4f627ba2010-02-05 01:53:19 +000094 inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
95 unsigned RM) {
96 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
97 return RM | (RegOpcode << 3) | (Mod << 6);
98 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +000099
Chris Lattner4f627ba2010-02-05 01:53:19 +0000100 void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld,
Chris Lattnerf58d0072010-02-10 06:41:02 +0000101 unsigned &CurByte, raw_ostream &OS) const {
102 EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000103 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000104
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000105 void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base,
Chris Lattnerf58d0072010-02-10 06:41:02 +0000106 unsigned &CurByte, raw_ostream &OS) const {
107 // SIB byte is in the same format as the ModRMByte.
108 EmitByte(ModRMByte(SS, Index, Base), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000109 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000110
111
Chris Lattner610c84a2010-02-05 02:18:40 +0000112 void EmitMemModRMByte(const MCInst &MI, unsigned Op,
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000113 unsigned RegOpcodeField,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000114 uint64_t TSFlags, unsigned &CurByte, raw_ostream &OS,
Chris Lattnerde03bd02010-02-10 06:52:12 +0000115 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000116
Daniel Dunbarb311a6b2010-02-09 22:59:55 +0000117 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
118 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000119
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000120 void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000121 const MCInst &MI, const MCInstrDesc &Desc,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000122 raw_ostream &OS) const;
123
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000124 void EmitSegmentOverridePrefix(uint64_t TSFlags, unsigned &CurByte,
125 int MemOperand, const MCInst &MI,
126 raw_ostream &OS) const;
127
Chris Lattner9f034c12010-07-08 22:28:12 +0000128 void EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000129 const MCInst &MI, const MCInstrDesc &Desc,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000130 raw_ostream &OS) const;
Chris Lattnerf914be02010-02-03 21:24:49 +0000131};
132
133} // end anonymous namespace
134
135
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000136MCCodeEmitter *llvm::createX86MCCodeEmitter(const MCInstrInfo &MCII,
137 const MCSubtargetInfo &STI,
138 MCContext &Ctx) {
139 return new X86MCCodeEmitter(MCII, STI, Ctx);
Chris Lattner6794f9b2010-02-03 21:43:43 +0000140}
141
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000142/// isDisp8 - Return true if this signed displacement fits in a 8-bit
143/// sign-extended field.
Chris Lattner610c84a2010-02-05 02:18:40 +0000144static bool isDisp8(int Value) {
145 return Value == (signed char)Value;
146}
147
Chris Lattner0055e752010-02-12 22:36:47 +0000148/// getImmFixupKind - Return the appropriate fixup kind to use for an immediate
149/// in an instruction with the specified TSFlags.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000150static MCFixupKind getImmFixupKind(uint64_t TSFlags) {
Chris Lattner0055e752010-02-12 22:36:47 +0000151 unsigned Size = X86II::getSizeOfImm(TSFlags);
152 bool isPCRel = X86II::isImmPCRel(TSFlags);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000153
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000154 return MCFixup::getKindForSize(Size, isPCRel);
Chris Lattner0055e752010-02-12 22:36:47 +0000155}
156
Chris Lattnera4e1c742010-09-29 03:33:25 +0000157/// Is32BitMemOperand - Return true if the specified instruction with a memory
158/// operand should emit the 0x67 prefix byte in 64-bit mode due to a 32-bit
159/// memory operand. Op specifies the operand # of the memoperand.
160static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) {
161 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
162 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000163
Evan Cheng7e763d82011-07-25 18:43:53 +0000164 if ((BaseReg.getReg() != 0 &&
165 X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) ||
166 (IndexReg.getReg() != 0 &&
167 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg())))
Chris Lattnera4e1c742010-09-29 03:33:25 +0000168 return true;
169 return false;
170}
Chris Lattner0055e752010-02-12 22:36:47 +0000171
Rafael Espindola89f66132010-10-20 16:46:08 +0000172/// StartsWithGlobalOffsetTable - Return true for the simple cases where this
173/// expression starts with _GLOBAL_OFFSET_TABLE_. This is a needed to support
174/// PIC on ELF i386 as that symbol is magic. We check only simple case that
175/// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start
176/// of a binary expression.
177static bool StartsWithGlobalOffsetTable(const MCExpr *Expr) {
178 if (Expr->getKind() == MCExpr::Binary) {
179 const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr);
180 Expr = BE->getLHS();
181 }
182
183 if (Expr->getKind() != MCExpr::SymbolRef)
184 return false;
185
186 const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
187 const MCSymbol &S = Ref->getSymbol();
188 return S.getName() == "_GLOBAL_OFFSET_TABLE_";
189}
190
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000191void X86MCCodeEmitter::
Chris Lattner0055e752010-02-12 22:36:47 +0000192EmitImmediate(const MCOperand &DispOp, unsigned Size, MCFixupKind FixupKind,
Chris Lattner167842f2010-02-11 06:54:23 +0000193 unsigned &CurByte, raw_ostream &OS,
Chris Lattner4ad96052010-02-12 23:00:36 +0000194 SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
Rafael Espindola3c7cab12010-11-23 07:20:12 +0000195 const MCExpr *Expr = NULL;
Chris Lattnera725d782010-02-10 06:30:00 +0000196 if (DispOp.isImm()) {
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +0000197 // If this is a simple integer displacement that doesn't require a
198 // relocation, emit it now.
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000199 if (FixupKind != FK_PCRel_1 &&
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +0000200 FixupKind != FK_PCRel_2 &&
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000201 FixupKind != FK_PCRel_4) {
Rafael Espindola3c7cab12010-11-23 07:20:12 +0000202 EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS);
203 return;
204 }
205 Expr = MCConstantExpr::Create(DispOp.getImm(), Ctx);
206 } else {
207 Expr = DispOp.getExpr();
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000208 }
Chris Lattnerf58d0072010-02-10 06:41:02 +0000209
Chris Lattner4ad96052010-02-12 23:00:36 +0000210 // If we have an immoffset, add it to the expression.
Eli Friedmanae60b6b2011-07-20 19:36:11 +0000211 if ((FixupKind == FK_Data_4 ||
212 FixupKind == MCFixupKind(X86::reloc_signed_4byte)) &&
213 StartsWithGlobalOffsetTable(Expr)) {
Rafael Espindola89f66132010-10-20 16:46:08 +0000214 assert(ImmOffset == 0);
Rafael Espindola800fd352010-10-24 17:35:42 +0000215
216 FixupKind = MCFixupKind(X86::reloc_global_offset_table);
Rafael Espindola89f66132010-10-20 16:46:08 +0000217 ImmOffset = CurByte;
218 }
219
Chris Lattner4964ef82010-02-16 05:03:17 +0000220 // If the fixup is pc-relative, we need to bias the value to be relative to
221 // the start of the field, not the end of the field.
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000222 if (FixupKind == FK_PCRel_4 ||
Daniel Dunbar2ca11082010-03-18 21:53:54 +0000223 FixupKind == MCFixupKind(X86::reloc_riprel_4byte) ||
224 FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load))
Chris Lattner4964ef82010-02-16 05:03:17 +0000225 ImmOffset -= 4;
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000226 if (FixupKind == FK_PCRel_2)
Chris Lattner05ea2a42010-07-07 22:35:13 +0000227 ImmOffset -= 2;
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000228 if (FixupKind == FK_PCRel_1)
Chris Lattner4964ef82010-02-16 05:03:17 +0000229 ImmOffset -= 1;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000230
Chris Lattner1e827fd2010-02-12 23:24:09 +0000231 if (ImmOffset)
Chris Lattner4964ef82010-02-16 05:03:17 +0000232 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(ImmOffset, Ctx),
Chris Lattner1e827fd2010-02-12 23:24:09 +0000233 Ctx);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000234
Chris Lattnerde03bd02010-02-10 06:52:12 +0000235 // Emit a symbolic constant as a fixup and 4 zeros.
Chris Lattner4ad96052010-02-12 23:00:36 +0000236 Fixups.push_back(MCFixup::Create(CurByte, Expr, FixupKind));
Chris Lattner167842f2010-02-11 06:54:23 +0000237 EmitConstant(0, Size, CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000238}
239
Chris Lattner610c84a2010-02-05 02:18:40 +0000240void X86MCCodeEmitter::EmitMemModRMByte(const MCInst &MI, unsigned Op,
241 unsigned RegOpcodeField,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000242 uint64_t TSFlags, unsigned &CurByte,
Chris Lattnerde03bd02010-02-10 06:52:12 +0000243 raw_ostream &OS,
244 SmallVectorImpl<MCFixup> &Fixups) const{
Chris Lattnera4e1c742010-09-29 03:33:25 +0000245 const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp);
246 const MCOperand &Base = MI.getOperand(Op+X86::AddrBaseReg);
247 const MCOperand &Scale = MI.getOperand(Op+X86::AddrScaleAmt);
248 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Chris Lattner610c84a2010-02-05 02:18:40 +0000249 unsigned BaseReg = Base.getReg();
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000250
Chris Lattnerd1832032010-02-12 22:47:55 +0000251 // Handle %rip relative addressing.
252 if (BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000253 assert(is64BitMode() && "Rip-relative addressing requires 64-bit mode");
Eric Christopher6ab55c52010-06-08 22:57:33 +0000254 assert(IndexReg.getReg() == 0 && "Invalid rip-relative address");
Chris Lattnerd1832032010-02-12 22:47:55 +0000255 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000256
Chris Lattnera3a66b22010-03-18 18:10:56 +0000257 unsigned FixupKind = X86::reloc_riprel_4byte;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000258
Chris Lattnera3a66b22010-03-18 18:10:56 +0000259 // movq loads are handled with a special relocation form which allows the
260 // linker to eliminate some loads for GOT references which end up in the
261 // same linkage unit.
Jakob Stoklund Olesenaec74532010-10-12 17:15:00 +0000262 if (MI.getOpcode() == X86::MOV64rm)
Chris Lattnera3a66b22010-03-18 18:10:56 +0000263 FixupKind = X86::reloc_riprel_4byte_movq_load;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000264
Chris Lattner4ad96052010-02-12 23:00:36 +0000265 // rip-relative addressing is actually relative to the *next* instruction.
266 // Since an immediate can follow the mod/rm byte for an instruction, this
267 // means that we need to bias the immediate field of the instruction with
268 // the size of the immediate field. If we have this case, add it into the
269 // expression to emit.
270 int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000271
Chris Lattnera3a66b22010-03-18 18:10:56 +0000272 EmitImmediate(Disp, 4, MCFixupKind(FixupKind),
Chris Lattner4ad96052010-02-12 23:00:36 +0000273 CurByte, OS, Fixups, -ImmSize);
Chris Lattnerd1832032010-02-12 22:47:55 +0000274 return;
275 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000276
Chris Lattnerd1832032010-02-12 22:47:55 +0000277 unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000278
Chris Lattner8aef06f2010-02-09 21:57:34 +0000279 // Determine whether a SIB byte is needed.
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000280 // If no BaseReg, issue a RIP relative instruction only if the MCE can
Chris Lattner610c84a2010-02-05 02:18:40 +0000281 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
282 // 2-7) and absolute references.
Chris Lattner5a4ec872010-02-11 08:41:21 +0000283
Chris Lattner8aef06f2010-02-09 21:57:34 +0000284 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000285 IndexReg.getReg() == 0 &&
Chris Lattner5a4ec872010-02-11 08:41:21 +0000286 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
287 // encode to an R/M value of 4, which indicates that a SIB byte is
288 // present.
289 BaseRegNo != N86::ESP &&
Chris Lattner8aef06f2010-02-09 21:57:34 +0000290 // If there is no base register and we're in 64-bit mode, we need a SIB
291 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000292 (!is64BitMode() || BaseReg != 0)) {
Chris Lattner8aef06f2010-02-09 21:57:34 +0000293
Chris Lattnerd1832032010-02-12 22:47:55 +0000294 if (BaseReg == 0) { // [disp32] in X86-32 mode
Chris Lattnerf58d0072010-02-10 06:41:02 +0000295 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Chris Lattner0055e752010-02-12 22:36:47 +0000296 EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000297 return;
Chris Lattner610c84a2010-02-05 02:18:40 +0000298 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000299
Chris Lattner8aef06f2010-02-09 21:57:34 +0000300 // If the base is not EBP/ESP and there is no displacement, use simple
301 // indirect register encoding, this handles addresses like [EAX]. The
302 // encoding for [EBP] with no displacement means [disp32] so we handle it
303 // by emitting a displacement of 0 below.
Chris Lattnera725d782010-02-10 06:30:00 +0000304 if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerf58d0072010-02-10 06:41:02 +0000305 EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000306 return;
307 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000308
Chris Lattner8aef06f2010-02-09 21:57:34 +0000309 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
Chris Lattnera725d782010-02-10 06:30:00 +0000310 if (Disp.isImm() && isDisp8(Disp.getImm())) {
Chris Lattnerf58d0072010-02-10 06:41:02 +0000311 EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattner0055e752010-02-12 22:36:47 +0000312 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000313 return;
314 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000315
Chris Lattner8aef06f2010-02-09 21:57:34 +0000316 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
Chris Lattnerf58d0072010-02-10 06:41:02 +0000317 EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +0000318 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS,
319 Fixups);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000320 return;
Chris Lattner610c84a2010-02-05 02:18:40 +0000321 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000322
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000323 // We need a SIB byte, so start by outputting the ModR/M byte first
324 assert(IndexReg.getReg() != X86::ESP &&
325 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000326
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000327 bool ForceDisp32 = false;
328 bool ForceDisp8 = false;
329 if (BaseReg == 0) {
330 // If there is no base register, we emit the special case SIB byte with
331 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000332 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000333 ForceDisp32 = true;
Chris Lattnera725d782010-02-10 06:30:00 +0000334 } else if (!Disp.isImm()) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000335 // Emit the normal disp32 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000336 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000337 ForceDisp32 = true;
Chris Lattnerb3f659c2010-03-18 20:04:36 +0000338 } else if (Disp.getImm() == 0 &&
339 // Base reg can't be anything that ends up with '5' as the base
340 // reg, it is the magic [*] nomenclature that indicates no base.
341 BaseRegNo != N86::EBP) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000342 // Emit no displacement ModR/M byte
Chris Lattnerf58d0072010-02-10 06:41:02 +0000343 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattnera725d782010-02-10 06:30:00 +0000344 } else if (isDisp8(Disp.getImm())) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000345 // Emit the disp8 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000346 EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000347 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
348 } else {
349 // Emit the normal disp32 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000350 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000351 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000352
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000353 // Calculate what the SS field value should be...
Jeffrey Yasskin6381c012011-07-27 06:22:51 +0000354 static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 };
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000355 unsigned SS = SSTable[Scale.getImm()];
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000356
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000357 if (BaseReg == 0) {
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000358 // Handle the SIB byte for the case where there is no base, see Intel
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000359 // Manual 2A, table 2-7. The displacement has already been output.
360 unsigned IndexRegNo;
361 if (IndexReg.getReg())
362 IndexRegNo = GetX86RegNum(IndexReg);
363 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
364 IndexRegNo = 4;
Chris Lattnerf58d0072010-02-10 06:41:02 +0000365 EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000366 } else {
367 unsigned IndexRegNo;
368 if (IndexReg.getReg())
369 IndexRegNo = GetX86RegNum(IndexReg);
370 else
371 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerf58d0072010-02-10 06:41:02 +0000372 EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000373 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000374
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000375 // Do we need to output a displacement?
376 if (ForceDisp8)
Chris Lattner0055e752010-02-12 22:36:47 +0000377 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattnera725d782010-02-10 06:30:00 +0000378 else if (ForceDisp32 || Disp.getImm() != 0)
Rafael Espindola70d6e0e2010-09-30 03:11:42 +0000379 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS,
380 Fixups);
Chris Lattner610c84a2010-02-05 02:18:40 +0000381}
382
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000383/// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix
384/// called VEX.
385void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000386 int MemOperand, const MCInst &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000387 const MCInstrDesc &Desc,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000388 raw_ostream &OS) const {
Craig Topperaea148c2011-10-16 07:55:05 +0000389 bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V;
390 bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3;
Bruno Cardoso Lopes4398fd72010-06-24 20:48:23 +0000391
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000392 // VEX_R: opcode externsion equivalent to REX.R in
393 // 1's complement (inverted) form
394 //
395 // 1: Same as REX_R=0 (must be 1 in 32-bit mode)
396 // 0: Same as REX_R=1 (64 bit mode only)
397 //
398 unsigned char VEX_R = 0x1;
399
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000400 // VEX_X: equivalent to REX.X, only used when a
401 // register is used for index in SIB Byte.
402 //
403 // 1: Same as REX.X=0 (must be 1 in 32-bit mode)
404 // 0: Same as REX.X=1 (64-bit mode only)
405 unsigned char VEX_X = 0x1;
406
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000407 // VEX_B:
408 //
409 // 1: Same as REX_B=0 (ignored in 32-bit mode)
410 // 0: Same as REX_B=1 (64 bit mode only)
411 //
412 unsigned char VEX_B = 0x1;
413
414 // VEX_W: opcode specific (use like REX.W, or used for
415 // opcode extension, or ignored, depending on the opcode byte)
416 unsigned char VEX_W = 0;
417
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000418 // XOP_W: opcode specific, same bit as VEX_W, but used to
419 // swap operand 3 and 4 for FMA4 and XOP instructions
420 unsigned char XOP_W = 0;
421
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000422 // VEX_5M (VEX m-mmmmm field):
423 //
424 // 0b00000: Reserved for future use
425 // 0b00001: implied 0F leading opcode
426 // 0b00010: implied 0F 38 leading opcode bytes
427 // 0b00011: implied 0F 3A leading opcode bytes
428 // 0b00100-0b11111: Reserved for future use
429 //
430 unsigned char VEX_5M = 0x1;
431
432 // VEX_4V (VEX vvvv field): a register specifier
433 // (in 1's complement form) or 1111 if unused.
434 unsigned char VEX_4V = 0xf;
435
436 // VEX_L (Vector Length):
437 //
438 // 0: scalar or 128-bit vector
439 // 1: 256-bit vector
440 //
441 unsigned char VEX_L = 0;
442
443 // VEX_PP: opcode extension providing equivalent
444 // functionality of a SIMD prefix
445 //
446 // 0b00: None
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000447 // 0b01: 66
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000448 // 0b10: F3
449 // 0b11: F2
450 //
451 unsigned char VEX_PP = 0;
452
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000453 // Encode the operand size opcode prefix as needed.
454 if (TSFlags & X86II::OpSize)
455 VEX_PP = 0x01;
456
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000457 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_W)
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000458 VEX_W = 1;
459
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000460 if ((TSFlags >> X86II::VEXShift) & X86II::XOP_W)
461 XOP_W = 1;
462
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000463 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_L)
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000464 VEX_L = 1;
465
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000466 switch (TSFlags & X86II::Op0Mask) {
467 default: assert(0 && "Invalid prefix!");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000468 case X86II::T8: // 0F 38
469 VEX_5M = 0x2;
470 break;
471 case X86II::TA: // 0F 3A
472 VEX_5M = 0x3;
473 break;
Craig Topper96fa5972011-10-16 16:50:08 +0000474 case X86II::T8XS: // F3 0F 38
475 VEX_PP = 0x2;
476 VEX_5M = 0x2;
477 break;
478 case X86II::T8XD: // F2 0F 38
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000479 VEX_PP = 0x3;
480 VEX_5M = 0x2;
481 break;
Craig Topper980d5982011-10-23 07:34:00 +0000482 case X86II::TAXD: // F2 0F 3A
483 VEX_PP = 0x3;
484 VEX_5M = 0x3;
485 break;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000486 case X86II::XS: // F3 0F
487 VEX_PP = 0x2;
488 break;
489 case X86II::XD: // F2 0F
490 VEX_PP = 0x3;
491 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000492 case X86II::A6: // Bypass: Not used by VEX
493 case X86II::A7: // Bypass: Not used by VEX
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000494 case X86II::TB: // Bypass: Not used by VEX
495 case 0:
496 break; // No prefix!
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000497 }
498
Bruno Cardoso Lopes792e9062010-07-09 18:27:43 +0000499 // Set the vector length to 256-bit if YMM0-YMM15 is used
500 for (unsigned i = 0; i != MI.getNumOperands(); ++i) {
501 if (!MI.getOperand(i).isReg())
502 continue;
503 unsigned SrcReg = MI.getOperand(i).getReg();
504 if (SrcReg >= X86::YMM0 && SrcReg <= X86::YMM15)
505 VEX_L = 1;
506 }
507
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000508 // Classify VEX_B, VEX_4V, VEX_R, VEX_X
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000509 unsigned CurOp = 0;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000510 switch (TSFlags & X86II::FormMask) {
511 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000512 case X86II::MRMDestMem: {
513 // MRMDestMem instructions forms:
514 // MemAddr, src1(ModR/M)
515 // MemAddr, src1(VEX_4V), src2(ModR/M)
516 // MemAddr, src1(ModR/M), imm8
517 //
518 if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrBaseReg).getReg()))
519 VEX_B = 0x0;
520 if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrIndexReg).getReg()))
521 VEX_X = 0x0;
522
523 CurOp = X86::AddrNumOperands;
524 if (HasVEX_4V)
525 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
526
527 const MCOperand &MO = MI.getOperand(CurOp);
528 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
529 VEX_R = 0x0;
530 break;
531 }
Craig Topper27ad1252011-10-15 20:46:47 +0000532 case X86II::MRMSrcMem:
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000533 // MRMSrcMem instructions forms:
534 // src1(ModR/M), MemAddr
535 // src1(ModR/M), src2(VEX_4V), MemAddr
536 // src1(ModR/M), MemAddr, imm8
537 // src1(ModR/M), MemAddr, src2(VEX_I8IMM)
538 //
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000539 // FMA4:
540 // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
541 // dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M),
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000542 if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
543 VEX_R = 0x0;
544
Craig Topperaea148c2011-10-16 07:55:05 +0000545 if (HasVEX_4V)
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000546 VEX_4V = getVEXRegisterEncoding(MI, 1);
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000547
548 if (X86II::isX86_64ExtendedReg(
Craig Topper27ad1252011-10-15 20:46:47 +0000549 MI.getOperand(MemOperand+X86::AddrBaseReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000550 VEX_B = 0x0;
551 if (X86II::isX86_64ExtendedReg(
Craig Topper27ad1252011-10-15 20:46:47 +0000552 MI.getOperand(MemOperand+X86::AddrIndexReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000553 VEX_X = 0x0;
Craig Topper25ea4e52011-10-16 03:51:13 +0000554
Craig Topperaea148c2011-10-16 07:55:05 +0000555 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000556 VEX_4V = getVEXRegisterEncoding(MI, X86::AddrNumOperands+1);
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000557 break;
Bruno Cardoso Lopes30689a32010-06-29 20:35:48 +0000558 case X86II::MRM0m: case X86II::MRM1m:
559 case X86II::MRM2m: case X86II::MRM3m:
560 case X86II::MRM4m: case X86II::MRM5m:
Craig Topper27ad1252011-10-15 20:46:47 +0000561 case X86II::MRM6m: case X86II::MRM7m: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000562 // MRM[0-9]m instructions forms:
563 // MemAddr
Craig Topper27ad1252011-10-15 20:46:47 +0000564 // src1(VEX_4V), MemAddr
565 if (HasVEX_4V)
566 VEX_4V = getVEXRegisterEncoding(MI, 0);
567
568 if (X86II::isX86_64ExtendedReg(
569 MI.getOperand(MemOperand+X86::AddrBaseReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000570 VEX_B = 0x0;
Craig Topper27ad1252011-10-15 20:46:47 +0000571 if (X86II::isX86_64ExtendedReg(
572 MI.getOperand(MemOperand+X86::AddrIndexReg).getReg()))
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000573 VEX_X = 0x0;
574 break;
Craig Topper27ad1252011-10-15 20:46:47 +0000575 }
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000576 case X86II::MRMSrcReg:
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000577 // MRMSrcReg instructions forms:
578 // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
579 // dst(ModR/M), src1(ModR/M)
580 // dst(ModR/M), src1(ModR/M), imm8
581 //
582 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000583 VEX_R = 0x0;
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000584 CurOp++;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000585
Craig Topperaea148c2011-10-16 07:55:05 +0000586 if (HasVEX_4V)
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000587 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
588 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
589 VEX_B = 0x0;
Craig Topper25ea4e52011-10-16 03:51:13 +0000590 CurOp++;
Craig Topperaea148c2011-10-16 07:55:05 +0000591 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000592 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000593 break;
594 case X86II::MRMDestReg:
595 // MRMDestReg instructions forms:
596 // dst(ModR/M), src(ModR/M)
597 // dst(ModR/M), src(ModR/M), imm8
598 if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
599 VEX_B = 0x0;
600 if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg()))
601 VEX_R = 0x0;
602 break;
603 case X86II::MRM0r: case X86II::MRM1r:
604 case X86II::MRM2r: case X86II::MRM3r:
605 case X86II::MRM4r: case X86II::MRM5r:
606 case X86II::MRM6r: case X86II::MRM7r:
607 // MRM0r-MRM7r instructions forms:
608 // dst(VEX_4V), src(ModR/M), imm8
609 VEX_4V = getVEXRegisterEncoding(MI, 0);
610 if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg()))
611 VEX_B = 0x0;
612 break;
613 default: // RawFrm
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +0000614 break;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000615 }
616
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000617 // Emit segment override opcode prefix as needed.
618 EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS);
619
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000620 // VEX opcode prefix can have 2 or 3 bytes
621 //
622 // 3 bytes:
623 // +-----+ +--------------+ +-------------------+
624 // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp |
625 // +-----+ +--------------+ +-------------------+
626 // 2 bytes:
627 // +-----+ +-------------------+
628 // | C5h | | R | vvvv | L | pp |
629 // +-----+ +-------------------+
630 //
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000631 unsigned char LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3);
632
Bruno Cardoso Lopesc7111fd2010-07-02 22:06:54 +0000633 if (VEX_B && VEX_X && !VEX_W && (VEX_5M == 1)) { // 2 byte VEX prefix
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000634 EmitByte(0xC5, CurByte, OS);
635 EmitByte(LastByte | (VEX_R << 7), CurByte, OS);
636 return;
637 }
638
639 // 3 byte VEX prefix
640 EmitByte(0xC4, CurByte, OS);
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000641 EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS);
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000642 EmitByte(LastByte | ((VEX_W | XOP_W) << 7), CurByte, OS);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000643}
644
Chris Lattner58827ff2010-02-05 22:10:22 +0000645/// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64
646/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
647/// size, and 3) use of X86-64 extended registers.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000648static unsigned DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000649 const MCInstrDesc &Desc) {
Chris Lattner52413812010-02-11 22:39:10 +0000650 unsigned REX = 0;
Chris Lattner58827ff2010-02-05 22:10:22 +0000651 if (TSFlags & X86II::REX_W)
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000652 REX |= 1 << 3; // set REX.W
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000653
Chris Lattner58827ff2010-02-05 22:10:22 +0000654 if (MI.getNumOperands() == 0) return REX;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000655
Chris Lattner58827ff2010-02-05 22:10:22 +0000656 unsigned NumOps = MI.getNumOperands();
657 // FIXME: MCInst should explicitize the two-addrness.
658 bool isTwoAddr = NumOps > 1 &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000659 Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000660
Chris Lattner58827ff2010-02-05 22:10:22 +0000661 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
662 unsigned i = isTwoAddr ? 1 : 0;
663 for (; i != NumOps; ++i) {
664 const MCOperand &MO = MI.getOperand(i);
665 if (!MO.isReg()) continue;
666 unsigned Reg = MO.getReg();
Evan Cheng7e763d82011-07-25 18:43:53 +0000667 if (!X86II::isX86_64NonExtLowByteReg(Reg)) continue;
Chris Lattnera60af092010-02-05 22:48:33 +0000668 // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything
669 // that returns non-zero.
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000670 REX |= 0x40; // REX fixed encoding prefix
Chris Lattner58827ff2010-02-05 22:10:22 +0000671 break;
672 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000673
Chris Lattner58827ff2010-02-05 22:10:22 +0000674 switch (TSFlags & X86II::FormMask) {
675 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
676 case X86II::MRMSrcReg:
677 if (MI.getOperand(0).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000678 X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000679 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000680 i = isTwoAddr ? 2 : 1;
681 for (; i != NumOps; ++i) {
682 const MCOperand &MO = MI.getOperand(i);
Evan Cheng7e763d82011-07-25 18:43:53 +0000683 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000684 REX |= 1 << 0; // set REX.B
Chris Lattner58827ff2010-02-05 22:10:22 +0000685 }
686 break;
687 case X86II::MRMSrcMem: {
688 if (MI.getOperand(0).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000689 X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000690 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000691 unsigned Bit = 0;
692 i = isTwoAddr ? 2 : 1;
693 for (; i != NumOps; ++i) {
694 const MCOperand &MO = MI.getOperand(i);
695 if (MO.isReg()) {
Evan Cheng7e763d82011-07-25 18:43:53 +0000696 if (X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000697 REX |= 1 << Bit; // set REX.B (Bit=0) and REX.X (Bit=1)
Chris Lattner58827ff2010-02-05 22:10:22 +0000698 Bit++;
699 }
700 }
701 break;
702 }
703 case X86II::MRM0m: case X86II::MRM1m:
704 case X86II::MRM2m: case X86II::MRM3m:
705 case X86II::MRM4m: case X86II::MRM5m:
706 case X86II::MRM6m: case X86II::MRM7m:
707 case X86II::MRMDestMem: {
Chris Lattnerec536272010-07-08 22:41:28 +0000708 unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands);
Chris Lattner58827ff2010-02-05 22:10:22 +0000709 i = isTwoAddr ? 1 : 0;
710 if (NumOps > e && MI.getOperand(e).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000711 X86II::isX86_64ExtendedReg(MI.getOperand(e).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000712 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000713 unsigned Bit = 0;
714 for (; i != e; ++i) {
715 const MCOperand &MO = MI.getOperand(i);
716 if (MO.isReg()) {
Evan Cheng7e763d82011-07-25 18:43:53 +0000717 if (X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000718 REX |= 1 << Bit; // REX.B (Bit=0) and REX.X (Bit=1)
Chris Lattner58827ff2010-02-05 22:10:22 +0000719 Bit++;
720 }
721 }
722 break;
723 }
724 default:
725 if (MI.getOperand(0).isReg() &&
Evan Cheng7e763d82011-07-25 18:43:53 +0000726 X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000727 REX |= 1 << 0; // set REX.B
Chris Lattner58827ff2010-02-05 22:10:22 +0000728 i = isTwoAddr ? 2 : 1;
729 for (unsigned e = NumOps; i != e; ++i) {
730 const MCOperand &MO = MI.getOperand(i);
Evan Cheng7e763d82011-07-25 18:43:53 +0000731 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +0000732 REX |= 1 << 2; // set REX.R
Chris Lattner58827ff2010-02-05 22:10:22 +0000733 }
734 break;
735 }
736 return REX;
737}
Chris Lattner6794f9b2010-02-03 21:43:43 +0000738
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000739/// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed
740void X86MCCodeEmitter::EmitSegmentOverridePrefix(uint64_t TSFlags,
741 unsigned &CurByte, int MemOperand,
742 const MCInst &MI,
Chris Lattnercb948d32010-07-04 22:56:10 +0000743 raw_ostream &OS) const {
Chris Lattner223084d2010-02-03 21:57:59 +0000744 switch (TSFlags & X86II::SegOvrMask) {
Chris Lattner6794f9b2010-02-03 21:43:43 +0000745 default: assert(0 && "Invalid segment!");
Chris Lattner9f034c12010-07-08 22:28:12 +0000746 case 0:
747 // No segment override, check for explicit one on memory operand.
Chris Lattnerf4693072010-07-08 23:46:44 +0000748 if (MemOperand != -1) { // If the instruction has a memory operand.
Chris Lattnerec536272010-07-08 22:41:28 +0000749 switch (MI.getOperand(MemOperand+X86::AddrSegmentReg).getReg()) {
Chris Lattner9f034c12010-07-08 22:28:12 +0000750 default: assert(0 && "Unknown segment register!");
751 case 0: break;
752 case X86::CS: EmitByte(0x2E, CurByte, OS); break;
753 case X86::SS: EmitByte(0x36, CurByte, OS); break;
754 case X86::DS: EmitByte(0x3E, CurByte, OS); break;
755 case X86::ES: EmitByte(0x26, CurByte, OS); break;
756 case X86::FS: EmitByte(0x64, CurByte, OS); break;
757 case X86::GS: EmitByte(0x65, CurByte, OS); break;
758 }
759 }
760 break;
Chris Lattner6794f9b2010-02-03 21:43:43 +0000761 case X86II::FS:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000762 EmitByte(0x64, CurByte, OS);
Chris Lattner6794f9b2010-02-03 21:43:43 +0000763 break;
764 case X86II::GS:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000765 EmitByte(0x65, CurByte, OS);
Chris Lattner6794f9b2010-02-03 21:43:43 +0000766 break;
767 }
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000768}
769
770/// EmitOpcodePrefix - Emit all instruction prefixes prior to the opcode.
771///
772/// MemOperand is the operand # of the start of a memory operand if present. If
773/// Not present, it is -1.
774void X86MCCodeEmitter::EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
775 int MemOperand, const MCInst &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000776 const MCInstrDesc &Desc,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000777 raw_ostream &OS) const {
778
779 // Emit the lock opcode prefix as needed.
780 if (TSFlags & X86II::LOCK)
781 EmitByte(0xF0, CurByte, OS);
782
783 // Emit segment override opcode prefix as needed.
784 EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000785
Chris Lattner223084d2010-02-03 21:57:59 +0000786 // Emit the repeat opcode prefix as needed.
787 if ((TSFlags & X86II::Op0Mask) == X86II::REP)
Chris Lattnerf58d0072010-02-10 06:41:02 +0000788 EmitByte(0xF3, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000789
Chris Lattner223084d2010-02-03 21:57:59 +0000790 // Emit the address size opcode prefix as needed.
Chris Lattnera4e1c742010-09-29 03:33:25 +0000791 if ((TSFlags & X86II::AdSize) ||
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000792 (MemOperand != -1 && is64BitMode() && Is32BitMemOperand(MI, MemOperand)))
Chris Lattnerf58d0072010-02-10 06:41:02 +0000793 EmitByte(0x67, CurByte, OS);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000794
Chris Lattner5da7f9f2010-09-29 03:43:43 +0000795 // Emit the operand size opcode prefix as needed.
796 if (TSFlags & X86II::OpSize)
797 EmitByte(0x66, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000798
Chris Lattner223084d2010-02-03 21:57:59 +0000799 bool Need0FPrefix = false;
800 switch (TSFlags & X86II::Op0Mask) {
801 default: assert(0 && "Invalid prefix!");
802 case 0: break; // No prefix!
803 case X86II::REP: break; // already handled.
804 case X86II::TB: // Two-byte opcode prefix
805 case X86II::T8: // 0F 38
806 case X86II::TA: // 0F 3A
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000807 case X86II::A6: // 0F A6
808 case X86II::A7: // 0F A7
Chris Lattner223084d2010-02-03 21:57:59 +0000809 Need0FPrefix = true;
810 break;
Craig Topper96fa5972011-10-16 16:50:08 +0000811 case X86II::T8XS: // F3 0F 38
812 EmitByte(0xF3, CurByte, OS);
813 Need0FPrefix = true;
814 break;
815 case X86II::T8XD: // F2 0F 38
Chris Lattnerf58d0072010-02-10 06:41:02 +0000816 EmitByte(0xF2, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000817 Need0FPrefix = true;
818 break;
Craig Topper980d5982011-10-23 07:34:00 +0000819 case X86II::TAXD: // F2 0F 3A
820 EmitByte(0xF2, CurByte, OS);
821 Need0FPrefix = true;
822 break;
Chris Lattner223084d2010-02-03 21:57:59 +0000823 case X86II::XS: // F3 0F
Chris Lattnerf58d0072010-02-10 06:41:02 +0000824 EmitByte(0xF3, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000825 Need0FPrefix = true;
826 break;
827 case X86II::XD: // F2 0F
Chris Lattnerf58d0072010-02-10 06:41:02 +0000828 EmitByte(0xF2, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000829 Need0FPrefix = true;
830 break;
Chris Lattnerf58d0072010-02-10 06:41:02 +0000831 case X86II::D8: EmitByte(0xD8, CurByte, OS); break;
832 case X86II::D9: EmitByte(0xD9, CurByte, OS); break;
833 case X86II::DA: EmitByte(0xDA, CurByte, OS); break;
834 case X86II::DB: EmitByte(0xDB, CurByte, OS); break;
835 case X86II::DC: EmitByte(0xDC, CurByte, OS); break;
836 case X86II::DD: EmitByte(0xDD, CurByte, OS); break;
837 case X86II::DE: EmitByte(0xDE, CurByte, OS); break;
838 case X86II::DF: EmitByte(0xDF, CurByte, OS); break;
Chris Lattner223084d2010-02-03 21:57:59 +0000839 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000840
Chris Lattner223084d2010-02-03 21:57:59 +0000841 // Handle REX prefix.
Chris Lattner58827ff2010-02-05 22:10:22 +0000842 // FIXME: Can this come before F2 etc to simplify emission?
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000843 if (is64BitMode()) {
Chris Lattner58827ff2010-02-05 22:10:22 +0000844 if (unsigned REX = DetermineREXPrefix(MI, TSFlags, Desc))
Chris Lattnerf58d0072010-02-10 06:41:02 +0000845 EmitByte(0x40 | REX, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000846 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000847
Chris Lattner223084d2010-02-03 21:57:59 +0000848 // 0x0F escape code must be emitted just before the opcode.
849 if (Need0FPrefix)
Chris Lattnerf58d0072010-02-10 06:41:02 +0000850 EmitByte(0x0F, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000851
Chris Lattner223084d2010-02-03 21:57:59 +0000852 // FIXME: Pull this up into previous switch if REX can be moved earlier.
853 switch (TSFlags & X86II::Op0Mask) {
Craig Topper96fa5972011-10-16 16:50:08 +0000854 case X86II::T8XS: // F3 0F 38
855 case X86II::T8XD: // F2 0F 38
Chris Lattner223084d2010-02-03 21:57:59 +0000856 case X86II::T8: // 0F 38
Chris Lattnerf58d0072010-02-10 06:41:02 +0000857 EmitByte(0x38, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000858 break;
Craig Topper980d5982011-10-23 07:34:00 +0000859 case X86II::TAXD: // F2 0F 3A
Chris Lattner223084d2010-02-03 21:57:59 +0000860 case X86II::TA: // 0F 3A
Chris Lattnerf58d0072010-02-10 06:41:02 +0000861 EmitByte(0x3A, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000862 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000863 case X86II::A6: // 0F A6
864 EmitByte(0xA6, CurByte, OS);
865 break;
866 case X86II::A7: // 0F A7
867 EmitByte(0xA7, CurByte, OS);
868 break;
Chris Lattner223084d2010-02-03 21:57:59 +0000869 }
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000870}
871
872void X86MCCodeEmitter::
873EncodeInstruction(const MCInst &MI, raw_ostream &OS,
874 SmallVectorImpl<MCFixup> &Fixups) const {
875 unsigned Opcode = MI.getOpcode();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000876 const MCInstrDesc &Desc = MCII.get(Opcode);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000877 uint64_t TSFlags = Desc.TSFlags;
878
Chris Lattner061d70a2010-07-09 00:17:50 +0000879 // Pseudo instructions don't get encoded.
880 if ((TSFlags & X86II::FormMask) == X86II::Pseudo)
881 return;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000882
Chris Lattner9f034c12010-07-08 22:28:12 +0000883 // If this is a two-address instruction, skip one of the register operands.
884 // FIXME: This should be handled during MCInst lowering.
885 unsigned NumOps = Desc.getNumOperands();
886 unsigned CurOp = 0;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000887 if (NumOps > 1 && Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1)
Chris Lattner9f034c12010-07-08 22:28:12 +0000888 ++CurOp;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000889 else if (NumOps > 2 && Desc.getOperandConstraint(NumOps-1, MCOI::TIED_TO)== 0)
Chris Lattner9f034c12010-07-08 22:28:12 +0000890 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
891 --NumOps;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000892
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000893 // Keep track of the current byte being emitted.
894 unsigned CurByte = 0;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000895
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000896 // Is this instruction encoded using the AVX VEX prefix?
Craig Topperaea148c2011-10-16 07:55:05 +0000897 bool HasVEXPrefix = (TSFlags >> X86II::VEXShift) & X86II::VEX;
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000898
899 // It uses the VEX.VVVV field?
Craig Topperaea148c2011-10-16 07:55:05 +0000900 bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V;
901 bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3;
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000902 bool HasXOP_W = (TSFlags >> X86II::VEXShift) & X86II::XOP_W;
903 unsigned XOP_W_I8IMMOperand = 2;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000904
Chris Lattner9f034c12010-07-08 22:28:12 +0000905 // Determine where the memory operand starts, if present.
Craig Topper25ea4e52011-10-16 03:51:13 +0000906 int MemoryOperand = X86II::getMemoryOperandNo(TSFlags, Opcode);
Chris Lattner9f034c12010-07-08 22:28:12 +0000907 if (MemoryOperand != -1) MemoryOperand += CurOp;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000908
Chris Lattner9f034c12010-07-08 22:28:12 +0000909 if (!HasVEXPrefix)
910 EmitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
911 else
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000912 EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000913
Chris Lattner50324352010-02-05 19:24:13 +0000914 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(TSFlags);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000915
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000916 if ((TSFlags >> X86II::VEXShift) & X86II::Has3DNow0F0FOpcode)
Chris Lattner45270db2010-10-03 18:08:05 +0000917 BaseOpcode = 0x0F; // Weird 3DNow! encoding.
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000918
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000919 unsigned SrcRegNum = 0;
Chris Lattner223084d2010-02-03 21:57:59 +0000920 switch (TSFlags & X86II::FormMask) {
Chris Lattner86bd1942010-02-05 21:34:18 +0000921 case X86II::MRMInitReg:
922 assert(0 && "FIXME: Remove this form when the JIT moves to MCCodeEmitter!");
Chris Lattner610c84a2010-02-05 02:18:40 +0000923 default: errs() << "FORM: " << (TSFlags & X86II::FormMask) << "\n";
Chris Lattner6bb24632010-02-11 07:06:31 +0000924 assert(0 && "Unknown FormMask value in X86MCCodeEmitter!");
Chris Lattner061d70a2010-07-09 00:17:50 +0000925 case X86II::Pseudo:
926 assert(0 && "Pseudo instruction shouldn't be emitted");
Chris Lattner6bb24632010-02-11 07:06:31 +0000927 case X86II::RawFrm:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000928 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +0000929 break;
Chris Lattnercea0a8d2010-09-17 18:02:29 +0000930 case X86II::RawFrmImm8:
931 EmitByte(BaseOpcode, CurByte, OS);
932 EmitImmediate(MI.getOperand(CurOp++),
933 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
934 CurByte, OS, Fixups);
935 EmitImmediate(MI.getOperand(CurOp++), 1, FK_Data_1, CurByte, OS, Fixups);
936 break;
Chris Lattnerf5477402010-08-19 01:18:43 +0000937 case X86II::RawFrmImm16:
938 EmitByte(BaseOpcode, CurByte, OS);
939 EmitImmediate(MI.getOperand(CurOp++),
940 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
941 CurByte, OS, Fixups);
942 EmitImmediate(MI.getOperand(CurOp++), 2, FK_Data_2, CurByte, OS, Fixups);
943 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000944
Chris Lattner6bb24632010-02-11 07:06:31 +0000945 case X86II::AddRegFrm:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000946 EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000947 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000948
Chris Lattner4f627ba2010-02-05 01:53:19 +0000949 case X86II::MRMDestReg:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000950 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000951 EmitRegModRMByte(MI.getOperand(CurOp),
Chris Lattnerf58d0072010-02-10 06:41:02 +0000952 GetX86RegNum(MI.getOperand(CurOp+1)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000953 CurOp += 2;
Chris Lattner4f627ba2010-02-05 01:53:19 +0000954 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000955
Chris Lattner610c84a2010-02-05 02:18:40 +0000956 case X86II::MRMDestMem:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000957 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000958 SrcRegNum = CurOp + X86::AddrNumOperands;
959
960 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
961 SrcRegNum++;
962
Chris Lattner610c84a2010-02-05 02:18:40 +0000963 EmitMemModRMByte(MI, CurOp,
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000964 GetX86RegNum(MI.getOperand(SrcRegNum)),
Chris Lattner4ad96052010-02-12 23:00:36 +0000965 TSFlags, CurByte, OS, Fixups);
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +0000966 CurOp = SrcRegNum + 1;
Chris Lattner610c84a2010-02-05 02:18:40 +0000967 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000968
Chris Lattner37166eb2010-02-05 19:04:37 +0000969 case X86II::MRMSrcReg:
Chris Lattnerf58d0072010-02-10 06:41:02 +0000970 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000971 SrcRegNum = CurOp + 1;
972
Craig Topperaea148c2011-10-16 07:55:05 +0000973 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000974 SrcRegNum++;
975
Jan Sjödind19760a2011-12-08 14:43:19 +0000976 if(HasXOP_W) // Skip 2nd src (which is encoded in I8IMM)
977 SrcRegNum++;
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000978
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000979 EmitRegModRMByte(MI.getOperand(SrcRegNum),
980 GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
Jan Sjödind19760a2011-12-08 14:43:19 +0000981
982 // 2 operands skipped with HasXOP_W, comensate accordingly
983 CurOp = HasXOP_W ? SrcRegNum : SrcRegNum + 1;
Craig Topperaea148c2011-10-16 07:55:05 +0000984 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000985 ++CurOp;
Chris Lattner37166eb2010-02-05 19:04:37 +0000986 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000987
Chris Lattner37166eb2010-02-05 19:04:37 +0000988 case X86II::MRMSrcMem: {
Chris Lattnerec536272010-07-08 22:41:28 +0000989 int AddrOperands = X86::AddrNumOperands;
Chris Lattnere808a782010-06-19 00:34:00 +0000990 unsigned FirstMemOp = CurOp+1;
Craig Topperaea148c2011-10-16 07:55:05 +0000991 if (HasVEX_4V) {
Chris Lattnere808a782010-06-19 00:34:00 +0000992 ++AddrOperands;
993 ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV).
994 }
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000995 if(HasXOP_W) // Skip second register source (encoded in I8IMM)
996 ++FirstMemOp;
Chris Lattner37166eb2010-02-05 19:04:37 +0000997
Chris Lattnere808a782010-06-19 00:34:00 +0000998 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000999
Chris Lattnere808a782010-06-19 00:34:00 +00001000 EmitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
Chris Lattner4ad96052010-02-12 23:00:36 +00001001 TSFlags, CurByte, OS, Fixups);
Jan Sjödind19760a2011-12-08 14:43:19 +00001002 CurOp += AddrOperands + 1;
1003 if (HasVEX_4VOp3)
1004 ++CurOp;
Chris Lattner37166eb2010-02-05 19:04:37 +00001005 break;
1006 }
Chris Lattner89f7dff2010-02-05 19:37:31 +00001007
1008 case X86II::MRM0r: case X86II::MRM1r:
1009 case X86II::MRM2r: case X86II::MRM3r:
1010 case X86II::MRM4r: case X86II::MRM5r:
Chris Lattner6bb24632010-02-11 07:06:31 +00001011 case X86II::MRM6r: case X86II::MRM7r:
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +00001012 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
1013 CurOp++;
Chris Lattnerf58d0072010-02-10 06:41:02 +00001014 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner064e9262010-02-12 23:54:57 +00001015 EmitRegModRMByte(MI.getOperand(CurOp++),
1016 (TSFlags & X86II::FormMask)-X86II::MRM0r,
1017 CurByte, OS);
Chris Lattner89f7dff2010-02-05 19:37:31 +00001018 break;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001019 case X86II::MRM0m: case X86II::MRM1m:
1020 case X86II::MRM2m: case X86II::MRM3m:
1021 case X86II::MRM4m: case X86II::MRM5m:
Chris Lattner6bb24632010-02-11 07:06:31 +00001022 case X86II::MRM6m: case X86II::MRM7m:
Craig Topper27ad1252011-10-15 20:46:47 +00001023 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
1024 CurOp++;
Chris Lattnerf58d0072010-02-10 06:41:02 +00001025 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner89f7dff2010-02-05 19:37:31 +00001026 EmitMemModRMByte(MI, CurOp, (TSFlags & X86II::FormMask)-X86II::MRM0m,
Chris Lattner4ad96052010-02-12 23:00:36 +00001027 TSFlags, CurByte, OS, Fixups);
Chris Lattnerec536272010-07-08 22:41:28 +00001028 CurOp += X86::AddrNumOperands;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001029 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +00001030 case X86II::MRM_C1:
1031 EmitByte(BaseOpcode, CurByte, OS);
1032 EmitByte(0xC1, CurByte, OS);
1033 break;
Chris Lattner140caa72010-02-13 00:41:14 +00001034 case X86II::MRM_C2:
1035 EmitByte(BaseOpcode, CurByte, OS);
1036 EmitByte(0xC2, CurByte, OS);
1037 break;
1038 case X86II::MRM_C3:
1039 EmitByte(BaseOpcode, CurByte, OS);
1040 EmitByte(0xC3, CurByte, OS);
1041 break;
1042 case X86II::MRM_C4:
1043 EmitByte(BaseOpcode, CurByte, OS);
1044 EmitByte(0xC4, CurByte, OS);
1045 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +00001046 case X86II::MRM_C8:
1047 EmitByte(BaseOpcode, CurByte, OS);
1048 EmitByte(0xC8, CurByte, OS);
1049 break;
1050 case X86II::MRM_C9:
1051 EmitByte(BaseOpcode, CurByte, OS);
1052 EmitByte(0xC9, CurByte, OS);
1053 break;
1054 case X86II::MRM_E8:
1055 EmitByte(BaseOpcode, CurByte, OS);
1056 EmitByte(0xE8, CurByte, OS);
1057 break;
1058 case X86II::MRM_F0:
1059 EmitByte(BaseOpcode, CurByte, OS);
1060 EmitByte(0xF0, CurByte, OS);
1061 break;
Chris Lattner140caa72010-02-13 00:41:14 +00001062 case X86II::MRM_F8:
1063 EmitByte(BaseOpcode, CurByte, OS);
1064 EmitByte(0xF8, CurByte, OS);
1065 break;
Chris Lattnerf83726f2010-02-13 03:42:24 +00001066 case X86II::MRM_F9:
1067 EmitByte(BaseOpcode, CurByte, OS);
1068 EmitByte(0xF9, CurByte, OS);
1069 break;
Rafael Espindolae3906212011-02-22 00:35:18 +00001070 case X86II::MRM_D0:
1071 EmitByte(BaseOpcode, CurByte, OS);
1072 EmitByte(0xD0, CurByte, OS);
1073 break;
1074 case X86II::MRM_D1:
1075 EmitByte(BaseOpcode, CurByte, OS);
1076 EmitByte(0xD1, CurByte, OS);
1077 break;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001078 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001079
Chris Lattner6bb24632010-02-11 07:06:31 +00001080 // If there is a remaining operand, it must be a trailing immediate. Emit it
1081 // according to the right size for the instruction.
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001082 if (CurOp != NumOps) {
1083 // The last source register of a 4 operand instruction in AVX is encoded
1084 // in bits[7:4] of a immediate byte, and bits[3:0] are ignored.
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +00001085 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_I8IMM) {
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +00001086 const MCOperand &MO = MI.getOperand(HasXOP_W ? XOP_W_I8IMMOperand
1087 : CurOp);
1088 CurOp++;
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +00001089 bool IsExtReg = X86II::isX86_64ExtendedReg(MO.getReg());
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001090 unsigned RegNum = (IsExtReg ? (1 << 7) : 0);
1091 RegNum |= GetX86RegNum(MO) << 4;
1092 EmitImmediate(MCOperand::CreateImm(RegNum), 1, FK_Data_1, CurByte, OS,
1093 Fixups);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001094 } else {
1095 unsigned FixupKind;
Rafael Espindola654cc4a2010-12-16 22:50:01 +00001096 // FIXME: Is there a better way to know that we need a signed relocation?
Rafael Espindola0fc5e892011-05-19 20:32:34 +00001097 if (MI.getOpcode() == X86::ADD64ri32 ||
1098 MI.getOpcode() == X86::MOV64ri32 ||
Rafael Espindola654cc4a2010-12-16 22:50:01 +00001099 MI.getOpcode() == X86::MOV64mi32 ||
1100 MI.getOpcode() == X86::PUSH64i32)
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001101 FixupKind = X86::reloc_signed_4byte;
1102 else
1103 FixupKind = getImmFixupKind(TSFlags);
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001104 EmitImmediate(MI.getOperand(CurOp++),
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001105 X86II::getSizeOfImm(TSFlags), MCFixupKind(FixupKind),
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001106 CurByte, OS, Fixups);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001107 }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001108 }
1109
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +00001110 if ((TSFlags >> X86II::VEXShift) & X86II::Has3DNow0F0FOpcode)
Chris Lattner45270db2010-10-03 18:08:05 +00001111 EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS);
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001112
Chris Lattner4f627ba2010-02-05 01:53:19 +00001113#ifndef NDEBUG
Chris Lattner89f7dff2010-02-05 19:37:31 +00001114 // FIXME: Verify.
1115 if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) {
Chris Lattner4f627ba2010-02-05 01:53:19 +00001116 errs() << "Cannot encode all operands of: ";
1117 MI.dump();
1118 errs() << '\n';
1119 abort();
1120 }
1121#endif
Chris Lattnerf914be02010-02-03 21:24:49 +00001122}