blob: ae3b2de30a663a5113335c5460183906b9b4a0c5 [file] [log] [blame]
Matt Arsenault2510a312016-09-03 06:57:55 +00001; RUN: llc -O0 -amdgpu-spill-sgpr-to-vgpr=1 -march=amdgcn -mattr=+vgpr-spilling -verify-machineinstrs < %s | FileCheck -check-prefix=TOVGPR -check-prefix=GCN %s
Marek Olsak79c05872016-11-25 17:37:09 +00002; RUN: llc -O0 -amdgpu-spill-sgpr-to-vgpr=1 -amdgpu-spill-sgpr-to-smem=0 -march=amdgcn -mcpu=tonga -mattr=+vgpr-spilling -verify-machineinstrs < %s | FileCheck -check-prefix=TOVGPR -check-prefix=GCN %s
Matt Arsenault2510a312016-09-03 06:57:55 +00003; RUN: llc -O0 -amdgpu-spill-sgpr-to-vgpr=0 -march=amdgcn -mattr=+vgpr-spilling -verify-machineinstrs < %s | FileCheck -check-prefix=TOVMEM -check-prefix=GCN %s
Marek Olsak79c05872016-11-25 17:37:09 +00004; RUN: llc -O0 -amdgpu-spill-sgpr-to-vgpr=0 -amdgpu-spill-sgpr-to-smem=0 -march=amdgcn -mcpu=tonga -mattr=+vgpr-spilling -verify-machineinstrs < %s | FileCheck -check-prefix=TOVMEM -check-prefix=GCN %s
5; RUN: llc -O0 -amdgpu-spill-sgpr-to-vgpr=0 -amdgpu-spill-sgpr-to-smem=1 -march=amdgcn -mcpu=tonga -mattr=+vgpr-spilling -verify-machineinstrs < %s | FileCheck -check-prefix=TOSMEM -check-prefix=GCN %s
Matt Arsenault2510a312016-09-03 06:57:55 +00006
7; XXX - Why does it like to use vcc?
8
9; GCN-LABEL: {{^}}spill_m0:
Marek Olsak79c05872016-11-25 17:37:09 +000010; TOSMEM: s_mov_b32 s84, SCRATCH_RSRC_DWORD0
Matt Arsenault08906a32016-10-28 19:43:31 +000011
Marek Olsak79c05872016-11-25 17:37:09 +000012; GCN-DAG: s_cmp_lg_u32
Matt Arsenault2510a312016-09-03 06:57:55 +000013
Marek Olsak79c05872016-11-25 17:37:09 +000014; TOVGPR-DAG: s_mov_b32 [[M0_COPY:s[0-9]+]], m0
15; TOVGPR: v_writelane_b32 [[SPILL_VREG:v[0-9]+]], [[M0_COPY]], 0
Matt Arsenault2510a312016-09-03 06:57:55 +000016
Marek Olsak79c05872016-11-25 17:37:09 +000017; TOVMEM-DAG: s_mov_b32 [[M0_COPY:s[0-9]+]], m0
18; TOVMEM-DAG: v_mov_b32_e32 [[SPILL_VREG:v[0-9]+]], [[M0_COPY]]
Matt Arsenault2510a312016-09-03 06:57:55 +000019; TOVMEM: buffer_store_dword [[SPILL_VREG]], off, s{{\[[0-9]+:[0-9]+\]}}, s{{[0-9]+}} ; 4-byte Folded Spill
20; TOVMEM: s_waitcnt vmcnt(0)
Marek Olsak79c05872016-11-25 17:37:09 +000021
22; TOSMEM-DAG: s_mov_b32 [[M0_COPY:s[0-9]+]], m0
23; TOSMEM: s_mov_b32 m0, s3{{$}}
24; TOSMEM-NOT: [[M0_COPY]]
25; TOSMEM: s_buffer_store_dword [[M0_COPY]], s[84:87], m0 ; 4-byte Folded Spill
26; TOSMEM: s_waitcnt lgkmcnt(0)
27
Matt Arsenault2510a312016-09-03 06:57:55 +000028; GCN: s_cbranch_scc1 [[ENDIF:BB[0-9]+_[0-9]+]]
29
30; GCN: [[ENDIF]]:
Marek Olsak79c05872016-11-25 17:37:09 +000031; TOVGPR: v_readlane_b32 [[M0_RESTORE:s[0-9]+]], [[SPILL_VREG]], 0
32; TOVGPR: s_mov_b32 m0, [[M0_RESTORE]]
Matt Arsenault2510a312016-09-03 06:57:55 +000033
34; TOVMEM: buffer_load_dword [[RELOAD_VREG:v[0-9]+]], off, s{{\[[0-9]+:[0-9]+\]}}, s{{[0-9]+}} ; 4-byte Folded Reload
35; TOVMEM: s_waitcnt vmcnt(0)
Marek Olsak79c05872016-11-25 17:37:09 +000036; TOVMEM: v_readfirstlane_b32 [[M0_RESTORE:s[0-9]+]], [[RELOAD_VREG]]
37; TOVMEM: s_mov_b32 m0, [[M0_RESTORE]]
Matt Arsenault2510a312016-09-03 06:57:55 +000038
Marek Olsak79c05872016-11-25 17:37:09 +000039; TOSMEM: s_mov_b32 m0, s3{{$}}
40; TOSMEM: s_buffer_load_dword [[M0_RESTORE:s[0-9]+]], s[84:87], m0 ; 4-byte Folded Reload
41; TOSMEM-NOT: [[M0_RESTORE]]
42; TOSMEM: s_mov_b32 m0, [[M0_RESTORE]]
43
44; GCN: s_add_i32 s{{[0-9]+}}, m0, 1
Matt Arsenault2510a312016-09-03 06:57:55 +000045define void @spill_m0(i32 %cond, i32 addrspace(1)* %out) #0 {
46entry:
47 %m0 = call i32 asm sideeffect "s_mov_b32 m0, 0", "={M0}"() #0
48 %cmp0 = icmp eq i32 %cond, 0
49 br i1 %cmp0, label %if, label %endif
50
51if:
52 call void asm sideeffect "v_nop", ""() #0
53 br label %endif
54
55endif:
56 %foo = call i32 asm sideeffect "s_add_i32 $0, $1, 1", "=s,{M0}"(i32 %m0) #0
57 store i32 %foo, i32 addrspace(1)* %out
58 ret void
59}
60
61@lds = internal addrspace(3) global [64 x float] undef
62
63; GCN-LABEL: {{^}}spill_m0_lds:
Marek Olsak79c05872016-11-25 17:37:09 +000064; GCN: s_mov_b32 m0, s6
65; GCN: v_interp_mov_f32
66
67; TOSMEM: s_mov_b32 vcc_hi, m0
68; TOSMEM: s_mov_b32 m0, s7
69; TOSMEM-NEXT: s_buffer_store_dword s{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, m0 ; 4-byte Folded Spill
70; TOSMEM: s_mov_b32 m0, vcc_hi
71
72; TOSMEM: s_mov_b32 vcc_hi, m0
73; TOSMEM: s_add_u32 m0, s7, 0x100
74; TOSMEM: s_buffer_store_dword s{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, m0 ; 4-byte Folded Spill
75; TOSMEM: s_add_u32 m0, s7, 0x200
76; TOSMEM: s_buffer_store_dword s{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, m0 ; 4-byte Folded Spill
77; TOSMEM: s_mov_b32 m0, vcc_hi
78
79; TOSMEM: s_mov_b64 exec,
80; TOSMEM: s_cbranch_execz
81; TOSMEM: s_branch
82
83; TOSMEM: BB{{[0-9]+_[0-9]+}}:
84; TOSMEM-NEXT: s_add_u32 m0, s7, 0x100
85; TOSMEM-NEXT: s_buffer_load_dword s{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, m0 ; 4-byte Folded Reload
86
87
Matt Arsenault2510a312016-09-03 06:57:55 +000088; GCN-NOT: v_readlane_b32 m0
Marek Olsak79c05872016-11-25 17:37:09 +000089; GCN-NOT: s_buffer_store_dword m0
90; GCN-NOT: s_buffer_load_dword m0
Matt Arsenault2510a312016-09-03 06:57:55 +000091define amdgpu_ps void @spill_m0_lds(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg) #0 {
92main_body:
93 %4 = call float @llvm.SI.fs.constant(i32 0, i32 0, i32 %3)
94 %cmp = fcmp ueq float 0.0, %4
95 br i1 %cmp, label %if, label %else
96
97if:
98 %lds_ptr = getelementptr [64 x float], [64 x float] addrspace(3)* @lds, i32 0, i32 0
99 %lds_data = load float, float addrspace(3)* %lds_ptr
100 br label %endif
101
102else:
103 %interp = call float @llvm.SI.fs.constant(i32 0, i32 0, i32 %3)
104 br label %endif
105
106endif:
107 %export = phi float [%lds_data, %if], [%interp, %else]
108 %5 = call i32 @llvm.SI.packf16(float %export, float %export)
109 %6 = bitcast i32 %5 to float
110 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %6, float %6, float %6, float %6)
111 ret void
112}
113
Marek Olsak79c05872016-11-25 17:37:09 +0000114; GCN-LABEL: {{^}}restore_m0_lds:
115; TOSMEM: s_cmp_eq_u32
116; TOSMEM: s_mov_b32 vcc_hi, m0
117; TOSMEM: s_mov_b32 m0, s3
118; TOSMEM: s_buffer_store_dword s4, s[84:87], m0 ; 4-byte Folded Spill
119; TOSMEM: s_mov_b32 m0, vcc_hi
120; TOSMEM: s_cbranch_scc1
121
122; TOSMEM: s_mov_b32 m0, -1
123
124; TOSMEM: s_mov_b32 vcc_hi, m0
125; TOSMEM: s_mov_b32 m0, s3
126; TOSMEM: s_buffer_load_dword s4, s[84:87], m0 ; 4-byte Folded Reload
127; TOSMEM: s_add_u32 m0, s3, 0x100
128; TOSMEM: s_waitcnt lgkmcnt(0)
129; TOSMEM: s_buffer_load_dword s5, s[84:87], m0 ; 4-byte Folded Reload
130; TOSMEM: s_mov_b32 m0, vcc_hi
131; TOSMEM: s_waitcnt lgkmcnt(0)
132
133; TOSMEM: ds_write_b64
134
135; TOSMEM: s_mov_b32 vcc_hi, m0
136; TOSMEM: s_add_u32 m0, s3, 0x200
137; TOSMEM: s_buffer_load_dword s0, s[84:87], m0 ; 4-byte Folded Reload
138; TOSMEM: s_mov_b32 m0, vcc_hi
139; TOSMEM: s_waitcnt lgkmcnt(0)
140; TOSMEM: s_mov_b32 m0, s0
141; TOSMEM: ; use m0
142
143; TOSMEM: s_dcache_wb
144; TOSMEM: s_endpgm
145define void @restore_m0_lds(i32 %arg) {
146 %m0 = call i32 asm sideeffect "s_mov_b32 m0, 0", "={M0}"() #0
147 %sval = load volatile i64, i64 addrspace(2)* undef
148 %cmp = icmp eq i32 %arg, 0
149 br i1 %cmp, label %ret, label %bb
150
151bb:
152 store volatile i64 %sval, i64 addrspace(3)* undef
153 call void asm sideeffect "; use $0", "{M0}"(i32 %m0) #0
154 br label %ret
155
156ret:
157 ret void
158}
159
Matt Arsenault2510a312016-09-03 06:57:55 +0000160declare float @llvm.SI.fs.constant(i32, i32, i32) readnone
161
162declare i32 @llvm.SI.packf16(float, float) readnone
163
164declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
165
166attributes #0 = { nounwind }