blob: acaed0b7e8e822df3ac7b09e44f93436f9b507ce [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCJITInfo.cpp - Implement the JIT interfaces for the PowerPC -----===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Chris Lattner8296c4c2004-11-23 06:02:06 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Chris Lattner8296c4c2004-11-23 06:02:06 +00008//===----------------------------------------------------------------------===//
9//
10// This file implements the JIT interfaces for the 32-bit PowerPC target.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "jit"
Chris Lattner0aa794b2005-10-14 23:53:41 +000015#include "PPCJITInfo.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000016#include "PPCRelocations.h"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +000017#include "PPCTargetMachine.h"
Chris Lattner8296c4c2004-11-23 06:02:06 +000018#include "llvm/CodeGen/MachineCodeEmitter.h"
19#include "llvm/Config/alloca.h"
Evan Chengf6acb342006-07-25 20:40:54 +000020#include "llvm/Support/Debug.h"
Chris Lattnerb50fd922004-11-26 20:25:17 +000021#include <set>
Chris Lattner8296c4c2004-11-23 06:02:06 +000022using namespace llvm;
23
24static TargetJITInfo::JITCompilerFn JITCompilerFunction;
25
26#define BUILD_ADDIS(RD,RS,IMM16) \
27 ((15 << 26) | ((RD) << 21) | ((RS) << 16) | ((IMM16) & 65535))
28#define BUILD_ORI(RD,RS,UIMM16) \
29 ((24 << 26) | ((RS) << 21) | ((RD) << 16) | ((UIMM16) & 65535))
Nate Begeman18f03292006-08-29 02:30:59 +000030#define BUILD_ORIS(RD,RS,UIMM16) \
31 ((25 << 26) | ((RS) << 21) | ((RD) << 16) | ((UIMM16) & 65535))
32#define BUILD_RLDICR(RD,RS,SH,ME) \
33 ((30 << 26) | ((RS) << 21) | ((RD) << 16) | (((SH) & 31) << 11) | \
Chris Lattner13535c22006-12-07 23:44:07 +000034 (((ME) & 63) << 6) | (1 << 2) | ((((SH) >> 5) & 1) << 1))
Chris Lattner8296c4c2004-11-23 06:02:06 +000035#define BUILD_MTSPR(RS,SPR) \
36 ((31 << 26) | ((RS) << 21) | ((SPR) << 16) | (467 << 1))
37#define BUILD_BCCTRx(BO,BI,LINK) \
38 ((19 << 26) | ((BO) << 21) | ((BI) << 16) | (528 << 1) | ((LINK) & 1))
Nate Begeman18f03292006-08-29 02:30:59 +000039#define BUILD_B(TARGET, LINK) \
40 ((18 << 26) | (((TARGET) & 0x00FFFFFF) << 2) | ((LINK) & 1))
Chris Lattner8296c4c2004-11-23 06:02:06 +000041
42// Pseudo-ops
43#define BUILD_LIS(RD,IMM16) BUILD_ADDIS(RD,0,IMM16)
Nate Begeman18f03292006-08-29 02:30:59 +000044#define BUILD_SLDI(RD,RS,IMM6) BUILD_RLDICR(RD,RS,IMM6,63-IMM6)
Chris Lattner8296c4c2004-11-23 06:02:06 +000045#define BUILD_MTCTR(RS) BUILD_MTSPR(RS,9)
46#define BUILD_BCTR(LINK) BUILD_BCCTRx(20,0,LINK)
47
Nate Begeman18f03292006-08-29 02:30:59 +000048static void EmitBranchToAt(uint64_t At, uint64_t To, bool isCall, bool is64Bit){
49 intptr_t Offset = ((intptr_t)To - (intptr_t)At) >> 2;
50 unsigned *AtI = (unsigned*)(intptr_t)At;
Chris Lattner8296c4c2004-11-23 06:02:06 +000051
Nate Begeman18f03292006-08-29 02:30:59 +000052 if (Offset >= -(1 << 23) && Offset < (1 << 23)) { // In range?
53 AtI[0] = BUILD_B(Offset, isCall); // b/bl target
54 } else if (!is64Bit) {
55 AtI[0] = BUILD_LIS(12, To >> 16); // lis r12, hi16(address)
56 AtI[1] = BUILD_ORI(12, 12, To); // ori r12, r12, lo16(address)
57 AtI[2] = BUILD_MTCTR(12); // mtctr r12
58 AtI[3] = BUILD_BCTR(isCall); // bctr/bctrl
59 } else {
60 AtI[0] = BUILD_LIS(12, To >> 48); // lis r12, hi16(address)
61 AtI[1] = BUILD_ORI(12, 12, To >> 32); // ori r12, r12, lo16(address)
62 AtI[2] = BUILD_SLDI(12, 12, 32); // sldi r12, r12, 32
63 AtI[3] = BUILD_ORIS(12, 12, To >> 16); // oris r12, r12, hi16(address)
64 AtI[4] = BUILD_ORI(12, 12, To); // ori r12, r12, lo16(address)
65 AtI[5] = BUILD_MTCTR(12); // mtctr r12
66 AtI[6] = BUILD_BCTR(isCall); // bctr/bctrl
67 }
Chris Lattner8296c4c2004-11-23 06:02:06 +000068}
69
Chris Lattner078b6f22004-11-24 21:01:46 +000070extern "C" void PPC32CompilationCallback();
Nate Begeman18f03292006-08-29 02:30:59 +000071extern "C" void PPC64CompilationCallback();
Chris Lattner078b6f22004-11-24 21:01:46 +000072
Chris Lattnerd32cb5e2006-09-28 23:32:43 +000073#if (defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)) && \
74 !defined(__ppc64__)
Chris Lattner078b6f22004-11-24 21:01:46 +000075// CompilationCallback stub - We can't use a C function with inline assembly in
76// it, because we the prolog/epilog inserted by GCC won't work for us. Instead,
77// write our own wrapper, which does things our way, so we have complete control
78// over register saving and restoring.
79asm(
80 ".text\n"
81 ".align 2\n"
82 ".globl _PPC32CompilationCallback\n"
83"_PPC32CompilationCallback:\n"
Nate Begeman01364fb2006-05-02 04:50:05 +000084 // Make space for 8 ints r[3-10] and 13 doubles f[1-13] and the
85 // FIXME: need to save v[0-19] for altivec?
Nate Begeman18f03292006-08-29 02:30:59 +000086 // FIXME: could shrink frame
Nate Begeman01364fb2006-05-02 04:50:05 +000087 // Set up a proper stack frame
Jim Laskeye95909a2006-12-11 18:10:54 +000088 // FIXME Layout
89 // PowerPC64 ABI linkage - 24 bytes
90 // parameters - 32 bytes
91 // 13 double registers - 104 bytes
92 // 8 int registers - 32 bytes
Jim Laskey6af22202006-12-10 13:09:42 +000093 "mflr r0\n"
Jim Laskeye95909a2006-12-11 18:10:54 +000094 "stw r0, 8(r1)\n"
95 "stwu r1, -208(r1)\n"
Nate Begeman01364fb2006-05-02 04:50:05 +000096 // Save all int arg registers
97 "stw r10, 204(r1)\n" "stw r9, 200(r1)\n"
98 "stw r8, 196(r1)\n" "stw r7, 192(r1)\n"
99 "stw r6, 188(r1)\n" "stw r5, 184(r1)\n"
100 "stw r4, 180(r1)\n" "stw r3, 176(r1)\n"
Chris Lattner078b6f22004-11-24 21:01:46 +0000101 // Save all call-clobbered FP regs.
Nate Begeman01364fb2006-05-02 04:50:05 +0000102 "stfd f13, 168(r1)\n" "stfd f12, 160(r1)\n"
103 "stfd f11, 152(r1)\n" "stfd f10, 144(r1)\n"
104 "stfd f9, 136(r1)\n" "stfd f8, 128(r1)\n"
105 "stfd f7, 120(r1)\n" "stfd f6, 112(r1)\n"
106 "stfd f5, 104(r1)\n" "stfd f4, 96(r1)\n"
107 "stfd f3, 88(r1)\n" "stfd f2, 80(r1)\n"
108 "stfd f1, 72(r1)\n"
109 // Arguments to Compilation Callback:
110 // r3 - our lr (address of the call instruction in stub plus 4)
111 // r4 - stub's lr (address of instruction that called the stub plus 4)
Chris Lattner09fecf92006-12-08 04:54:03 +0000112 // r5 - is64Bit - always 0.
Nate Begeman01364fb2006-05-02 04:50:05 +0000113 "mr r3, r0\n"
114 "lwz r2, 208(r1)\n" // stub's frame
115 "lwz r4, 8(r2)\n" // stub's lr
Nate Begeman18f03292006-08-29 02:30:59 +0000116 "li r5, 0\n" // 0 == 32 bit
117 "bl _PPCCompilationCallbackC\n"
Nate Begeman01364fb2006-05-02 04:50:05 +0000118 "mtctr r3\n"
119 // Restore all int arg registers
120 "lwz r10, 204(r1)\n" "lwz r9, 200(r1)\n"
121 "lwz r8, 196(r1)\n" "lwz r7, 192(r1)\n"
122 "lwz r6, 188(r1)\n" "lwz r5, 184(r1)\n"
123 "lwz r4, 180(r1)\n" "lwz r3, 176(r1)\n"
124 // Restore all FP arg registers
125 "lfd f13, 168(r1)\n" "lfd f12, 160(r1)\n"
126 "lfd f11, 152(r1)\n" "lfd f10, 144(r1)\n"
127 "lfd f9, 136(r1)\n" "lfd f8, 128(r1)\n"
128 "lfd f7, 120(r1)\n" "lfd f6, 112(r1)\n"
129 "lfd f5, 104(r1)\n" "lfd f4, 96(r1)\n"
130 "lfd f3, 88(r1)\n" "lfd f2, 80(r1)\n"
131 "lfd f1, 72(r1)\n"
132 // Pop 3 frames off the stack and branch to target
133 "lwz r1, 208(r1)\n"
134 "lwz r2, 8(r1)\n"
135 "mtlr r2\n"
136 "bctr\n"
Chris Lattner078b6f22004-11-24 21:01:46 +0000137 );
Chris Lattner249edb82007-02-25 05:04:13 +0000138
139#elif defined(__PPC__) && !defined(__ppc64__)
140// Linux/PPC support
141
142// CompilationCallback stub - We can't use a C function with inline assembly in
143// it, because we the prolog/epilog inserted by GCC won't work for us. Instead,
144// write our own wrapper, which does things our way, so we have complete control
145// over register saving and restoring.
146asm(
147 ".text\n"
148 ".align 2\n"
149 ".globl PPC32CompilationCallback\n"
150"PPC32CompilationCallback:\n"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000151 // Make space for 8 ints r[3-10] and 8 doubles f[1-8] and the
Chris Lattner249edb82007-02-25 05:04:13 +0000152 // FIXME: need to save v[0-19] for altivec?
153 // FIXME: could shrink frame
154 // Set up a proper stack frame
155 // FIXME Layout
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000156 // 8 double registers - 64 bytes
Chris Lattner249edb82007-02-25 05:04:13 +0000157 // 8 int registers - 32 bytes
158 "mflr 0\n"
159 "stw 0, 4(1)\n"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000160 "stwu 1, -104(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000161 // Save all int arg registers
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000162 "stw 10, 100(1)\n" "stw 9, 96(1)\n"
163 "stw 8, 92(1)\n" "stw 7, 88(1)\n"
164 "stw 6, 84(1)\n" "stw 5, 80(1)\n"
165 "stw 4, 76(1)\n" "stw 3, 72(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000166 // Save all call-clobbered FP regs.
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000167 "stfd 8, 64(1)\n"
168 "stfd 7, 56(1)\n" "stfd 6, 48(1)\n"
169 "stfd 5, 40(1)\n" "stfd 4, 32(1)\n"
170 "stfd 3, 24(1)\n" "stfd 2, 16(1)\n"
171 "stfd 1, 8(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000172 // Arguments to Compilation Callback:
173 // r3 - our lr (address of the call instruction in stub plus 4)
174 // r4 - stub's lr (address of instruction that called the stub plus 4)
175 // r5 - is64Bit - always 0.
176 "mr 3, 0\n"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000177 "lwz 5, 104(1)\n" // stub's frame
178 "lwz 4, 4(5)\n" // stub's lr
Chris Lattner249edb82007-02-25 05:04:13 +0000179 "li 5, 0\n" // 0 == 32 bit
180 "bl PPCCompilationCallbackC\n"
181 "mtctr 3\n"
182 // Restore all int arg registers
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000183 "lwz 10, 100(1)\n" "lwz 9, 96(1)\n"
184 "lwz 8, 92(1)\n" "lwz 7, 88(1)\n"
185 "lwz 6, 84(1)\n" "lwz 5, 80(1)\n"
186 "lwz 4, 76(1)\n" "lwz 3, 72(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000187 // Restore all FP arg registers
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000188 "lfd 8, 64(1)\n"
189 "lfd 7, 56(1)\n" "lfd 6, 48(1)\n"
190 "lfd 5, 40(1)\n" "lfd 4, 32(1)\n"
191 "lfd 3, 24(1)\n" "lfd 2, 16(1)\n"
192 "lfd 1, 8(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000193 // Pop 3 frames off the stack and branch to target
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000194 "lwz 1, 104(1)\n"
195 "lwz 0, 4(1)\n"
196 "mtlr 0\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000197 "bctr\n"
198 );
Chris Lattner8cbad8e2004-11-25 06:14:45 +0000199#else
200void PPC32CompilationCallback() {
201 assert(0 && "This is not a power pc, you can't execute this!");
202 abort();
203}
Nate Begeman61776062004-11-23 21:34:18 +0000204#endif
205
Chris Lattnerd32cb5e2006-09-28 23:32:43 +0000206#if (defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)) && \
207 defined(__ppc64__)
Nate Begeman18f03292006-08-29 02:30:59 +0000208asm(
209 ".text\n"
210 ".align 2\n"
211 ".globl _PPC64CompilationCallback\n"
212"_PPC64CompilationCallback:\n"
213 // Make space for 8 ints r[3-10] and 13 doubles f[1-13] and the
214 // FIXME: need to save v[0-19] for altivec?
215 // Set up a proper stack frame
Jim Laskeye95909a2006-12-11 18:10:54 +0000216 // Layout
217 // PowerPC64 ABI linkage - 48 bytes
218 // parameters - 64 bytes
219 // 13 double registers - 104 bytes
220 // 8 int registers - 64 bytes
Nate Begeman18f03292006-08-29 02:30:59 +0000221 "mflr r0\n"
Jim Laskeye95909a2006-12-11 18:10:54 +0000222 "std r0, 16(r1)\n"
223 "stdu r1, -280(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000224 // Save all int arg registers
Jim Laskeye95909a2006-12-11 18:10:54 +0000225 "std r10, 272(r1)\n" "std r9, 264(r1)\n"
226 "std r8, 256(r1)\n" "std r7, 248(r1)\n"
227 "std r6, 240(r1)\n" "std r5, 232(r1)\n"
228 "std r4, 224(r1)\n" "std r3, 216(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000229 // Save all call-clobbered FP regs.
Jim Laskeye95909a2006-12-11 18:10:54 +0000230 "stfd f13, 208(r1)\n" "stfd f12, 200(r1)\n"
231 "stfd f11, 192(r1)\n" "stfd f10, 184(r1)\n"
232 "stfd f9, 176(r1)\n" "stfd f8, 168(r1)\n"
233 "stfd f7, 160(r1)\n" "stfd f6, 152(r1)\n"
234 "stfd f5, 144(r1)\n" "stfd f4, 136(r1)\n"
235 "stfd f3, 128(r1)\n" "stfd f2, 120(r1)\n"
236 "stfd f1, 112(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000237 // Arguments to Compilation Callback:
238 // r3 - our lr (address of the call instruction in stub plus 4)
239 // r4 - stub's lr (address of instruction that called the stub plus 4)
Chris Lattner09fecf92006-12-08 04:54:03 +0000240 // r5 - is64Bit - always 1.
Nate Begeman18f03292006-08-29 02:30:59 +0000241 "mr r3, r0\n"
Jim Laskeye95909a2006-12-11 18:10:54 +0000242 "ld r2, 280(r1)\n" // stub's frame
Nate Begeman18f03292006-08-29 02:30:59 +0000243 "ld r4, 16(r2)\n" // stub's lr
244 "li r5, 1\n" // 1 == 64 bit
245 "bl _PPCCompilationCallbackC\n"
246 "mtctr r3\n"
247 // Restore all int arg registers
Jim Laskeye95909a2006-12-11 18:10:54 +0000248 "ld r10, 272(r1)\n" "ld r9, 264(r1)\n"
249 "ld r8, 256(r1)\n" "ld r7, 248(r1)\n"
250 "ld r6, 240(r1)\n" "ld r5, 232(r1)\n"
251 "ld r4, 224(r1)\n" "ld r3, 216(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000252 // Restore all FP arg registers
Jim Laskeye95909a2006-12-11 18:10:54 +0000253 "lfd f13, 208(r1)\n" "lfd f12, 200(r1)\n"
254 "lfd f11, 192(r1)\n" "lfd f10, 184(r1)\n"
255 "lfd f9, 176(r1)\n" "lfd f8, 168(r1)\n"
256 "lfd f7, 160(r1)\n" "lfd f6, 152(r1)\n"
257 "lfd f5, 144(r1)\n" "lfd f4, 136(r1)\n"
258 "lfd f3, 128(r1)\n" "lfd f2, 120(r1)\n"
259 "lfd f1, 112(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000260 // Pop 3 frames off the stack and branch to target
Jim Laskeye95909a2006-12-11 18:10:54 +0000261 "ld r1, 280(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000262 "ld r2, 16(r1)\n"
263 "mtlr r2\n"
264 "bctr\n"
265 );
266#else
267void PPC64CompilationCallback() {
268 assert(0 && "This is not a power pc, you can't execute this!");
269 abort();
270}
271#endif
272
273extern "C" void *PPCCompilationCallbackC(unsigned *StubCallAddrPlus4,
274 unsigned *OrigCallAddrPlus4,
275 bool is64Bit) {
Nate Begeman318bb962006-04-25 04:45:59 +0000276 // Adjust the pointer to the address of the call instruction in the stub
277 // emitted by emitFunctionStub, rather than the instruction after it.
278 unsigned *StubCallAddr = StubCallAddrPlus4 - 1;
279 unsigned *OrigCallAddr = OrigCallAddrPlus4 - 1;
Chris Lattner4ff11752004-11-23 06:55:05 +0000280
Nate Begeman318bb962006-04-25 04:45:59 +0000281 void *Target = JITCompilerFunction(StubCallAddr);
Chris Lattner4ff11752004-11-23 06:55:05 +0000282
Nate Begeman318bb962006-04-25 04:45:59 +0000283 // Check to see if *OrigCallAddr is a 'bl' instruction, and if we can rewrite
284 // it to branch directly to the destination. If so, rewrite it so it does not
285 // need to go through the stub anymore.
286 unsigned OrigCallInst = *OrigCallAddr;
287 if ((OrigCallInst >> 26) == 18) { // Direct call.
288 intptr_t Offset = ((intptr_t)Target - (intptr_t)OrigCallAddr) >> 2;
289
Chris Lattner4ff11752004-11-23 06:55:05 +0000290 if (Offset >= -(1 << 23) && Offset < (1 << 23)) { // In range?
Chris Lattner659d72e2004-11-24 18:00:02 +0000291 // Clear the original target out.
Nate Begeman318bb962006-04-25 04:45:59 +0000292 OrigCallInst &= (63 << 26) | 3;
Chris Lattner659d72e2004-11-24 18:00:02 +0000293 // Fill in the new target.
Nate Begeman318bb962006-04-25 04:45:59 +0000294 OrigCallInst |= (Offset & ((1 << 24)-1)) << 2;
Chris Lattner659d72e2004-11-24 18:00:02 +0000295 // Replace the call.
Nate Begeman318bb962006-04-25 04:45:59 +0000296 *OrigCallAddr = OrigCallInst;
Chris Lattner4ff11752004-11-23 06:55:05 +0000297 }
298 }
Misha Brukmanb4402432005-04-21 23:30:14 +0000299
Nate Begeman318bb962006-04-25 04:45:59 +0000300 // Assert that we are coming from a stub that was created with our
301 // emitFunctionStub.
Nate Begeman18f03292006-08-29 02:30:59 +0000302 if ((*StubCallAddr >> 26) == 18)
303 StubCallAddr -= 3;
304 else {
Nate Begeman318bb962006-04-25 04:45:59 +0000305 assert((*StubCallAddr >> 26) == 19 && "Call in stub is not indirect!");
Nate Begeman18f03292006-08-29 02:30:59 +0000306 StubCallAddr -= is64Bit ? 9 : 6;
307 }
Chris Lattner4ff11752004-11-23 06:55:05 +0000308
309 // Rewrite the stub with an unconditional branch to the target, for any users
310 // who took the address of the stub.
Nate Begeman18f03292006-08-29 02:30:59 +0000311 EmitBranchToAt((intptr_t)StubCallAddr, (intptr_t)Target, false, is64Bit);
Chris Lattner4ff11752004-11-23 06:55:05 +0000312
Nate Begeman318bb962006-04-25 04:45:59 +0000313 // Put the address of the target function to call and the address to return to
314 // after calling the target function in a place that is easy to get on the
315 // stack after we restore all regs.
Nate Begeman18f03292006-08-29 02:30:59 +0000316 return Target;
Chris Lattner4ff11752004-11-23 06:55:05 +0000317}
318
319
320
Misha Brukmanb4402432005-04-21 23:30:14 +0000321TargetJITInfo::LazyResolverFn
Nate Begeman6cca84e2005-10-16 05:39:50 +0000322PPCJITInfo::getLazyResolverFunction(JITCompilerFn Fn) {
Chris Lattner4ff11752004-11-23 06:55:05 +0000323 JITCompilerFunction = Fn;
Nate Begeman18f03292006-08-29 02:30:59 +0000324 return is64Bit ? PPC64CompilationCallback : PPC32CompilationCallback;
Chris Lattner4ff11752004-11-23 06:55:05 +0000325}
326
Nate Begeman6cca84e2005-10-16 05:39:50 +0000327void *PPCJITInfo::emitFunctionStub(void *Fn, MachineCodeEmitter &MCE) {
Chris Lattner8296c4c2004-11-23 06:02:06 +0000328 // If this is just a call to an external function, emit a branch instead of a
329 // call. The code is the same except for one bit of the last instruction.
Nate Begeman18f03292006-08-29 02:30:59 +0000330 if (Fn != (void*)(intptr_t)PPC32CompilationCallback &&
331 Fn != (void*)(intptr_t)PPC64CompilationCallback) {
332 MCE.startFunctionStub(7*4);
333 intptr_t Addr = (intptr_t)MCE.getCurrentPCValue();
Chris Lattnere1c96362006-05-02 19:14:47 +0000334 MCE.emitWordBE(0);
335 MCE.emitWordBE(0);
336 MCE.emitWordBE(0);
337 MCE.emitWordBE(0);
Nate Begeman18f03292006-08-29 02:30:59 +0000338 MCE.emitWordBE(0);
339 MCE.emitWordBE(0);
340 MCE.emitWordBE(0);
341 EmitBranchToAt(Addr, (intptr_t)Fn, false, is64Bit);
Chris Lattner8296c4c2004-11-23 06:02:06 +0000342 return MCE.finishFunctionStub(0);
343 }
344
Nate Begeman18f03292006-08-29 02:30:59 +0000345 MCE.startFunctionStub(10*4);
346 if (is64Bit) {
347 MCE.emitWordBE(0xf821ffb1); // stdu r1,-80(r1)
348 MCE.emitWordBE(0x7d6802a6); // mflr r11
349 MCE.emitWordBE(0xf9610060); // std r11, 96(r1)
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000350 } else if (TM.getSubtargetImpl()->isMachoABI()){
Nate Begeman18f03292006-08-29 02:30:59 +0000351 MCE.emitWordBE(0x9421ffe0); // stwu r1,-32(r1)
352 MCE.emitWordBE(0x7d6802a6); // mflr r11
353 MCE.emitWordBE(0x91610028); // stw r11, 40(r1)
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000354 } else {
355 MCE.emitWordBE(0x9421ffe0); // stwu r1,-32(r1)
356 MCE.emitWordBE(0x7d6802a6); // mflr r11
357 MCE.emitWordBE(0x91610024); // stw r11, 36(r1)
Nate Begeman18f03292006-08-29 02:30:59 +0000358 }
359 intptr_t Addr = (intptr_t)MCE.getCurrentPCValue();
Chris Lattnere1c96362006-05-02 19:14:47 +0000360 MCE.emitWordBE(0);
361 MCE.emitWordBE(0);
362 MCE.emitWordBE(0);
363 MCE.emitWordBE(0);
Nate Begeman18f03292006-08-29 02:30:59 +0000364 MCE.emitWordBE(0);
365 MCE.emitWordBE(0);
366 MCE.emitWordBE(0);
367 EmitBranchToAt(Addr, (intptr_t)Fn, true, is64Bit);
Chris Lattner8296c4c2004-11-23 06:02:06 +0000368 return MCE.finishFunctionStub(0);
369}
370
371
Nate Begeman6cca84e2005-10-16 05:39:50 +0000372void PPCJITInfo::relocate(void *Function, MachineRelocation *MR,
373 unsigned NumRelocs, unsigned char* GOTBase) {
Chris Lattner8296c4c2004-11-23 06:02:06 +0000374 for (unsigned i = 0; i != NumRelocs; ++i, ++MR) {
375 unsigned *RelocPos = (unsigned*)Function + MR->getMachineCodeOffset()/4;
376 intptr_t ResultPtr = (intptr_t)MR->getResultPointer();
377 switch ((PPC::RelocationType)MR->getRelocationType()) {
378 default: assert(0 && "Unknown relocation type!");
379 case PPC::reloc_pcrel_bx:
380 // PC-relative relocation for b and bl instructions.
381 ResultPtr = (ResultPtr-(intptr_t)RelocPos) >> 2;
382 assert(ResultPtr >= -(1 << 23) && ResultPtr < (1 << 23) &&
383 "Relocation out of range!");
384 *RelocPos |= (ResultPtr & ((1 << 24)-1)) << 2;
385 break;
Evan Cheng78bf1072006-07-27 18:21:10 +0000386 case PPC::reloc_pcrel_bcx:
387 // PC-relative relocation for BLT,BLE,BEQ,BGE,BGT,BNE, or other
388 // bcx instructions.
389 ResultPtr = (ResultPtr-(intptr_t)RelocPos) >> 2;
390 assert(ResultPtr >= -(1 << 13) && ResultPtr < (1 << 13) &&
391 "Relocation out of range!");
392 *RelocPos |= (ResultPtr & ((1 << 14)-1)) << 2;
393 break;
Chris Lattnerdd516792004-11-24 22:30:08 +0000394 case PPC::reloc_absolute_high: // high bits of ref -> low 16 of instr
Chris Lattner5b17dee2006-07-12 21:23:20 +0000395 case PPC::reloc_absolute_low: { // low bits of ref -> low 16 of instr
Chris Lattner8296c4c2004-11-23 06:02:06 +0000396 ResultPtr += MR->getConstantVal();
397
Chris Lattnerdd516792004-11-24 22:30:08 +0000398 // If this is a high-part access, get the high-part.
Nate Begeman69df6132006-09-08 22:42:09 +0000399 if (MR->getRelocationType() == PPC::reloc_absolute_high) {
Chris Lattner8296c4c2004-11-23 06:02:06 +0000400 // If the low part will have a carry (really a borrow) from the low
401 // 16-bits into the high 16, add a bit to borrow from.
402 if (((int)ResultPtr << 16) < 0)
403 ResultPtr += 1 << 16;
404 ResultPtr >>= 16;
405 }
406
407 // Do the addition then mask, so the addition does not overflow the 16-bit
408 // immediate section of the instruction.
409 unsigned LowBits = (*RelocPos + ResultPtr) & 65535;
410 unsigned HighBits = *RelocPos & ~65535;
411 *RelocPos = LowBits | HighBits; // Slam into low 16-bits
412 break;
413 }
Chris Lattner5b17dee2006-07-12 21:23:20 +0000414 case PPC::reloc_absolute_low_ix: { // low bits of ref -> low 14 of instr
415 ResultPtr += MR->getConstantVal();
416 // Do the addition then mask, so the addition does not overflow the 16-bit
417 // immediate section of the instruction.
418 unsigned LowBits = (*RelocPos + ResultPtr) & 0xFFFC;
419 unsigned HighBits = *RelocPos & 0xFFFF0003;
420 *RelocPos = LowBits | HighBits; // Slam into low 14-bits.
421 break;
422 }
423 }
Chris Lattner8296c4c2004-11-23 06:02:06 +0000424 }
425}
426
Nate Begeman6cca84e2005-10-16 05:39:50 +0000427void PPCJITInfo::replaceMachineCodeForFunction(void *Old, void *New) {
Nate Begeman18f03292006-08-29 02:30:59 +0000428 EmitBranchToAt((intptr_t)Old, (intptr_t)New, false, is64Bit);
Chris Lattner8296c4c2004-11-23 06:02:06 +0000429}