blob: ce5b58c6923f943ff05a72a2698a69b2726389d8 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstrInfo.h - AMDGPU Instruction Information ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Contains the definition of a TargetInstrInfo class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUINSTRUCTIONINFO_H
17#define AMDGPUINSTRUCTIONINFO_H
18
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "AMDGPUInstrInfo.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000020#include "AMDGPURegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/Target/TargetInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include <map>
23
24#define GET_INSTRINFO_HEADER
25#define GET_INSTRINFO_ENUM
Tom Stellard02661d92013-06-25 21:22:18 +000026#define GET_INSTRINFO_OPERAND_ENUM
Tom Stellard75aadc22012-12-11 21:25:42 +000027#include "AMDGPUGenInstrInfo.inc"
28
29#define OPCODE_IS_ZERO_INT AMDGPU::PRED_SETE_INT
30#define OPCODE_IS_NOT_ZERO_INT AMDGPU::PRED_SETNE_INT
31#define OPCODE_IS_ZERO AMDGPU::PRED_SETE
32#define OPCODE_IS_NOT_ZERO AMDGPU::PRED_SETNE
33
34namespace llvm {
35
36class AMDGPUTargetMachine;
37class MachineFunction;
38class MachineInstr;
39class MachineInstrBuilder;
40
41class AMDGPUInstrInfo : public AMDGPUGenInstrInfo {
42private:
43 const AMDGPURegisterInfo RI;
Tom Stellard75aadc22012-12-11 21:25:42 +000044 bool getNextBranchInstr(MachineBasicBlock::iterator &iter,
45 MachineBasicBlock &MBB) const;
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000046 virtual void anchor();
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000047protected:
48 TargetMachine &TM;
Tom Stellard75aadc22012-12-11 21:25:42 +000049public:
50 explicit AMDGPUInstrInfo(TargetMachine &tm);
51
52 virtual const AMDGPURegisterInfo &getRegisterInfo() const = 0;
53
54 bool isCoalescableExtInstr(const MachineInstr &MI, unsigned &SrcReg,
55 unsigned &DstReg, unsigned &SubIdx) const;
56
57 unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const;
58 unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI,
59 int &FrameIndex) const;
60 bool hasLoadFromStackSlot(const MachineInstr *MI,
61 const MachineMemOperand *&MMO,
62 int &FrameIndex) const;
63 unsigned isStoreFromStackSlot(const MachineInstr *MI, int &FrameIndex) const;
64 unsigned isStoreFromStackSlotPostFE(const MachineInstr *MI,
65 int &FrameIndex) const;
66 bool hasStoreFromStackSlot(const MachineInstr *MI,
67 const MachineMemOperand *&MMO,
68 int &FrameIndex) const;
69
70 MachineInstr *
71 convertToThreeAddress(MachineFunction::iterator &MFI,
72 MachineBasicBlock::iterator &MBBI,
73 LiveVariables *LV) const;
74
75
76 virtual void copyPhysReg(MachineBasicBlock &MBB,
77 MachineBasicBlock::iterator MI, DebugLoc DL,
78 unsigned DestReg, unsigned SrcReg,
79 bool KillSrc) const = 0;
80
81 void storeRegToStackSlot(MachineBasicBlock &MBB,
82 MachineBasicBlock::iterator MI,
83 unsigned SrcReg, bool isKill, int FrameIndex,
84 const TargetRegisterClass *RC,
85 const TargetRegisterInfo *TRI) const;
86 void loadRegFromStackSlot(MachineBasicBlock &MBB,
87 MachineBasicBlock::iterator MI,
88 unsigned DestReg, int FrameIndex,
89 const TargetRegisterClass *RC,
90 const TargetRegisterInfo *TRI) const;
Tom Stellard26a3b672013-10-22 18:19:10 +000091 virtual bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const;
92
Tom Stellard75aadc22012-12-11 21:25:42 +000093
94protected:
95 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF,
96 MachineInstr *MI,
97 const SmallVectorImpl<unsigned> &Ops,
98 int FrameIndex) const;
99 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF,
100 MachineInstr *MI,
101 const SmallVectorImpl<unsigned> &Ops,
102 MachineInstr *LoadMI) const;
Tom Stellard81d871d2013-11-13 23:36:50 +0000103 /// \returns the smallest register index that will be accessed by an indirect
104 /// read or write or -1 if indirect addressing is not used by this program.
105 virtual int getIndirectIndexBegin(const MachineFunction &MF) const;
106
107 /// \returns the largest register index that will be accessed by an indirect
108 /// read or write or -1 if indirect addressing is not used by this program.
109 virtual int getIndirectIndexEnd(const MachineFunction &MF) const;
110
Tom Stellard75aadc22012-12-11 21:25:42 +0000111public:
112 bool canFoldMemoryOperand(const MachineInstr *MI,
113 const SmallVectorImpl<unsigned> &Ops) const;
114 bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
115 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
116 SmallVectorImpl<MachineInstr *> &NewMIs) const;
117 bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
118 SmallVectorImpl<SDNode *> &NewNodes) const;
119 unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
120 bool UnfoldLoad, bool UnfoldStore,
121 unsigned *LoadRegIndex = 0) const;
122 bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
123 int64_t Offset1, int64_t Offset2,
124 unsigned NumLoads) const;
125
126 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
127 void insertNoop(MachineBasicBlock &MBB,
128 MachineBasicBlock::iterator MI) const;
129 bool isPredicated(const MachineInstr *MI) const;
130 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
131 const SmallVectorImpl<MachineOperand> &Pred2) const;
132 bool DefinesPredicate(MachineInstr *MI,
133 std::vector<MachineOperand> &Pred) const;
134 bool isPredicable(MachineInstr *MI) const;
135 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const;
136
137 // Helper functions that check the opcode for status information
138 bool isLoadInst(llvm::MachineInstr *MI) const;
139 bool isExtLoadInst(llvm::MachineInstr *MI) const;
140 bool isSWSExtLoadInst(llvm::MachineInstr *MI) const;
141 bool isSExtLoadInst(llvm::MachineInstr *MI) const;
142 bool isZExtLoadInst(llvm::MachineInstr *MI) const;
143 bool isAExtLoadInst(llvm::MachineInstr *MI) const;
144 bool isStoreInst(llvm::MachineInstr *MI) const;
145 bool isTruncStoreInst(llvm::MachineInstr *MI) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000146 bool isRegisterStore(const MachineInstr &MI) const;
147 bool isRegisterLoad(const MachineInstr &MI) const;
148
149//===---------------------------------------------------------------------===//
150// Pure virtual funtions to be implemented by sub-classes.
151//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Tom Stellard75aadc22012-12-11 21:25:42 +0000153 virtual unsigned getIEQOpcode() const = 0;
154 virtual bool isMov(unsigned opcode) const = 0;
155
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000156 /// \brief Calculate the "Indirect Address" for the given \p RegIndex and
157 /// \p Channel
158 ///
159 /// We model indirect addressing using a virtual address space that can be
160 /// accesed with loads and stores. The "Indirect Address" is the memory
161 /// address in this virtual address space that maps to the given \p RegIndex
162 /// and \p Channel.
163 virtual unsigned calculateIndirectAddress(unsigned RegIndex,
164 unsigned Channel) const = 0;
165
Tom Stellard26a3b672013-10-22 18:19:10 +0000166 /// \returns The register class to be used for loading and storing values
167 /// from an "Indirect Address" .
168 virtual const TargetRegisterClass *getIndirectAddrRegClass() const = 0;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000169
170 /// \brief Build instruction(s) for an indirect register write.
171 ///
172 /// \returns The instruction that performs the indirect register write
173 virtual MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
174 MachineBasicBlock::iterator I,
175 unsigned ValueReg, unsigned Address,
176 unsigned OffsetReg) const = 0;
177
178 /// \brief Build instruction(s) for an indirect register read.
179 ///
180 /// \returns The instruction that performs the indirect register read
181 virtual MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
182 MachineBasicBlock::iterator I,
183 unsigned ValueReg, unsigned Address,
184 unsigned OffsetReg) const = 0;
185
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000186
Tom Stellard75aadc22012-12-11 21:25:42 +0000187 /// \brief Convert the AMDIL MachineInstr to a supported ISA
188 /// MachineInstr
189 virtual void convertToISA(MachineInstr & MI, MachineFunction &MF,
190 DebugLoc DL) const;
191
Tom Stellard26a3b672013-10-22 18:19:10 +0000192 /// \brief Build a MOV instruction.
193 virtual MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
194 MachineBasicBlock::iterator I,
195 unsigned DstReg, unsigned SrcReg) const = 0;
196
Tom Stellard682bfbc2013-10-10 17:11:24 +0000197 /// \brief Given a MIMG \p Opcode that writes all 4 channels, return the
198 /// equivalent opcode that writes \p Channels Channels.
199 int getMaskedMIMGOp(uint16_t Opcode, unsigned Channels) const;
Tom Stellard26a3b672013-10-22 18:19:10 +0000200
Tom Stellard75aadc22012-12-11 21:25:42 +0000201};
202
Tom Stellard02661d92013-06-25 21:22:18 +0000203namespace AMDGPU {
204 int16_t getNamedOperandIdx(uint16_t Opcode, uint16_t NamedIndex);
205} // End namespace AMDGPU
206
Tom Stellard75aadc22012-12-11 21:25:42 +0000207} // End llvm namespace
208
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000209#define AMDGPU_FLAG_REGISTER_LOAD (UINT64_C(1) << 63)
210#define AMDGPU_FLAG_REGISTER_STORE (UINT64_C(1) << 62)
211
Tom Stellard75aadc22012-12-11 21:25:42 +0000212#endif // AMDGPUINSTRINFO_H