blob: 4ddfcbbda0531f252aab230423ca4c62d9306ec6 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZISelLowering.h - SystemZ DAG lowering interface --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that SystemZ uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_SystemZ_ISELLOWERING_H
16#define LLVM_TARGET_SystemZ_ISELLOWERING_H
17
18#include "SystemZ.h"
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000019#include "llvm/CodeGen/MachineBasicBlock.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000020#include "llvm/CodeGen/SelectionDAG.h"
21#include "llvm/Target/TargetLowering.h"
22
23namespace llvm {
24namespace SystemZISD {
25 enum {
26 FIRST_NUMBER = ISD::BUILTIN_OP_END,
27
28 // Return with a flag operand. Operand 0 is the chain operand.
29 RET_FLAG,
30
31 // Calls a function. Operand 0 is the chain operand and operand 1
32 // is the target address. The arguments start at operand 2.
33 // There is an optional glue operand at the end.
34 CALL,
35
36 // Wraps a TargetGlobalAddress that should be loaded using PC-relative
37 // accesses (LARL). Operand 0 is the address.
38 PCREL_WRAPPER,
39
40 // Signed integer and floating-point comparisons. The operands are the
41 // two values to compare.
42 CMP,
43
44 // Likewise unsigned integer comparison.
45 UCMP,
46
47 // Branches if a condition is true. Operand 0 is the chain operand;
48 // operand 1 is the 4-bit condition-code mask, with bit N in
49 // big-endian order meaning "branch if CC=N"; operand 2 is the
50 // target block and operand 3 is the flag operand.
51 BR_CCMASK,
52
53 // Selects between operand 0 and operand 1. Operand 2 is the
54 // mask of condition-code values for which operand 0 should be
55 // chosen over operand 1; it has the same form as BR_CCMASK.
56 // Operand 3 is the flag operand.
57 SELECT_CCMASK,
58
59 // Evaluates to the gap between the stack pointer and the
60 // base of the dynamically-allocatable area.
61 ADJDYNALLOC,
62
63 // Extracts the value of a 32-bit access register. Operand 0 is
64 // the number of the register.
65 EXTRACT_ACCESS,
66
67 // Wrappers around the ISD opcodes of the same name. The output and
68 // first input operands are GR128s. The trailing numbers are the
69 // widths of the second operand in bits.
70 UMUL_LOHI64,
Richard Sandiforde6e78852013-07-02 15:40:22 +000071 SDIVREM32,
Ulrich Weigand5f613df2013-05-06 16:15:19 +000072 SDIVREM64,
73 UDIVREM32,
74 UDIVREM64,
75
Richard Sandifordd131ff82013-07-08 09:35:23 +000076 // Use MVC to copy bytes from one memory location to another.
77 // The first operand is the target address, the second operand is the
78 // source address, and the third operand is the constant length.
79 // This isn't a memory opcode because we'd need to attach two
80 // MachineMemOperands rather than one.
81 MVC,
82
Ulrich Weigand5f613df2013-05-06 16:15:19 +000083 // Wrappers around the inner loop of an 8- or 16-bit ATOMIC_SWAP or
84 // ATOMIC_LOAD_<op>.
85 //
86 // Operand 0: the address of the containing 32-bit-aligned field
87 // Operand 1: the second operand of <op>, in the high bits of an i32
88 // for everything except ATOMIC_SWAPW
89 // Operand 2: how many bits to rotate the i32 left to bring the first
90 // operand into the high bits
91 // Operand 3: the negative of operand 2, for rotating the other way
92 // Operand 4: the width of the field in bits (8 or 16)
93 ATOMIC_SWAPW = ISD::FIRST_TARGET_MEMORY_OPCODE,
94 ATOMIC_LOADW_ADD,
95 ATOMIC_LOADW_SUB,
96 ATOMIC_LOADW_AND,
97 ATOMIC_LOADW_OR,
98 ATOMIC_LOADW_XOR,
99 ATOMIC_LOADW_NAND,
100 ATOMIC_LOADW_MIN,
101 ATOMIC_LOADW_MAX,
102 ATOMIC_LOADW_UMIN,
103 ATOMIC_LOADW_UMAX,
104
105 // A wrapper around the inner loop of an ATOMIC_CMP_SWAP.
106 //
107 // Operand 0: the address of the containing 32-bit-aligned field
108 // Operand 1: the compare value, in the low bits of an i32
109 // Operand 2: the swap value, in the low bits of an i32
110 // Operand 3: how many bits to rotate the i32 left to bring the first
111 // operand into the high bits
112 // Operand 4: the negative of operand 2, for rotating the other way
113 // Operand 5: the width of the field in bits (8 or 16)
114 ATOMIC_CMP_SWAPW
115 };
116}
117
118class SystemZSubtarget;
119class SystemZTargetMachine;
120
121class SystemZTargetLowering : public TargetLowering {
122public:
123 explicit SystemZTargetLowering(SystemZTargetMachine &TM);
124
125 // Override TargetLowering.
126 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const LLVM_OVERRIDE {
127 return MVT::i32;
128 }
Matt Arsenault758659232013-05-18 00:21:46 +0000129 virtual EVT getSetCCResultType(LLVMContext &, EVT) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000130 return MVT::i32;
131 }
132 virtual bool isFMAFasterThanMulAndAdd(EVT) const LLVM_OVERRIDE {
133 return true;
134 }
135 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Richard Sandiford46af5a22013-05-30 09:45:42 +0000136 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000137 virtual const char *getTargetNodeName(unsigned Opcode) const LLVM_OVERRIDE;
138 virtual std::pair<unsigned, const TargetRegisterClass *>
139 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000140 MVT VT) const LLVM_OVERRIDE;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000141 virtual TargetLowering::ConstraintType
142 getConstraintType(const std::string &Constraint) const LLVM_OVERRIDE;
143 virtual TargetLowering::ConstraintWeight
144 getSingleConstraintMatchWeight(AsmOperandInfo &info,
145 const char *constraint) const LLVM_OVERRIDE;
146 virtual void
147 LowerAsmOperandForConstraint(SDValue Op,
148 std::string &Constraint,
149 std::vector<SDValue> &Ops,
150 SelectionDAG &DAG) const LLVM_OVERRIDE;
151 virtual MachineBasicBlock *
152 EmitInstrWithCustomInserter(MachineInstr *MI,
153 MachineBasicBlock *BB) const LLVM_OVERRIDE;
154 virtual SDValue LowerOperation(SDValue Op,
155 SelectionDAG &DAG) const LLVM_OVERRIDE;
156 virtual SDValue
157 LowerFormalArguments(SDValue Chain,
158 CallingConv::ID CallConv, bool isVarArg,
159 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000160 SDLoc DL, SelectionDAG &DAG,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000161 SmallVectorImpl<SDValue> &InVals) const LLVM_OVERRIDE;
162 virtual SDValue
163 LowerCall(CallLoweringInfo &CLI,
164 SmallVectorImpl<SDValue> &InVals) const LLVM_OVERRIDE;
165
166 virtual SDValue
167 LowerReturn(SDValue Chain,
168 CallingConv::ID CallConv, bool IsVarArg,
169 const SmallVectorImpl<ISD::OutputArg> &Outs,
170 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000171 SDLoc DL, SelectionDAG &DAG) const LLVM_OVERRIDE;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000172
173private:
174 const SystemZSubtarget &Subtarget;
175 const SystemZTargetMachine &TM;
176
177 // Implement LowerOperation for individual opcodes.
178 SDValue lowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
179 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
180 SDValue lowerGlobalAddress(GlobalAddressSDNode *Node,
181 SelectionDAG &DAG) const;
182 SDValue lowerGlobalTLSAddress(GlobalAddressSDNode *Node,
183 SelectionDAG &DAG) const;
184 SDValue lowerBlockAddress(BlockAddressSDNode *Node,
185 SelectionDAG &DAG) const;
186 SDValue lowerJumpTable(JumpTableSDNode *JT, SelectionDAG &DAG) const;
187 SDValue lowerConstantPool(ConstantPoolSDNode *CP, SelectionDAG &DAG) const;
188 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
189 SDValue lowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
190 SDValue lowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
191 SDValue lowerUMUL_LOHI(SDValue Op, SelectionDAG &DAG) const;
192 SDValue lowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
193 SDValue lowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
194 SDValue lowerBITCAST(SDValue Op, SelectionDAG &DAG) const;
195 SDValue lowerOR(SDValue Op, SelectionDAG &DAG) const;
196 SDValue lowerATOMIC_LOAD(SDValue Op, SelectionDAG &DAG,
197 unsigned Opcode) const;
198 SDValue lowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
199 SDValue lowerSTACKSAVE(SDValue Op, SelectionDAG &DAG) const;
200 SDValue lowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const;
201
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000202 // If the last instruction before MBBI in MBB was some form of COMPARE,
203 // try to replace it with a COMPARE AND BRANCH just before MBBI.
204 // CCMask and Target are the BRC-like operands for the branch.
205 // Return true if the change was made.
206 bool convertPrevCompareToBranch(MachineBasicBlock *MBB,
207 MachineBasicBlock::iterator MBBI,
208 unsigned CCMask,
209 MachineBasicBlock *Target) const;
210
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000211 // Implement EmitInstrWithCustomInserter for individual operation types.
212 MachineBasicBlock *emitSelect(MachineInstr *MI,
213 MachineBasicBlock *BB) const;
Richard Sandifordb86a8342013-06-27 09:27:40 +0000214 MachineBasicBlock *emitCondStore(MachineInstr *MI,
215 MachineBasicBlock *BB,
216 unsigned StoreOpcode, bool Invert) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000217 MachineBasicBlock *emitExt128(MachineInstr *MI,
218 MachineBasicBlock *MBB,
219 bool ClearEven, unsigned SubReg) const;
220 MachineBasicBlock *emitAtomicLoadBinary(MachineInstr *MI,
221 MachineBasicBlock *BB,
222 unsigned BinOpcode, unsigned BitSize,
223 bool Invert = false) const;
224 MachineBasicBlock *emitAtomicLoadMinMax(MachineInstr *MI,
225 MachineBasicBlock *MBB,
226 unsigned CompareOpcode,
227 unsigned KeepOldMask,
228 unsigned BitSize) const;
229 MachineBasicBlock *emitAtomicCmpSwapW(MachineInstr *MI,
230 MachineBasicBlock *BB) const;
Richard Sandifordd131ff82013-07-08 09:35:23 +0000231 MachineBasicBlock *emitMVCWrapper(MachineInstr *MI,
232 MachineBasicBlock *BB) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000233};
234} // end namespace llvm
235
236#endif // LLVM_TARGET_SystemZ_ISELLOWERING_H