blob: 2fbcb39213afe4fda3eb35fe883f890b65b6a943 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- Mips.td - Describe the Mips Target Machine ---------*- tablegen -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +00009// This is the top level entry point for the Mips target.
Akira Hatanakae2489122011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000013// Target-independent interfaces
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015
Evan Cheng977e7be2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Daniel Sanders3dc2c012014-05-07 10:27:09 +000018// The overall idea of the PredicateControl class is to chop the Predicates list
19// into subsets that are usually overridden independently. This allows
20// subclasses to partially override the predicates of their superclasses without
21// having to re-add all the existing predicates.
22class PredicateControl {
23 // Predicates for the encoding scheme in use such as HasStdEnc
24 list<Predicate> EncodingPredicates = [];
Daniel Sanders13d72092014-05-07 12:48:37 +000025 // Predicates for the GPR size such as IsGP64bit
26 list<Predicate> GPRPredicates = [];
27 // Predicates for the FGR size and layout such as IsFP64bit
28 list<Predicate> FGRPredicates = [];
Daniel Sanders9c1b1be2014-05-07 13:57:22 +000029 // Predicates for the instruction group membership such as ISA's and ASE's
30 list<Predicate> InsnPredicates = [];
Daniel Sanders3dc2c012014-05-07 10:27:09 +000031 // Predicates for anything else
32 list<Predicate> AdditionalPredicates = [];
33 list<Predicate> Predicates = !listconcat(EncodingPredicates,
Daniel Sanders13d72092014-05-07 12:48:37 +000034 GPRPredicates,
35 FGRPredicates,
Daniel Sanders9c1b1be2014-05-07 13:57:22 +000036 InsnPredicates,
Daniel Sanders3dc2c012014-05-07 10:27:09 +000037 AdditionalPredicates);
38}
39
40// Like Requires<> but for the AdditionalPredicates list
41class AdditionalRequires<list<Predicate> preds> {
42 list<Predicate> AdditionalPredicates = preds;
43}
44
Akira Hatanakae2489122011-04-15 21:51:11 +000045//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000046// Register File, Calling Conv, Instruction Descriptions
Akira Hatanakae2489122011-04-15 21:51:11 +000047//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000048
49include "MipsRegisterInfo.td"
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000050include "MipsSchedule.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000051include "MipsInstrInfo.td"
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000052include "MipsCallingConv.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000053
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +000054def MipsInstrInfo : InstrInfo;
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000055
Akira Hatanakae2489122011-04-15 21:51:11 +000056//===----------------------------------------------------------------------===//
57// Mips Subtarget features //
58//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000059
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000060def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000061 "General Purpose Registers are 64-bit wide.">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000062def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true",
Akira Hatanaka3048b022013-10-30 02:29:43 +000063 "Support 64-bit FP registers.">;
Matheus Almeida0051f2d2014-04-16 15:48:55 +000064def FeatureNaN2008 : SubtargetFeature<"nan2008", "IsNaN2008bit", "true",
65 "IEEE 754-2008 NaN encoding.">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000066def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
Akira Hatanakae2489122011-04-15 21:51:11 +000067 "true", "Only supports single precision float">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000068def FeatureO32 : SubtargetFeature<"o32", "MipsABI", "O32",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000069 "Enable o32 ABI">;
Akira Hatanaka2b372612011-09-20 20:28:08 +000070def FeatureN32 : SubtargetFeature<"n32", "MipsABI", "N32",
71 "Enable n32 ABI">;
72def FeatureN64 : SubtargetFeature<"n64", "MipsABI", "N64",
73 "Enable n64 ABI">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000074def FeatureEABI : SubtargetFeature<"eabi", "MipsABI", "EABI",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000075 "Enable eabi ABI">;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +000076def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU",
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000077 "true", "Enable vector FPU instructions.">;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +000078def FeatureSEInReg : SubtargetFeature<"seinreg", "HasSEInReg", "true",
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000079 "Enable 'signext in register' instructions.">;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +000080def FeatureCondMov : SubtargetFeature<"condmov", "HasCondMov", "true",
Bruno Cardoso Lopesf714e252008-07-30 17:01:06 +000081 "Enable 'conditional move' instructions.">;
Bruno Cardoso Lopesf714e252008-07-30 17:01:06 +000082def FeatureSwap : SubtargetFeature<"swap", "HasSwap", "true",
83 "Enable 'byte/half swap' instructions.">;
84def FeatureBitCount : SubtargetFeature<"bitcount", "HasBitCount", "true",
85 "Enable 'count leading bits' instructions.">;
Daniel Sandersca275d22014-04-10 13:16:49 +000086def FeatureFPIdx : SubtargetFeature<"fpidx", "HasFPIdx", "true",
Akira Hatanaka3bc1beb2012-11-15 21:17:13 +000087 "Enable 'FP indexed load/store' instructions.">;
Daniel Sandersd2409532014-05-07 16:25:22 +000088def FeatureMips1 : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1",
89 "Mips I ISA Support [highly experimental]">;
90def FeatureMips2 : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2",
91 "Mips II ISA Support [highly experimental]",
92 [FeatureMips1]>;
Akira Hatanakae2489122011-04-15 21:51:11 +000093def FeatureMips32 : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32",
94 "Mips32 ISA Support",
Daniel Sandersd2409532014-05-07 16:25:22 +000095 [FeatureMips2, FeatureCondMov,
96 FeatureBitCount]>;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +000097def FeatureMips32r2 : SubtargetFeature<"mips32r2", "MipsArchVersion",
98 "Mips32r2", "Mips32r2 ISA Support",
Akira Hatanaka3bc1beb2012-11-15 21:17:13 +000099 [FeatureMips32, FeatureSEInReg, FeatureSwap,
100 FeatureFPIdx]>;
Daniel Sandersd2409532014-05-07 16:25:22 +0000101// FIXME: Need to check whether FPIdx belongs in the MIPS-III or MIPS-IV Implies
102// list but for now it doesn't matter since FPIdx isn't actually attached
103// to any instructions.
104def FeatureMips3 : SubtargetFeature<"mips3", "MipsArchVersion", "Mips3",
105 "MIPS III ISA Support [highly experimental]",
106 [FeatureMips2, FeatureGP64Bit, FeatureFP64Bit]>;
Daniel Sandersf7b32292014-04-03 12:13:36 +0000107def FeatureMips4 : SubtargetFeature<"mips4", "MipsArchVersion",
108 "Mips4", "MIPS IV ISA Support",
Daniel Sandersd2409532014-05-07 16:25:22 +0000109 [FeatureMips3, FeatureFPIdx, FeatureCondMov]>;
110def FeatureMips5 : SubtargetFeature<"mips5", "MipsArchVersion", "Mips5",
111 "MIPS V ISA Support [highly experimental]",
112 [FeatureMips4]>;
Akira Hatanaka2b372612011-09-20 20:28:08 +0000113def FeatureMips64 : SubtargetFeature<"mips64", "MipsArchVersion",
114 "Mips64", "Mips64 ISA Support",
Daniel Sandersd2409532014-05-07 16:25:22 +0000115 [FeatureMips5, FeatureMips32, FeatureFPIdx]>;
Akira Hatanaka2b372612011-09-20 20:28:08 +0000116def FeatureMips64r2 : SubtargetFeature<"mips64r2", "MipsArchVersion",
117 "Mips64r2", "Mips64r2 ISA Support",
118 [FeatureMips64, FeatureMips32r2]>;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000119
Akira Hatanaka0faaebf2012-05-16 22:19:56 +0000120def FeatureMips16 : SubtargetFeature<"mips16", "InMips16Mode", "true",
121 "Mips16 mode">;
122
Akira Hatanaka65ce9312012-09-21 23:41:49 +0000123def FeatureDSP : SubtargetFeature<"dsp", "HasDSP", "true", "Mips DSP ASE">;
124def FeatureDSPR2 : SubtargetFeature<"dspr2", "HasDSPR2", "true",
125 "Mips DSP-R2 ASE", [FeatureDSP]>;
126
Jack Carter3a2c2d42013-08-13 20:54:07 +0000127def FeatureMSA : SubtargetFeature<"msa", "HasMSA", "true", "Mips MSA ASE">;
128
Jack Carter428a06c2013-02-05 09:30:03 +0000129def FeatureMicroMips : SubtargetFeature<"micromips", "InMicroMipsMode", "true",
130 "microMips mode">;
131
Kai Nacke93fe5e82014-03-20 11:51:58 +0000132def FeatureCnMips : SubtargetFeature<"cnmips", "HasCnMips",
133 "true", "Octeon cnMIPS Support",
134 [FeatureMips64r2]>;
135
Akira Hatanakae2489122011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000137// Mips processors supported.
Akira Hatanakae2489122011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000139
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000140class Proc<string Name, list<SubtargetFeature> Features>
141 : Processor<Name, MipsGenericItineraries, Features>;
142
Daniel Sandersd2409532014-05-07 16:25:22 +0000143def : Proc<"mips1", [FeatureMips1, FeatureO32]>;
144def : Proc<"mips2", [FeatureMips2, FeatureO32]>;
Daniel Sanders5a1449d2014-02-20 14:58:19 +0000145def : Proc<"mips32", [FeatureMips32, FeatureO32]>;
146def : Proc<"mips32r2", [FeatureMips32r2, FeatureO32]>;
Daniel Sandersd2409532014-05-07 16:25:22 +0000147
148def : Proc<"mips3", [FeatureMips3, FeatureN64]>;
Daniel Sandersf7b32292014-04-03 12:13:36 +0000149def : Proc<"mips4", [FeatureMips4, FeatureN64]>;
Daniel Sandersd2409532014-05-07 16:25:22 +0000150def : Proc<"mips5", [FeatureMips5, FeatureN64]>;
Daniel Sanders5a1449d2014-02-20 14:58:19 +0000151def : Proc<"mips64", [FeatureMips64, FeatureN64]>;
152def : Proc<"mips64r2", [FeatureMips64r2, FeatureN64]>;
153def : Proc<"mips16", [FeatureMips16, FeatureO32]>;
Kai Nacke93fe5e82014-03-20 11:51:58 +0000154def : Proc<"octeon", [FeatureMips64r2, FeatureN64, FeatureCnMips]>;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +0000155
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000156def MipsAsmParser : AsmParser {
157 let ShouldEmitMatchRegisterName = 0;
Vladimir Medicd3dade22013-08-01 09:25:27 +0000158 let MnemonicContainsDot = 1;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000159}
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000160
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000161def MipsAsmParserVariant : AsmParserVariant {
162 int Variant = 0;
163
164 // Recognize hard coded registers.
165 string RegisterPrefix = "$";
166}
167
168def Mips : Target {
169 let InstructionSet = MipsInstrInfo;
170 let AssemblyParsers = [MipsAsmParser];
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000171 let AssemblyParserVariants = [MipsAsmParserVariant];
172}