Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 1 | //===- HexagonVectorPrint.cpp - Generate vector printing instructions -----===// |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This pass adds the capability to generate pseudo vector/predicate register |
| 11 | // printing instructions. These pseudo instructions should be used with the |
| 12 | // simulator, NEVER on hardware. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 16 | #include "HexagonInstrInfo.h" |
| 17 | #include "HexagonSubtarget.h" |
| 18 | #include "llvm/ADT/StringRef.h" |
| 19 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 22 | #include "llvm/CodeGen/MachineInstr.h" |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineOperand.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/TargetOpcodes.h" |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 26 | #include "llvm/IR/DebugLoc.h" |
| 27 | #include "llvm/IR/InlineAsm.h" |
| 28 | #include "llvm/Pass.h" |
| 29 | #include "llvm/Support/CommandLine.h" |
| 30 | #include "llvm/Support/Debug.h" |
| 31 | #include "llvm/Support/ErrorHandling.h" |
| 32 | #include "llvm/Support/raw_ostream.h" |
| 33 | #include <string> |
| 34 | #include <vector> |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 35 | |
| 36 | using namespace llvm; |
| 37 | |
Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 38 | #define DEBUG_TYPE "hexagon-vector-print" |
| 39 | |
Ron Lieberman | c93d123 | 2016-08-25 13:35:48 +0000 | [diff] [blame] | 40 | static cl::opt<bool> TraceHexVectorStoresOnly("trace-hex-vector-stores-only", |
| 41 | cl::Hidden, cl::ZeroOrMore, cl::init(false), |
| 42 | cl::desc("Enables tracing of vector stores")); |
| 43 | |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 44 | namespace llvm { |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 45 | |
Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 46 | FunctionPass *createHexagonVectorPrint(); |
| 47 | void initializeHexagonVectorPrintPass(PassRegistry&); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 48 | |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 49 | } // end namespace llvm |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 50 | |
| 51 | namespace { |
| 52 | |
| 53 | class HexagonVectorPrint : public MachineFunctionPass { |
Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 54 | const HexagonSubtarget *QST = nullptr; |
| 55 | const HexagonInstrInfo *QII = nullptr; |
| 56 | const HexagonRegisterInfo *QRI = nullptr; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 57 | |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 58 | public: |
| 59 | static char ID; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 60 | |
Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 61 | HexagonVectorPrint() : MachineFunctionPass(ID) { |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 62 | initializeHexagonVectorPrintPass(*PassRegistry::getPassRegistry()); |
| 63 | } |
| 64 | |
| 65 | StringRef getPassName() const override { return "Hexagon VectorPrint pass"; } |
| 66 | |
| 67 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 68 | }; |
| 69 | |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 70 | } // end anonymous namespace |
| 71 | |
Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 72 | char HexagonVectorPrint::ID = 0; |
| 73 | |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 74 | static bool isVecReg(unsigned Reg) { |
| 75 | return (Reg >= Hexagon::V0 && Reg <= Hexagon::V31) |
| 76 | || (Reg >= Hexagon::W0 && Reg <= Hexagon::W15) |
| 77 | || (Reg >= Hexagon::Q0 && Reg <= Hexagon::Q3); |
| 78 | } |
| 79 | |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 80 | static std::string getStringReg(unsigned R) { |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 81 | if (R >= Hexagon::V0 && R <= Hexagon::V31) { |
| 82 | static const char* S[] = { "20", "21", "22", "23", "24", "25", "26", "27", |
| 83 | "28", "29", "2a", "2b", "2c", "2d", "2e", "2f", |
| 84 | "30", "31", "32", "33", "34", "35", "36", "37", |
| 85 | "38", "39", "3a", "3b", "3c", "3d", "3e", "3f"}; |
| 86 | return S[R-Hexagon::V0]; |
| 87 | } |
| 88 | if (R >= Hexagon::Q0 && R <= Hexagon::Q3) { |
| 89 | static const char* S[] = { "00", "01", "02", "03"}; |
| 90 | return S[R-Hexagon::Q0]; |
| 91 | |
| 92 | } |
| 93 | llvm_unreachable("valid vreg"); |
| 94 | } |
| 95 | |
| 96 | static void addAsmInstr(MachineBasicBlock *MBB, unsigned Reg, |
| 97 | MachineBasicBlock::instr_iterator I, |
| 98 | const DebugLoc &DL, const HexagonInstrInfo *QII, |
| 99 | MachineFunction &Fn) { |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 100 | std::string VDescStr = ".long 0x1dffe0" + getStringReg(Reg); |
Malcolm Parsons | 06ac79c | 2016-11-02 16:43:50 +0000 | [diff] [blame] | 101 | const char *cstr = Fn.createExternalSymbolName(VDescStr); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 102 | unsigned ExtraInfo = InlineAsm::Extra_HasSideEffects; |
| 103 | BuildMI(*MBB, I, DL, QII->get(TargetOpcode::INLINEASM)) |
| 104 | .addExternalSymbol(cstr) |
| 105 | .addImm(ExtraInfo); |
| 106 | } |
| 107 | |
| 108 | static bool getInstrVecReg(const MachineInstr &MI, unsigned &Reg) { |
| 109 | if (MI.getNumOperands() < 1) return false; |
| 110 | // Vec load or compute. |
| 111 | if (MI.getOperand(0).isReg() && MI.getOperand(0).isDef()) { |
| 112 | Reg = MI.getOperand(0).getReg(); |
| 113 | if (isVecReg(Reg)) |
Ron Lieberman | c93d123 | 2016-08-25 13:35:48 +0000 | [diff] [blame] | 114 | return !TraceHexVectorStoresOnly; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 115 | } |
| 116 | // Vec store. |
| 117 | if (MI.mayStore() && MI.getNumOperands() >= 3 && MI.getOperand(2).isReg()) { |
| 118 | Reg = MI.getOperand(2).getReg(); |
| 119 | if (isVecReg(Reg)) |
| 120 | return true; |
| 121 | } |
| 122 | // Vec store post increment. |
| 123 | if (MI.mayStore() && MI.getNumOperands() >= 4 && MI.getOperand(3).isReg()) { |
| 124 | Reg = MI.getOperand(3).getReg(); |
| 125 | if (isVecReg(Reg)) |
| 126 | return true; |
| 127 | } |
| 128 | return false; |
| 129 | } |
| 130 | |
| 131 | bool HexagonVectorPrint::runOnMachineFunction(MachineFunction &Fn) { |
| 132 | bool Changed = false; |
| 133 | QST = &Fn.getSubtarget<HexagonSubtarget>(); |
| 134 | QRI = QST->getRegisterInfo(); |
| 135 | QII = QST->getInstrInfo(); |
| 136 | std::vector<MachineInstr *> VecPrintList; |
| 137 | for (auto &MBB : Fn) |
| 138 | for (auto &MI : MBB) { |
| 139 | if (MI.isBundle()) { |
| 140 | MachineBasicBlock::instr_iterator MII = MI.getIterator(); |
| 141 | for (++MII; MII != MBB.instr_end() && MII->isInsideBundle(); ++MII) { |
Ron Lieberman | c93d123 | 2016-08-25 13:35:48 +0000 | [diff] [blame] | 142 | if (MII->getNumOperands() < 1) |
| 143 | continue; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 144 | unsigned Reg = 0; |
| 145 | if (getInstrVecReg(*MII, Reg)) { |
| 146 | VecPrintList.push_back((&*MII)); |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 147 | LLVM_DEBUG(dbgs() << "Found vector reg inside bundle \n"; |
| 148 | MII->dump()); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 149 | } |
| 150 | } |
| 151 | } else { |
| 152 | unsigned Reg = 0; |
| 153 | if (getInstrVecReg(MI, Reg)) { |
| 154 | VecPrintList.push_back(&MI); |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 155 | LLVM_DEBUG(dbgs() << "Found vector reg \n"; MI.dump()); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 156 | } |
| 157 | } |
| 158 | } |
| 159 | |
Eugene Zelenko | 58655bb | 2016-12-17 01:09:05 +0000 | [diff] [blame] | 160 | Changed = !VecPrintList.empty(); |
Ron Lieberman | c93d123 | 2016-08-25 13:35:48 +0000 | [diff] [blame] | 161 | if (!Changed) |
| 162 | return Changed; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 163 | |
| 164 | for (auto *I : VecPrintList) { |
| 165 | DebugLoc DL = I->getDebugLoc(); |
| 166 | MachineBasicBlock *MBB = I->getParent(); |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 167 | LLVM_DEBUG(dbgs() << "Evaluating V MI\n"; I->dump()); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 168 | unsigned Reg = 0; |
NAKAMURA Takumi | 3f70449 | 2016-08-02 11:59:16 +0000 | [diff] [blame] | 169 | if (!getInstrVecReg(*I, Reg)) |
Benjamin Kramer | 0e4b764 | 2016-08-03 15:51:10 +0000 | [diff] [blame] | 170 | llvm_unreachable("Need a vector reg"); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 171 | MachineBasicBlock::instr_iterator MII = I->getIterator(); |
| 172 | if (I->isInsideBundle()) { |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 173 | LLVM_DEBUG(dbgs() << "add to end of bundle\n"; I->dump()); |
Ron Lieberman | c93d123 | 2016-08-25 13:35:48 +0000 | [diff] [blame] | 174 | while (MBB->instr_end() != MII && MII->isInsideBundle()) |
| 175 | MII++; |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 176 | } else { |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 177 | LLVM_DEBUG(dbgs() << "add after instruction\n"; I->dump()); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 178 | MII++; |
| 179 | } |
Ron Lieberman | c93d123 | 2016-08-25 13:35:48 +0000 | [diff] [blame] | 180 | if (MBB->instr_end() == MII) |
| 181 | continue; |
| 182 | |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 183 | if (Reg >= Hexagon::V0 && Reg <= Hexagon::V31) { |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 184 | LLVM_DEBUG(dbgs() << "adding dump for V" << Reg - Hexagon::V0 << '\n'); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 185 | addAsmInstr(MBB, Reg, MII, DL, QII, Fn); |
| 186 | } else if (Reg >= Hexagon::W0 && Reg <= Hexagon::W15) { |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 187 | LLVM_DEBUG(dbgs() << "adding dump for W" << Reg - Hexagon::W0 << '\n'); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 188 | addAsmInstr(MBB, Hexagon::V0 + (Reg - Hexagon::W0) * 2 + 1, |
| 189 | MII, DL, QII, Fn); |
| 190 | addAsmInstr(MBB, Hexagon::V0 + (Reg - Hexagon::W0) * 2, |
| 191 | MII, DL, QII, Fn); |
| 192 | } else if (Reg >= Hexagon::Q0 && Reg <= Hexagon::Q3) { |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 193 | LLVM_DEBUG(dbgs() << "adding dump for Q" << Reg - Hexagon::Q0 << '\n'); |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 194 | addAsmInstr(MBB, Reg, MII, DL, QII, Fn); |
| 195 | } else |
| 196 | llvm_unreachable("Bad Vector reg"); |
| 197 | } |
| 198 | return Changed; |
| 199 | } |
| 200 | |
Ron Lieberman | 8123b96 | 2016-08-01 19:36:39 +0000 | [diff] [blame] | 201 | //===----------------------------------------------------------------------===// |
| 202 | // Public Constructor Functions |
| 203 | //===----------------------------------------------------------------------===// |
| 204 | INITIALIZE_PASS(HexagonVectorPrint, "hexagon-vector-print", |
| 205 | "Hexagon VectorPrint pass", false, false) |
| 206 | |
| 207 | FunctionPass *llvm::createHexagonVectorPrint() { |
| 208 | return new HexagonVectorPrint(); |
| 209 | } |