blob: 2eb757a9291b8093151d7f799f883cefd4e7bbcc [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsAsmParser.cpp - Parse Mips assembly to MCInst instructions ----===//
Rafael Espindola870c4e92012-01-11 03:56:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Petar Jovanovica5da5882014-02-04 18:41:57 +000010#include "MCTargetDesc/MipsMCExpr.h"
Rafael Espindola870c4e92012-01-11 03:56:41 +000011#include "MCTargetDesc/MipsMCTargetDesc.h"
Jack Carterb4dbc172012-09-05 23:34:03 +000012#include "MipsRegisterInfo.h"
Rafael Espindolaa17151a2013-10-08 13:08:17 +000013#include "MipsTargetStreamer.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000014#include "llvm/ADT/APInt.h"
Jack Carterb4dbc172012-09-05 23:34:03 +000015#include "llvm/ADT/StringSwitch.h"
Toma Tabacu9db22db2014-09-09 10:15:38 +000016#include "llvm/ADT/SmallVector.h"
Jack Carterb4dbc172012-09-05 23:34:03 +000017#include "llvm/MC/MCContext.h"
18#include "llvm/MC/MCExpr.h"
19#include "llvm/MC/MCInst.h"
Daniel Sandersa771fef2014-03-24 14:05:39 +000020#include "llvm/MC/MCInstBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCParser/MCAsmLexer.h"
22#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Jack Carterb4dbc172012-09-05 23:34:03 +000023#include "llvm/MC/MCStreamer.h"
24#include "llvm/MC/MCSubtargetInfo.h"
25#include "llvm/MC/MCSymbol.h"
Akira Hatanaka7605630c2012-08-17 20:16:42 +000026#include "llvm/MC/MCTargetAsmParser.h"
Daniel Sandersb50ccf82014-04-01 10:35:28 +000027#include "llvm/Support/Debug.h"
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000028#include "llvm/Support/MathExtras.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000029#include "llvm/Support/TargetRegistry.h"
Daniel Sandersef638fe2014-10-03 15:37:37 +000030#include "llvm/Support/SourceMgr.h"
Toma Tabacu9db22db2014-09-09 10:15:38 +000031#include <memory>
Rafael Espindola870c4e92012-01-11 03:56:41 +000032
33using namespace llvm;
34
Chandler Carruthe96dd892014-04-21 22:55:11 +000035#define DEBUG_TYPE "mips-asm-parser"
36
Joey Gouly0e76fa72013-09-12 10:28:05 +000037namespace llvm {
38class MCInstrInfo;
39}
40
Rafael Espindola870c4e92012-01-11 03:56:41 +000041namespace {
Jack Carter0b744b32012-10-04 02:29:46 +000042class MipsAssemblerOptions {
43public:
Toma Tabacu9db22db2014-09-09 10:15:38 +000044 MipsAssemblerOptions(uint64_t Features_) :
45 ATReg(1), Reorder(true), Macro(true), Features(Features_) {}
Jack Carterb4dbc172012-09-05 23:34:03 +000046
Toma Tabacu9db22db2014-09-09 10:15:38 +000047 MipsAssemblerOptions(const MipsAssemblerOptions *Opts) {
48 ATReg = Opts->getATRegNum();
49 Reorder = Opts->isReorder();
50 Macro = Opts->isMacro();
51 Features = Opts->getFeatures();
52 }
53
54 unsigned getATRegNum() const { return ATReg; }
Jack Carter0b744b32012-10-04 02:29:46 +000055 bool setATReg(unsigned Reg);
56
Toma Tabacu9db22db2014-09-09 10:15:38 +000057 bool isReorder() const { return Reorder; }
Toma Tabacu3c24b042014-09-05 15:43:21 +000058 void setReorder() { Reorder = true; }
59 void setNoReorder() { Reorder = false; }
Jack Carter0b744b32012-10-04 02:29:46 +000060
Toma Tabacu9db22db2014-09-09 10:15:38 +000061 bool isMacro() const { return Macro; }
Toma Tabacu3c24b042014-09-05 15:43:21 +000062 void setMacro() { Macro = true; }
63 void setNoMacro() { Macro = false; }
Jack Carter0b744b32012-10-04 02:29:46 +000064
Toma Tabacu9db22db2014-09-09 10:15:38 +000065 uint64_t getFeatures() const { return Features; }
66 void setFeatures(uint64_t Features_) { Features = Features_; }
67
Daniel Sandersf0df2212014-08-04 12:20:00 +000068 // Set of features that are either architecture features or referenced
69 // by them (e.g.: FeatureNaN2008 implied by FeatureMips32r6).
70 // The full table can be found in MipsGenSubtargetInfo.inc (MipsFeatureKV[]).
71 // The reason we need this mask is explained in the selectArch function.
72 // FIXME: Ideally we would like TableGen to generate this information.
73 static const uint64_t AllArchRelatedMask =
74 Mips::FeatureMips1 | Mips::FeatureMips2 | Mips::FeatureMips3 |
75 Mips::FeatureMips3_32 | Mips::FeatureMips3_32r2 | Mips::FeatureMips4 |
76 Mips::FeatureMips4_32 | Mips::FeatureMips4_32r2 | Mips::FeatureMips5 |
77 Mips::FeatureMips5_32r2 | Mips::FeatureMips32 | Mips::FeatureMips32r2 |
78 Mips::FeatureMips32r6 | Mips::FeatureMips64 | Mips::FeatureMips64r2 |
79 Mips::FeatureMips64r6 | Mips::FeatureCnMips | Mips::FeatureFP64Bit |
80 Mips::FeatureGP64Bit | Mips::FeatureNaN2008;
81
Jack Carter0b744b32012-10-04 02:29:46 +000082private:
Toma Tabacu3c24b042014-09-05 15:43:21 +000083 unsigned ATReg;
84 bool Reorder;
85 bool Macro;
Toma Tabacu9db22db2014-09-09 10:15:38 +000086 uint64_t Features;
Jack Carter0b744b32012-10-04 02:29:46 +000087};
88}
89
90namespace {
Rafael Espindola870c4e92012-01-11 03:56:41 +000091class MipsAsmParser : public MCTargetAsmParser {
Rafael Espindolaa17151a2013-10-08 13:08:17 +000092 MipsTargetStreamer &getTargetStreamer() {
Rafael Espindola961d4692014-11-11 05:18:41 +000093 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +000094 return static_cast<MipsTargetStreamer &>(TS);
95 }
96
Jack Carterb4dbc172012-09-05 23:34:03 +000097 MCSubtargetInfo &STI;
Toma Tabacu9db22db2014-09-09 10:15:38 +000098 SmallVector<std::unique_ptr<MipsAssemblerOptions>, 2> AssemblerOptions;
Daniel Sandersd97a6342014-08-13 10:07:34 +000099 MCSymbol *CurrentFn; // Pointer to the function being parsed. It may be a
100 // nullptr, which indicates that no function is currently
101 // selected. This usually happens after an '.end func'
102 // directive.
Jack Carter0b744b32012-10-04 02:29:46 +0000103
Daniel Sandersef638fe2014-10-03 15:37:37 +0000104 // Print a warning along with its fix-it message at the given range.
105 void printWarningWithFixIt(const Twine &Msg, const Twine &FixMsg,
106 SMRange Range, bool ShowColors = true);
107
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000108#define GET_ASSEMBLER_HEADER
109#include "MipsGenAsmMatcher.inc"
110
Matheus Almeida595fcab2014-06-11 15:05:56 +0000111 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
112
Chad Rosier49963552012-10-13 00:26:04 +0000113 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000114 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000115 uint64_t &ErrorInfo,
Craig Topper56c590a2014-04-29 07:58:02 +0000116 bool MatchingInlineAsm) override;
Rafael Espindola870c4e92012-01-11 03:56:41 +0000117
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000118 /// Parse a register as used in CFI directives
Craig Topper56c590a2014-04-29 07:58:02 +0000119 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Rafael Espindola870c4e92012-01-11 03:56:41 +0000120
Toma Tabacu13964452014-09-04 13:23:44 +0000121 bool parseParenSuffix(StringRef Name, OperandVector &Operands);
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000122
Toma Tabacu13964452014-09-04 13:23:44 +0000123 bool parseBracketSuffix(StringRef Name, OperandVector &Operands);
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000124
David Blaikie960ea3f2014-06-08 16:18:35 +0000125 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
126 SMLoc NameLoc, OperandVector &Operands) override;
Rafael Espindola870c4e92012-01-11 03:56:41 +0000127
Craig Topper56c590a2014-04-29 07:58:02 +0000128 bool ParseDirective(AsmToken DirectiveID) override;
Rafael Espindola870c4e92012-01-11 03:56:41 +0000129
David Blaikie960ea3f2014-06-08 16:18:35 +0000130 MipsAsmParser::OperandMatchResultTy parseMemOperand(OperandVector &Operands);
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000131
132 MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +0000133 matchAnyRegisterNameWithoutDollar(OperandVector &Operands,
David Blaikie960ea3f2014-06-08 16:18:35 +0000134 StringRef Identifier, SMLoc S);
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000135
Jack Carter873c7242013-01-12 01:03:14 +0000136 MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +0000137 matchAnyRegisterWithoutDollar(OperandVector &Operands, SMLoc S);
Jack Carter873c7242013-01-12 01:03:14 +0000138
Toma Tabacu13964452014-09-04 13:23:44 +0000139 MipsAsmParser::OperandMatchResultTy parseAnyRegister(OperandVector &Operands);
Jack Carter873c7242013-01-12 01:03:14 +0000140
Toma Tabacu13964452014-09-04 13:23:44 +0000141 MipsAsmParser::OperandMatchResultTy parseImm(OperandVector &Operands);
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000142
Toma Tabacu13964452014-09-04 13:23:44 +0000143 MipsAsmParser::OperandMatchResultTy parseJumpTarget(OperandVector &Operands);
Vladimir Medic2b953d02013-10-01 09:48:56 +0000144
David Blaikie960ea3f2014-06-08 16:18:35 +0000145 MipsAsmParser::OperandMatchResultTy parseInvNum(OperandVector &Operands);
Matheus Almeida779c5932013-11-18 12:32:49 +0000146
Toma Tabacu13964452014-09-04 13:23:44 +0000147 MipsAsmParser::OperandMatchResultTy parseLSAImm(OperandVector &Operands);
Jack Carterd76b2372013-03-21 21:44:16 +0000148
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000149 MipsAsmParser::OperandMatchResultTy
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000150 parseRegisterPair (OperandVector &Operands);
151
152 MipsAsmParser::OperandMatchResultTy
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000153 parseRegisterList (OperandVector &Operands);
154
David Blaikie960ea3f2014-06-08 16:18:35 +0000155 bool searchSymbolAlias(OperandVector &Operands);
156
Toma Tabacu13964452014-09-04 13:23:44 +0000157 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jack Carterb4dbc172012-09-05 23:34:03 +0000158
Jack Carter30a59822012-10-04 04:03:53 +0000159 bool needsExpansion(MCInst &Inst);
160
Matheus Almeida3813d572014-06-19 14:39:14 +0000161 // Expands assembly pseudo instructions.
162 // Returns false on success, true otherwise.
163 bool expandInstruction(MCInst &Inst, SMLoc IDLoc,
Jack Carter92995f12012-10-06 00:53:28 +0000164 SmallVectorImpl<MCInst> &Instructions);
Matheus Almeida3813d572014-06-19 14:39:14 +0000165
166 bool expandLoadImm(MCInst &Inst, SMLoc IDLoc,
Jack Carter92995f12012-10-06 00:53:28 +0000167 SmallVectorImpl<MCInst> &Instructions);
Matheus Almeida3813d572014-06-19 14:39:14 +0000168
169 bool expandLoadAddressImm(MCInst &Inst, SMLoc IDLoc,
Jack Carter543fdf82012-10-09 23:29:45 +0000170 SmallVectorImpl<MCInst> &Instructions);
Matheus Almeida3813d572014-06-19 14:39:14 +0000171
172 bool expandLoadAddressReg(MCInst &Inst, SMLoc IDLoc,
Jack Carter543fdf82012-10-09 23:29:45 +0000173 SmallVectorImpl<MCInst> &Instructions);
Matheus Almeida3813d572014-06-19 14:39:14 +0000174
Toma Tabacu0d64b202014-08-14 10:29:17 +0000175 void expandLoadAddressSym(MCInst &Inst, SMLoc IDLoc,
176 SmallVectorImpl<MCInst> &Instructions);
177
Jack Carter9e65aa32013-03-22 00:05:30 +0000178 void expandMemInst(MCInst &Inst, SMLoc IDLoc,
Vladimir Medic4c299852013-11-06 11:27:05 +0000179 SmallVectorImpl<MCInst> &Instructions, bool isLoad,
180 bool isImmOpnd);
Daniel Sandersc7dbc632014-07-08 10:11:38 +0000181 bool reportParseError(Twine ErrorMsg);
182 bool reportParseError(SMLoc Loc, Twine ErrorMsg);
Jack Carter0b744b32012-10-04 02:29:46 +0000183
Jack Carterb5cf5902013-04-17 00:18:04 +0000184 bool parseMemOffset(const MCExpr *&Res, bool isParenExpr);
Jack Carter873c7242013-01-12 01:03:14 +0000185 bool parseRelocOperand(const MCExpr *&Res);
Jack Carter0b744b32012-10-04 02:29:46 +0000186
Vladimir Medic4c299852013-11-06 11:27:05 +0000187 const MCExpr *evaluateRelocExpr(const MCExpr *Expr, StringRef RelocStr);
Jack Carterb5cf5902013-04-17 00:18:04 +0000188
189 bool isEvaluated(const MCExpr *Expr);
Toma Tabacu26647792014-09-09 12:52:14 +0000190 bool parseSetMips0Directive();
Toma Tabacu85618b32014-08-19 14:22:52 +0000191 bool parseSetArchDirective();
Matheus Almeidafe1e39d2014-03-26 14:26:27 +0000192 bool parseSetFeature(uint64_t Feature);
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000193 bool parseDirectiveCpLoad(SMLoc Loc);
Daniel Sanders5bce5f62014-03-27 13:52:53 +0000194 bool parseDirectiveCPSetup();
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000195 bool parseDirectiveNaN();
Jack Carter0b744b32012-10-04 02:29:46 +0000196 bool parseDirectiveSet();
Jack Carter0cd3c192014-01-06 23:27:31 +0000197 bool parseDirectiveOption();
Jack Carter0b744b32012-10-04 02:29:46 +0000198
199 bool parseSetAtDirective();
200 bool parseSetNoAtDirective();
201 bool parseSetMacroDirective();
202 bool parseSetNoMacroDirective();
Daniel Sanders44934432014-08-07 12:03:36 +0000203 bool parseSetMsaDirective();
204 bool parseSetNoMsaDirective();
Toma Tabacu351b2fe2014-09-17 09:01:54 +0000205 bool parseSetNoDspDirective();
Jack Carter0b744b32012-10-04 02:29:46 +0000206 bool parseSetReorderDirective();
207 bool parseSetNoReorderDirective();
Toma Tabacucc2502d2014-11-04 17:18:07 +0000208 bool parseSetMips16Directive();
Jack Carter39536722014-01-22 23:08:42 +0000209 bool parseSetNoMips16Directive();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000210 bool parseSetFpDirective();
Toma Tabacu9db22db2014-09-09 10:15:38 +0000211 bool parseSetPopDirective();
212 bool parseSetPushDirective();
Jack Carter0b744b32012-10-04 02:29:46 +0000213
Jack Carterd76b2372013-03-21 21:44:16 +0000214 bool parseSetAssignment();
215
Matheus Almeida3e2a7022014-03-26 15:24:36 +0000216 bool parseDataDirective(unsigned Size, SMLoc L);
Vladimir Medic4c299852013-11-06 11:27:05 +0000217 bool parseDirectiveGpWord();
Rafael Espindola2378d4c2014-03-31 14:15:07 +0000218 bool parseDirectiveGpDWord();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000219 bool parseDirectiveModule();
Daniel Sandersc7dbc632014-07-08 10:11:38 +0000220 bool parseDirectiveModuleFP();
Daniel Sanders7e527422014-07-10 13:38:23 +0000221 bool parseFpABIValue(MipsABIFlagsSection::FpABIKind &FpABI,
222 StringRef Directive);
Jack Carter07c818d2013-01-25 01:31:34 +0000223
Jack Carterdc1e35d2012-09-06 20:00:02 +0000224 MCSymbolRefExpr::VariantKind getVariantKind(StringRef Symbol);
Jack Cartera63b16a2012-09-07 00:23:42 +0000225
Daniel Sanders5bce5f62014-03-27 13:52:53 +0000226 bool eatComma(StringRef ErrorStr);
227
Jack Carter1ac53222013-02-20 23:11:17 +0000228 int matchCPURegisterName(StringRef Symbol);
229
Vasileios Kalintiris10b5ba32014-11-11 10:31:31 +0000230 int matchHWRegsRegisterName(StringRef Symbol);
231
Jack Carter873c7242013-01-12 01:03:14 +0000232 int matchRegisterByNumber(unsigned RegNum, unsigned RegClass);
Jack Carterb4dbc172012-09-05 23:34:03 +0000233
Vladimir Medic27c87ea2013-08-13 13:07:09 +0000234 int matchFPURegisterName(StringRef Name);
Vladimir Medic8cd17102013-06-20 11:21:49 +0000235
Vladimir Medic27c87ea2013-08-13 13:07:09 +0000236 int matchFCCRegisterName(StringRef Name);
Jack Cartera63b16a2012-09-07 00:23:42 +0000237
Vladimir Medic27c87ea2013-08-13 13:07:09 +0000238 int matchACRegisterName(StringRef Name);
Jack Cartera63b16a2012-09-07 00:23:42 +0000239
Jack Carter5dc8ac92013-09-25 23:50:44 +0000240 int matchMSA128RegisterName(StringRef Name);
241
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000242 int matchMSA128CtrlRegisterName(StringRef Name);
243
Jack Carterd0bd6422013-04-18 00:41:53 +0000244 unsigned getReg(int RC, int RegNo);
Chad Rosier391d29972012-09-03 18:47:45 +0000245
Daniel Sanders5bce5f62014-03-27 13:52:53 +0000246 unsigned getGPR(int RegNo);
247
Matheus Almeida7de68e72014-06-18 14:46:05 +0000248 int getATReg(SMLoc Loc);
Jack Carter9e65aa32013-03-22 00:05:30 +0000249
250 bool processInstruction(MCInst &Inst, SMLoc IDLoc,
Vladimir Medic4c299852013-11-06 11:27:05 +0000251 SmallVectorImpl<MCInst> &Instructions);
Matheus Almeidab74293d2013-10-14 11:49:30 +0000252
253 // Helper function that checks if the value of a vector index is within the
254 // boundaries of accepted values for each RegisterKind
255 // Example: INSERT.B $w0[n], $1 => 16 > n >= 0
256 bool validateMSAIndex(int Val, int RegKind);
257
Daniel Sandersf0df2212014-08-04 12:20:00 +0000258 // Selects a new architecture by updating the FeatureBits with the necessary
259 // info including implied dependencies.
260 // Internally, it clears all the feature bits related to *any* architecture
261 // and selects the new one using the ToggleFeature functionality of the
262 // MCSubtargetInfo object that handles implied dependencies. The reason we
263 // clear all the arch related bits manually is because ToggleFeature only
264 // clears the features that imply the feature being cleared and not the
265 // features implied by the feature being cleared. This is easier to see
266 // with an example:
267 // --------------------------------------------------
268 // | Feature | Implies |
269 // | -------------------------------------------------|
270 // | FeatureMips1 | None |
271 // | FeatureMips2 | FeatureMips1 |
272 // | FeatureMips3 | FeatureMips2 | FeatureMipsGP64 |
273 // | FeatureMips4 | FeatureMips3 |
274 // | ... | |
275 // --------------------------------------------------
276 //
277 // Setting Mips3 is equivalent to set: (FeatureMips3 | FeatureMips2 |
278 // FeatureMipsGP64 | FeatureMips1)
279 // Clearing Mips3 is equivalent to clear (FeatureMips3 | FeatureMips4).
280 void selectArch(StringRef ArchFeature) {
281 uint64_t FeatureBits = STI.getFeatureBits();
282 FeatureBits &= ~MipsAssemblerOptions::AllArchRelatedMask;
283 STI.setFeatureBits(FeatureBits);
284 setAvailableFeatures(
285 ComputeAvailableFeatures(STI.ToggleFeature(ArchFeature)));
Toma Tabacu9db22db2014-09-09 10:15:38 +0000286 AssemblerOptions.back()->setFeatures(getAvailableFeatures());
Daniel Sandersf0df2212014-08-04 12:20:00 +0000287 }
288
Toma Tabacu901ba6e2014-09-05 16:32:09 +0000289 void setFeatureBits(uint64_t Feature, StringRef FeatureString) {
Vladimir Medic615b26e2014-03-04 09:54:09 +0000290 if (!(STI.getFeatureBits() & Feature)) {
Matheus Almeida2852af82014-04-22 10:15:54 +0000291 setAvailableFeatures(
292 ComputeAvailableFeatures(STI.ToggleFeature(FeatureString)));
Vladimir Medic615b26e2014-03-04 09:54:09 +0000293 }
Toma Tabacu9db22db2014-09-09 10:15:38 +0000294 AssemblerOptions.back()->setFeatures(getAvailableFeatures());
Vladimir Medic615b26e2014-03-04 09:54:09 +0000295 }
296
Toma Tabacu901ba6e2014-09-05 16:32:09 +0000297 void clearFeatureBits(uint64_t Feature, StringRef FeatureString) {
Vladimir Medic615b26e2014-03-04 09:54:09 +0000298 if (STI.getFeatureBits() & Feature) {
Matheus Almeida2852af82014-04-22 10:15:54 +0000299 setAvailableFeatures(
300 ComputeAvailableFeatures(STI.ToggleFeature(FeatureString)));
Vladimir Medic615b26e2014-03-04 09:54:09 +0000301 }
Toma Tabacu9db22db2014-09-09 10:15:38 +0000302 AssemblerOptions.back()->setFeatures(getAvailableFeatures());
Vladimir Medic615b26e2014-03-04 09:54:09 +0000303 }
304
Rafael Espindola870c4e92012-01-11 03:56:41 +0000305public:
Matheus Almeida595fcab2014-06-11 15:05:56 +0000306 enum MipsMatchResultTy {
307 Match_RequiresDifferentSrcAndDst = FIRST_TARGET_MATCH_RESULT_TY
308#define GET_OPERAND_DIAGNOSTIC_TYPES
309#include "MipsGenAsmMatcher.inc"
310#undef GET_OPERAND_DIAGNOSTIC_TYPES
311
312 };
313
Joey Gouly0e76fa72013-09-12 10:28:05 +0000314 MipsAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000315 const MCInstrInfo &MII, const MCTargetOptions &Options)
Rafael Espindola961d4692014-11-11 05:18:41 +0000316 : MCTargetAsmParser(), STI(sti) {
317 MCAsmParserExtension::Initialize(parser);
318
Jack Carterb4dbc172012-09-05 23:34:03 +0000319 // Initialize the set of available features.
320 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Toma Tabacu9db22db2014-09-09 10:15:38 +0000321
322 // Remember the initial assembler options. The user can not modify these.
Craig Topperfec61ef2014-09-12 05:17:20 +0000323 AssemblerOptions.push_back(
324 make_unique<MipsAssemblerOptions>(getAvailableFeatures()));
Toma Tabacu9db22db2014-09-09 10:15:38 +0000325
326 // Create an assembler options environment for the user to modify.
Craig Topperfec61ef2014-09-12 05:17:20 +0000327 AssemblerOptions.push_back(
328 make_unique<MipsAssemblerOptions>(getAvailableFeatures()));
Daniel Sanders5a1449d2014-02-20 14:58:19 +0000329
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000330 getTargetStreamer().updateABIInfo(*this);
331
Daniel Sanders5a1449d2014-02-20 14:58:19 +0000332 // Assert exactly one ABI was chosen.
333 assert((((STI.getFeatureBits() & Mips::FeatureO32) != 0) +
334 ((STI.getFeatureBits() & Mips::FeatureEABI) != 0) +
335 ((STI.getFeatureBits() & Mips::FeatureN32) != 0) +
336 ((STI.getFeatureBits() & Mips::FeatureN64) != 0)) == 1);
Daniel Sanders7e527422014-07-10 13:38:23 +0000337
Daniel Sanders9ee2aee2014-07-14 10:26:15 +0000338 if (!isABI_O32() && !useOddSPReg() != 0)
Daniel Sanders7e527422014-07-10 13:38:23 +0000339 report_fatal_error("-mno-odd-spreg requires the O32 ABI");
Daniel Sandersd97a6342014-08-13 10:07:34 +0000340
341 CurrentFn = nullptr;
Rafael Espindola870c4e92012-01-11 03:56:41 +0000342 }
343
Daniel Sanders3d3ea532014-06-12 15:00:17 +0000344 /// True if all of $fcc0 - $fcc7 exist for the current ISA.
345 bool hasEightFccRegisters() const { return hasMips4() || hasMips32(); }
346
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000347 bool isGP64bit() const { return STI.getFeatureBits() & Mips::FeatureGP64Bit; }
348 bool isFP64bit() const { return STI.getFeatureBits() & Mips::FeatureFP64Bit; }
349 bool isABI_N32() const { return STI.getFeatureBits() & Mips::FeatureN32; }
350 bool isABI_N64() const { return STI.getFeatureBits() & Mips::FeatureN64; }
351 bool isABI_O32() const { return STI.getFeatureBits() & Mips::FeatureO32; }
Daniel Sandersa6e125f2014-07-15 15:31:39 +0000352 bool isABI_FPXX() const { return STI.getFeatureBits() & Mips::FeatureFPXX; }
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000353
Daniel Sanders9ee2aee2014-07-14 10:26:15 +0000354 bool useOddSPReg() const {
Daniel Sanders7e527422014-07-10 13:38:23 +0000355 return !(STI.getFeatureBits() & Mips::FeatureNoOddSPReg);
356 }
357
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000358 bool inMicroMipsMode() const {
359 return STI.getFeatureBits() & Mips::FeatureMicroMips;
360 }
361 bool hasMips1() const { return STI.getFeatureBits() & Mips::FeatureMips1; }
362 bool hasMips2() const { return STI.getFeatureBits() & Mips::FeatureMips2; }
363 bool hasMips3() const { return STI.getFeatureBits() & Mips::FeatureMips3; }
364 bool hasMips4() const { return STI.getFeatureBits() & Mips::FeatureMips4; }
365 bool hasMips5() const { return STI.getFeatureBits() & Mips::FeatureMips5; }
366 bool hasMips32() const {
367 return (STI.getFeatureBits() & Mips::FeatureMips32);
368 }
369 bool hasMips64() const {
370 return (STI.getFeatureBits() & Mips::FeatureMips64);
371 }
372 bool hasMips32r2() const {
373 return (STI.getFeatureBits() & Mips::FeatureMips32r2);
374 }
375 bool hasMips64r2() const {
376 return (STI.getFeatureBits() & Mips::FeatureMips64r2);
377 }
378 bool hasMips32r6() const {
379 return (STI.getFeatureBits() & Mips::FeatureMips32r6);
380 }
381 bool hasMips64r6() const {
382 return (STI.getFeatureBits() & Mips::FeatureMips64r6);
383 }
384 bool hasDSP() const { return (STI.getFeatureBits() & Mips::FeatureDSP); }
385 bool hasDSPR2() const { return (STI.getFeatureBits() & Mips::FeatureDSPR2); }
386 bool hasMSA() const { return (STI.getFeatureBits() & Mips::FeatureMSA); }
387
388 bool inMips16Mode() const {
389 return STI.getFeatureBits() & Mips::FeatureMips16;
390 }
391 // TODO: see how can we get this info.
Eric Christopher7394e232014-07-18 00:08:50 +0000392 bool abiUsesSoftFloat() const { return false; }
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000393
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000394 /// Warn if RegNo is the current assembler temporary.
Toma Tabacu13964452014-09-04 13:23:44 +0000395 void warnIfAssemblerTemporary(int RegNo, SMLoc Loc);
Rafael Espindola870c4e92012-01-11 03:56:41 +0000396};
397}
398
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000399namespace {
400
401/// MipsOperand - Instances of this class represent a parsed Mips machine
402/// instruction.
403class MipsOperand : public MCParsedAsmOperand {
Daniel Sanderse34a1202014-03-31 18:51:43 +0000404public:
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000405 /// Broad categories of register classes
406 /// The exact class is finalized by the render method.
407 enum RegKind {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000408 RegKind_GPR = 1, /// GPR32 and GPR64 (depending on isGP64bit())
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000409 RegKind_FGR = 2, /// FGR32, FGR64, AFGR64 (depending on context and
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000410 /// isFP64bit())
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000411 RegKind_FCC = 4, /// FCC
412 RegKind_MSA128 = 8, /// MSA128[BHWD] (makes no difference which)
413 RegKind_MSACtrl = 16, /// MSA control registers
414 RegKind_COP2 = 32, /// COP2
415 RegKind_ACC = 64, /// HI32DSP, LO32DSP, and ACC64DSP (depending on
416 /// context).
417 RegKind_CCR = 128, /// CCR
418 RegKind_HWRegs = 256, /// HWRegs
Daniel Sanderscdbbe082014-05-08 13:02:11 +0000419 RegKind_COP3 = 512, /// COP3
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000420
421 /// Potentially any (e.g. $1)
422 RegKind_Numeric = RegKind_GPR | RegKind_FGR | RegKind_FCC | RegKind_MSA128 |
423 RegKind_MSACtrl | RegKind_COP2 | RegKind_ACC |
Daniel Sanderscdbbe082014-05-08 13:02:11 +0000424 RegKind_CCR | RegKind_HWRegs | RegKind_COP3
Jack Carter873c7242013-01-12 01:03:14 +0000425 };
426
427private:
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000428 enum KindTy {
Daniel Sanders21bce302014-04-01 12:35:23 +0000429 k_Immediate, /// An immediate (possibly involving symbol references)
430 k_Memory, /// Base + Offset Memory Address
431 k_PhysRegister, /// A physical register from the Mips namespace
432 k_RegisterIndex, /// A register index in one or more RegKind.
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000433 k_Token, /// A simple token
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000434 k_RegList, /// A physical register list
435 k_RegPair /// A pair of physical register
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000436 } Kind;
437
David Blaikie960ea3f2014-06-08 16:18:35 +0000438public:
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000439 MipsOperand(KindTy K, MipsAsmParser &Parser)
440 : MCParsedAsmOperand(), Kind(K), AsmParser(Parser) {}
441
David Blaikie960ea3f2014-06-08 16:18:35 +0000442private:
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000443 /// For diagnostics, and checking the assembler temporary
444 MipsAsmParser &AsmParser;
Jack Carterb4dbc172012-09-05 23:34:03 +0000445
Eric Christopher8996c5d2013-03-15 00:42:55 +0000446 struct Token {
447 const char *Data;
448 unsigned Length;
449 };
450
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000451 struct PhysRegOp {
452 unsigned Num; /// Register Number
453 };
454
455 struct RegIdxOp {
456 unsigned Index; /// Index into the register class
457 RegKind Kind; /// Bitfield of the kinds it could possibly be
458 const MCRegisterInfo *RegInfo;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000459 };
460
461 struct ImmOp {
462 const MCExpr *Val;
463 };
464
465 struct MemOp {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000466 MipsOperand *Base;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000467 const MCExpr *Off;
468 };
469
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000470 struct RegListOp {
471 SmallVector<unsigned, 10> *List;
472 };
473
Jack Carterb4dbc172012-09-05 23:34:03 +0000474 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000475 struct Token Tok;
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000476 struct PhysRegOp PhysReg;
477 struct RegIdxOp RegIdx;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000478 struct ImmOp Imm;
479 struct MemOp Mem;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000480 struct RegListOp RegList;
Jack Carterb4dbc172012-09-05 23:34:03 +0000481 };
482
483 SMLoc StartLoc, EndLoc;
484
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000485 /// Internal constructor for register kinds
David Blaikie960ea3f2014-06-08 16:18:35 +0000486 static std::unique_ptr<MipsOperand> CreateReg(unsigned Index, RegKind RegKind,
487 const MCRegisterInfo *RegInfo,
488 SMLoc S, SMLoc E,
489 MipsAsmParser &Parser) {
490 auto Op = make_unique<MipsOperand>(k_RegisterIndex, Parser);
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000491 Op->RegIdx.Index = Index;
492 Op->RegIdx.RegInfo = RegInfo;
493 Op->RegIdx.Kind = RegKind;
494 Op->StartLoc = S;
495 Op->EndLoc = E;
496 return Op;
497 }
498
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000499public:
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000500 /// Coerce the register to GPR32 and return the real register for the current
501 /// target.
502 unsigned getGPR32Reg() const {
503 assert(isRegIdx() && (RegIdx.Kind & RegKind_GPR) && "Invalid access!");
Toma Tabacu13964452014-09-04 13:23:44 +0000504 AsmParser.warnIfAssemblerTemporary(RegIdx.Index, StartLoc);
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000505 unsigned ClassID = Mips::GPR32RegClassID;
506 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000507 }
Jack Carterb4dbc172012-09-05 23:34:03 +0000508
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000509 /// Coerce the register to GPR32 and return the real register for the current
510 /// target.
511 unsigned getGPRMM16Reg() const {
512 assert(isRegIdx() && (RegIdx.Kind & RegKind_GPR) && "Invalid access!");
513 unsigned ClassID = Mips::GPR32RegClassID;
514 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
515 }
516
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000517 /// Coerce the register to GPR64 and return the real register for the current
518 /// target.
519 unsigned getGPR64Reg() const {
520 assert(isRegIdx() && (RegIdx.Kind & RegKind_GPR) && "Invalid access!");
521 unsigned ClassID = Mips::GPR64RegClassID;
522 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000523 }
524
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000525private:
526 /// Coerce the register to AFGR64 and return the real register for the current
527 /// target.
528 unsigned getAFGR64Reg() const {
529 assert(isRegIdx() && (RegIdx.Kind & RegKind_FGR) && "Invalid access!");
530 if (RegIdx.Index % 2 != 0)
531 AsmParser.Warning(StartLoc, "Float register should be even.");
532 return RegIdx.RegInfo->getRegClass(Mips::AFGR64RegClassID)
533 .getRegister(RegIdx.Index / 2);
534 }
535
536 /// Coerce the register to FGR64 and return the real register for the current
537 /// target.
538 unsigned getFGR64Reg() const {
539 assert(isRegIdx() && (RegIdx.Kind & RegKind_FGR) && "Invalid access!");
540 return RegIdx.RegInfo->getRegClass(Mips::FGR64RegClassID)
541 .getRegister(RegIdx.Index);
542 }
543
544 /// Coerce the register to FGR32 and return the real register for the current
545 /// target.
546 unsigned getFGR32Reg() const {
547 assert(isRegIdx() && (RegIdx.Kind & RegKind_FGR) && "Invalid access!");
548 return RegIdx.RegInfo->getRegClass(Mips::FGR32RegClassID)
549 .getRegister(RegIdx.Index);
550 }
551
552 /// Coerce the register to FGRH32 and return the real register for the current
553 /// target.
554 unsigned getFGRH32Reg() const {
555 assert(isRegIdx() && (RegIdx.Kind & RegKind_FGR) && "Invalid access!");
556 return RegIdx.RegInfo->getRegClass(Mips::FGRH32RegClassID)
557 .getRegister(RegIdx.Index);
558 }
559
560 /// Coerce the register to FCC and return the real register for the current
561 /// target.
562 unsigned getFCCReg() const {
563 assert(isRegIdx() && (RegIdx.Kind & RegKind_FCC) && "Invalid access!");
564 return RegIdx.RegInfo->getRegClass(Mips::FCCRegClassID)
565 .getRegister(RegIdx.Index);
566 }
567
568 /// Coerce the register to MSA128 and return the real register for the current
569 /// target.
570 unsigned getMSA128Reg() const {
571 assert(isRegIdx() && (RegIdx.Kind & RegKind_MSA128) && "Invalid access!");
572 // It doesn't matter which of the MSA128[BHWD] classes we use. They are all
573 // identical
574 unsigned ClassID = Mips::MSA128BRegClassID;
575 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
576 }
577
578 /// Coerce the register to MSACtrl and return the real register for the
579 /// current target.
580 unsigned getMSACtrlReg() const {
581 assert(isRegIdx() && (RegIdx.Kind & RegKind_MSACtrl) && "Invalid access!");
582 unsigned ClassID = Mips::MSACtrlRegClassID;
583 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
584 }
585
586 /// Coerce the register to COP2 and return the real register for the
587 /// current target.
588 unsigned getCOP2Reg() const {
589 assert(isRegIdx() && (RegIdx.Kind & RegKind_COP2) && "Invalid access!");
590 unsigned ClassID = Mips::COP2RegClassID;
591 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
592 }
593
Daniel Sanderscdbbe082014-05-08 13:02:11 +0000594 /// Coerce the register to COP3 and return the real register for the
595 /// current target.
596 unsigned getCOP3Reg() const {
597 assert(isRegIdx() && (RegIdx.Kind & RegKind_COP3) && "Invalid access!");
598 unsigned ClassID = Mips::COP3RegClassID;
599 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
600 }
601
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000602 /// Coerce the register to ACC64DSP and return the real register for the
603 /// current target.
604 unsigned getACC64DSPReg() const {
605 assert(isRegIdx() && (RegIdx.Kind & RegKind_ACC) && "Invalid access!");
606 unsigned ClassID = Mips::ACC64DSPRegClassID;
607 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
608 }
609
610 /// Coerce the register to HI32DSP and return the real register for the
611 /// current target.
612 unsigned getHI32DSPReg() const {
613 assert(isRegIdx() && (RegIdx.Kind & RegKind_ACC) && "Invalid access!");
614 unsigned ClassID = Mips::HI32DSPRegClassID;
615 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
616 }
617
618 /// Coerce the register to LO32DSP and return the real register for the
619 /// current target.
620 unsigned getLO32DSPReg() const {
621 assert(isRegIdx() && (RegIdx.Kind & RegKind_ACC) && "Invalid access!");
622 unsigned ClassID = Mips::LO32DSPRegClassID;
623 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
624 }
625
626 /// Coerce the register to CCR and return the real register for the
627 /// current target.
628 unsigned getCCRReg() const {
629 assert(isRegIdx() && (RegIdx.Kind & RegKind_CCR) && "Invalid access!");
630 unsigned ClassID = Mips::CCRRegClassID;
631 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
632 }
633
634 /// Coerce the register to HWRegs and return the real register for the
635 /// current target.
636 unsigned getHWRegsReg() const {
637 assert(isRegIdx() && (RegIdx.Kind & RegKind_HWRegs) && "Invalid access!");
638 unsigned ClassID = Mips::HWRegsRegClassID;
639 return RegIdx.RegInfo->getRegClass(ClassID).getRegister(RegIdx.Index);
640 }
641
642public:
Vladimir Medic4c299852013-11-06 11:27:05 +0000643 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Jack Carterb4dbc172012-09-05 23:34:03 +0000644 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000645 if (!Expr)
Jack Carterb4dbc172012-09-05 23:34:03 +0000646 Inst.addOperand(MCOperand::CreateImm(0));
647 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
648 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
649 else
650 Inst.addOperand(MCOperand::CreateExpr(Expr));
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000651 }
Jack Carterb4dbc172012-09-05 23:34:03 +0000652
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000653 void addRegOperands(MCInst &Inst, unsigned N) const {
654 llvm_unreachable("Use a custom parser instead");
655 }
656
Daniel Sanders21bce302014-04-01 12:35:23 +0000657 /// Render the operand to an MCInst as a GPR32
658 /// Asserts if the wrong number of operands are requested, or the operand
659 /// is not a k_RegisterIndex compatible with RegKind_GPR
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000660 void addGPR32AsmRegOperands(MCInst &Inst, unsigned N) const {
661 assert(N == 1 && "Invalid number of operands!");
662 Inst.addOperand(MCOperand::CreateReg(getGPR32Reg()));
663 }
664
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000665 void addGPRMM16AsmRegOperands(MCInst &Inst, unsigned N) const {
666 assert(N == 1 && "Invalid number of operands!");
667 Inst.addOperand(MCOperand::CreateReg(getGPRMM16Reg()));
668 }
669
Jozef Kolek1904fa22014-11-24 14:25:53 +0000670 void addGPRMM16AsmRegZeroOperands(MCInst &Inst, unsigned N) const {
671 assert(N == 1 && "Invalid number of operands!");
672 Inst.addOperand(MCOperand::CreateReg(getGPRMM16Reg()));
673 }
674
Daniel Sanders21bce302014-04-01 12:35:23 +0000675 /// Render the operand to an MCInst as a GPR64
676 /// Asserts if the wrong number of operands are requested, or the operand
677 /// is not a k_RegisterIndex compatible with RegKind_GPR
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000678 void addGPR64AsmRegOperands(MCInst &Inst, unsigned N) const {
679 assert(N == 1 && "Invalid number of operands!");
680 Inst.addOperand(MCOperand::CreateReg(getGPR64Reg()));
681 }
682
683 void addAFGR64AsmRegOperands(MCInst &Inst, unsigned N) const {
684 assert(N == 1 && "Invalid number of operands!");
685 Inst.addOperand(MCOperand::CreateReg(getAFGR64Reg()));
686 }
687
688 void addFGR64AsmRegOperands(MCInst &Inst, unsigned N) const {
689 assert(N == 1 && "Invalid number of operands!");
690 Inst.addOperand(MCOperand::CreateReg(getFGR64Reg()));
691 }
692
693 void addFGR32AsmRegOperands(MCInst &Inst, unsigned N) const {
694 assert(N == 1 && "Invalid number of operands!");
695 Inst.addOperand(MCOperand::CreateReg(getFGR32Reg()));
Daniel Sanders7e527422014-07-10 13:38:23 +0000696 // FIXME: We ought to do this for -integrated-as without -via-file-asm too.
Daniel Sanders9ee2aee2014-07-14 10:26:15 +0000697 if (!AsmParser.useOddSPReg() && RegIdx.Index & 1)
Daniel Sanders7e527422014-07-10 13:38:23 +0000698 AsmParser.Error(StartLoc, "-mno-odd-spreg prohibits the use of odd FPU "
699 "registers");
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000700 }
701
702 void addFGRH32AsmRegOperands(MCInst &Inst, unsigned N) const {
703 assert(N == 1 && "Invalid number of operands!");
704 Inst.addOperand(MCOperand::CreateReg(getFGRH32Reg()));
705 }
706
707 void addFCCAsmRegOperands(MCInst &Inst, unsigned N) const {
708 assert(N == 1 && "Invalid number of operands!");
709 Inst.addOperand(MCOperand::CreateReg(getFCCReg()));
710 }
711
712 void addMSA128AsmRegOperands(MCInst &Inst, unsigned N) const {
713 assert(N == 1 && "Invalid number of operands!");
714 Inst.addOperand(MCOperand::CreateReg(getMSA128Reg()));
715 }
716
717 void addMSACtrlAsmRegOperands(MCInst &Inst, unsigned N) const {
718 assert(N == 1 && "Invalid number of operands!");
719 Inst.addOperand(MCOperand::CreateReg(getMSACtrlReg()));
720 }
721
722 void addCOP2AsmRegOperands(MCInst &Inst, unsigned N) const {
723 assert(N == 1 && "Invalid number of operands!");
724 Inst.addOperand(MCOperand::CreateReg(getCOP2Reg()));
725 }
726
Daniel Sanderscdbbe082014-05-08 13:02:11 +0000727 void addCOP3AsmRegOperands(MCInst &Inst, unsigned N) const {
728 assert(N == 1 && "Invalid number of operands!");
729 Inst.addOperand(MCOperand::CreateReg(getCOP3Reg()));
730 }
731
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000732 void addACC64DSPAsmRegOperands(MCInst &Inst, unsigned N) const {
733 assert(N == 1 && "Invalid number of operands!");
734 Inst.addOperand(MCOperand::CreateReg(getACC64DSPReg()));
735 }
736
737 void addHI32DSPAsmRegOperands(MCInst &Inst, unsigned N) const {
738 assert(N == 1 && "Invalid number of operands!");
739 Inst.addOperand(MCOperand::CreateReg(getHI32DSPReg()));
740 }
741
742 void addLO32DSPAsmRegOperands(MCInst &Inst, unsigned N) const {
743 assert(N == 1 && "Invalid number of operands!");
744 Inst.addOperand(MCOperand::CreateReg(getLO32DSPReg()));
745 }
746
747 void addCCRAsmRegOperands(MCInst &Inst, unsigned N) const {
748 assert(N == 1 && "Invalid number of operands!");
749 Inst.addOperand(MCOperand::CreateReg(getCCRReg()));
750 }
751
752 void addHWRegsAsmRegOperands(MCInst &Inst, unsigned N) const {
753 assert(N == 1 && "Invalid number of operands!");
754 Inst.addOperand(MCOperand::CreateReg(getHWRegsReg()));
755 }
756
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000757 void addImmOperands(MCInst &Inst, unsigned N) const {
Jack Carterb4dbc172012-09-05 23:34:03 +0000758 assert(N == 1 && "Invalid number of operands!");
759 const MCExpr *Expr = getImm();
Jack Carterd0bd6422013-04-18 00:41:53 +0000760 addExpr(Inst, Expr);
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000761 }
Jack Carterb4dbc172012-09-05 23:34:03 +0000762
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000763 void addMemOperands(MCInst &Inst, unsigned N) const {
Jack Carterdc1e35d2012-09-06 20:00:02 +0000764 assert(N == 2 && "Invalid number of operands!");
765
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000766 Inst.addOperand(MCOperand::CreateReg(getMemBase()->getGPR32Reg()));
Jack Carterdc1e35d2012-09-06 20:00:02 +0000767
768 const MCExpr *Expr = getMemOff();
Jack Carterd0bd6422013-04-18 00:41:53 +0000769 addExpr(Inst, Expr);
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000770 }
771
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000772 void addMicroMipsMemOperands(MCInst &Inst, unsigned N) const {
773 assert(N == 2 && "Invalid number of operands!");
774
775 Inst.addOperand(MCOperand::CreateReg(getMemBase()->getGPRMM16Reg()));
776
777 const MCExpr *Expr = getMemOff();
778 addExpr(Inst, Expr);
779 }
780
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000781 void addRegListOperands(MCInst &Inst, unsigned N) const {
782 assert(N == 1 && "Invalid number of operands!");
783
784 for (auto RegNo : getRegList())
785 Inst.addOperand(MCOperand::CreateReg(RegNo));
786 }
787
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000788 void addRegPairOperands(MCInst &Inst, unsigned N) const {
789 assert(N == 2 && "Invalid number of operands!");
790 unsigned RegNo = getRegPair();
791 Inst.addOperand(MCOperand::CreateReg(RegNo++));
792 Inst.addOperand(MCOperand::CreateReg(RegNo));
793 }
794
Craig Topper56c590a2014-04-29 07:58:02 +0000795 bool isReg() const override {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000796 // As a special case until we sort out the definition of div/divu, pretend
797 // that $0/$zero are k_PhysRegister so that MCK_ZERO works correctly.
798 if (isGPRAsmReg() && RegIdx.Index == 0)
799 return true;
800
801 return Kind == k_PhysRegister;
802 }
803 bool isRegIdx() const { return Kind == k_RegisterIndex; }
Craig Topper56c590a2014-04-29 07:58:02 +0000804 bool isImm() const override { return Kind == k_Immediate; }
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000805 bool isConstantImm() const {
806 return isImm() && dyn_cast<MCConstantExpr>(getImm());
807 }
Craig Topper56c590a2014-04-29 07:58:02 +0000808 bool isToken() const override {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000809 // Note: It's not possible to pretend that other operand kinds are tokens.
810 // The matcher emitter checks tokens first.
811 return Kind == k_Token;
812 }
Craig Topper56c590a2014-04-29 07:58:02 +0000813 bool isMem() const override { return Kind == k_Memory; }
Daniel Sanders5e6f54e2014-06-16 10:00:45 +0000814 bool isConstantMemOff() const {
815 return isMem() && dyn_cast<MCConstantExpr>(getMemOff());
816 }
817 template <unsigned Bits> bool isMemWithSimmOffset() const {
818 return isMem() && isConstantMemOff() && isInt<Bits>(getConstantMemOff());
819 }
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000820 bool isMemWithGRPMM16Base() const {
821 return isMem() && getMemBase()->isMM16AsmReg();
822 }
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000823 template <unsigned Bits> bool isMemWithUimmOffsetSP() const {
824 return isMem() && isConstantMemOff() && isUInt<Bits>(getConstantMemOff())
825 && getMemBase()->isRegIdx() && (getMemBase()->getGPR32Reg() == Mips::SP);
826 }
Jozef Kolek12c69822014-12-23 16:16:33 +0000827 template <unsigned Bits> bool isMemWithUimmWordAlignedOffsetSP() const {
828 return isMem() && isConstantMemOff() && isUInt<Bits>(getConstantMemOff())
829 && (getConstantMemOff() % 4 == 0) && getMemBase()->isRegIdx()
830 && (getMemBase()->getGPR32Reg() == Mips::SP);
831 }
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000832 bool isRegList16() const {
833 if (!isRegList())
834 return false;
835
836 int Size = RegList.List->size();
837 if (Size < 2 || Size > 5 || *RegList.List->begin() != Mips::S0 ||
838 RegList.List->back() != Mips::RA)
839 return false;
840
841 int PrevReg = *RegList.List->begin();
842 for (int i = 1; i < Size - 1; i++) {
843 int Reg = (*(RegList.List))[i];
844 if ( Reg != PrevReg + 1)
845 return false;
846 PrevReg = Reg;
847 }
848
849 return true;
850 }
Vladimir Medic2b953d02013-10-01 09:48:56 +0000851 bool isInvNum() const { return Kind == k_Immediate; }
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000852 bool isLSAImm() const {
853 if (!isConstantImm())
854 return false;
855 int64_t Val = getConstantImm();
856 return 1 <= Val && Val <= 4;
857 }
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000858 bool isRegList() const { return Kind == k_RegList; }
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000859
860 StringRef getToken() const {
861 assert(Kind == k_Token && "Invalid access!");
Jack Carterb4dbc172012-09-05 23:34:03 +0000862 return StringRef(Tok.Data, Tok.Length);
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000863 }
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000864 bool isRegPair() const { return Kind == k_RegPair; }
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000865
Craig Topper56c590a2014-04-29 07:58:02 +0000866 unsigned getReg() const override {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000867 // As a special case until we sort out the definition of div/divu, pretend
868 // that $0/$zero are k_PhysRegister so that MCK_ZERO works correctly.
869 if (Kind == k_RegisterIndex && RegIdx.Index == 0 &&
870 RegIdx.Kind & RegKind_GPR)
871 return getGPR32Reg(); // FIXME: GPR64 too
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000872
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000873 assert(Kind == k_PhysRegister && "Invalid access!");
874 return PhysReg.Num;
Jack Carter873c7242013-01-12 01:03:14 +0000875 }
876
Jack Carterb4dbc172012-09-05 23:34:03 +0000877 const MCExpr *getImm() const {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000878 assert((Kind == k_Immediate) && "Invalid access!");
Jack Carterb4dbc172012-09-05 23:34:03 +0000879 return Imm.Val;
880 }
881
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000882 int64_t getConstantImm() const {
883 const MCExpr *Val = getImm();
884 return static_cast<const MCConstantExpr *>(Val)->getValue();
885 }
886
887 MipsOperand *getMemBase() const {
Jack Carterdc1e35d2012-09-06 20:00:02 +0000888 assert((Kind == k_Memory) && "Invalid access!");
889 return Mem.Base;
890 }
891
892 const MCExpr *getMemOff() const {
893 assert((Kind == k_Memory) && "Invalid access!");
894 return Mem.Off;
895 }
896
Daniel Sanders5e6f54e2014-06-16 10:00:45 +0000897 int64_t getConstantMemOff() const {
898 return static_cast<const MCConstantExpr *>(getMemOff())->getValue();
899 }
900
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000901 const SmallVectorImpl<unsigned> &getRegList() const {
902 assert((Kind == k_RegList) && "Invalid access!");
903 return *(RegList.List);
904 }
905
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000906 unsigned getRegPair() const {
907 assert((Kind == k_RegPair) && "Invalid access!");
908 return RegIdx.Index;
909 }
910
David Blaikie960ea3f2014-06-08 16:18:35 +0000911 static std::unique_ptr<MipsOperand> CreateToken(StringRef Str, SMLoc S,
912 MipsAsmParser &Parser) {
913 auto Op = make_unique<MipsOperand>(k_Token, Parser);
Jack Carterb4dbc172012-09-05 23:34:03 +0000914 Op->Tok.Data = Str.data();
915 Op->Tok.Length = Str.size();
916 Op->StartLoc = S;
917 Op->EndLoc = S;
918 return Op;
919 }
920
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000921 /// Create a numeric register (e.g. $1). The exact register remains
922 /// unresolved until an instruction successfully matches
David Blaikie960ea3f2014-06-08 16:18:35 +0000923 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000924 createNumericReg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S,
David Blaikie960ea3f2014-06-08 16:18:35 +0000925 SMLoc E, MipsAsmParser &Parser) {
Toma Tabacu13964452014-09-04 13:23:44 +0000926 DEBUG(dbgs() << "createNumericReg(" << Index << ", ...)\n");
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000927 return CreateReg(Index, RegKind_Numeric, RegInfo, S, E, Parser);
Jack Carterb4dbc172012-09-05 23:34:03 +0000928 }
929
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000930 /// Create a register that is definitely a GPR.
931 /// This is typically only used for named registers such as $gp.
David Blaikie960ea3f2014-06-08 16:18:35 +0000932 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000933 createGPRReg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S, SMLoc E,
David Blaikie960ea3f2014-06-08 16:18:35 +0000934 MipsAsmParser &Parser) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000935 return CreateReg(Index, RegKind_GPR, RegInfo, S, E, Parser);
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000936 }
937
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000938 /// Create a register that is definitely a FGR.
939 /// This is typically only used for named registers such as $f0.
David Blaikie960ea3f2014-06-08 16:18:35 +0000940 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000941 createFGRReg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S, SMLoc E,
David Blaikie960ea3f2014-06-08 16:18:35 +0000942 MipsAsmParser &Parser) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000943 return CreateReg(Index, RegKind_FGR, RegInfo, S, E, Parser);
944 }
945
Vasileios Kalintiris10b5ba32014-11-11 10:31:31 +0000946 /// Create a register that is definitely a HWReg.
947 /// This is typically only used for named registers such as $hwr_cpunum.
948 static std::unique_ptr<MipsOperand>
949 createHWRegsReg(unsigned Index, const MCRegisterInfo *RegInfo,
950 SMLoc S, SMLoc E, MipsAsmParser &Parser) {
951 return CreateReg(Index, RegKind_HWRegs, RegInfo, S, E, Parser);
952 }
953
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000954 /// Create a register that is definitely an FCC.
955 /// This is typically only used for named registers such as $fcc0.
David Blaikie960ea3f2014-06-08 16:18:35 +0000956 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000957 createFCCReg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S, SMLoc E,
David Blaikie960ea3f2014-06-08 16:18:35 +0000958 MipsAsmParser &Parser) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000959 return CreateReg(Index, RegKind_FCC, RegInfo, S, E, Parser);
960 }
961
962 /// Create a register that is definitely an ACC.
963 /// This is typically only used for named registers such as $ac0.
David Blaikie960ea3f2014-06-08 16:18:35 +0000964 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000965 createACCReg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S, SMLoc E,
David Blaikie960ea3f2014-06-08 16:18:35 +0000966 MipsAsmParser &Parser) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000967 return CreateReg(Index, RegKind_ACC, RegInfo, S, E, Parser);
968 }
969
970 /// Create a register that is definitely an MSA128.
971 /// This is typically only used for named registers such as $w0.
David Blaikie960ea3f2014-06-08 16:18:35 +0000972 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000973 createMSA128Reg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S,
David Blaikie960ea3f2014-06-08 16:18:35 +0000974 SMLoc E, MipsAsmParser &Parser) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000975 return CreateReg(Index, RegKind_MSA128, RegInfo, S, E, Parser);
976 }
977
978 /// Create a register that is definitely an MSACtrl.
979 /// This is typically only used for named registers such as $msaaccess.
David Blaikie960ea3f2014-06-08 16:18:35 +0000980 static std::unique_ptr<MipsOperand>
Toma Tabacu13964452014-09-04 13:23:44 +0000981 createMSACtrlReg(unsigned Index, const MCRegisterInfo *RegInfo, SMLoc S,
David Blaikie960ea3f2014-06-08 16:18:35 +0000982 SMLoc E, MipsAsmParser &Parser) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000983 return CreateReg(Index, RegKind_MSACtrl, RegInfo, S, E, Parser);
984 }
985
David Blaikie960ea3f2014-06-08 16:18:35 +0000986 static std::unique_ptr<MipsOperand>
987 CreateImm(const MCExpr *Val, SMLoc S, SMLoc E, MipsAsmParser &Parser) {
988 auto Op = make_unique<MipsOperand>(k_Immediate, Parser);
Jack Carterb4dbc172012-09-05 23:34:03 +0000989 Op->Imm.Val = Val;
990 Op->StartLoc = S;
991 Op->EndLoc = E;
992 return Op;
993 }
994
David Blaikie960ea3f2014-06-08 16:18:35 +0000995 static std::unique_ptr<MipsOperand>
996 CreateMem(std::unique_ptr<MipsOperand> Base, const MCExpr *Off, SMLoc S,
997 SMLoc E, MipsAsmParser &Parser) {
998 auto Op = make_unique<MipsOperand>(k_Memory, Parser);
999 Op->Mem.Base = Base.release();
Jack Carterdc1e35d2012-09-06 20:00:02 +00001000 Op->Mem.Off = Off;
1001 Op->StartLoc = S;
1002 Op->EndLoc = E;
1003 return Op;
1004 }
1005
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001006 static std::unique_ptr<MipsOperand>
1007 CreateRegList(SmallVectorImpl<unsigned> &Regs, SMLoc StartLoc, SMLoc EndLoc,
1008 MipsAsmParser &Parser) {
1009 assert (Regs.size() > 0 && "Empty list not allowed");
1010
1011 auto Op = make_unique<MipsOperand>(k_RegList, Parser);
1012 Op->RegList.List = new SmallVector<unsigned, 10>();
1013 for (auto Reg : Regs)
1014 Op->RegList.List->push_back(Reg);
1015 Op->StartLoc = StartLoc;
1016 Op->EndLoc = EndLoc;
1017 return Op;
1018 }
1019
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001020 static std::unique_ptr<MipsOperand>
1021 CreateRegPair(unsigned RegNo, SMLoc S, SMLoc E, MipsAsmParser &Parser) {
1022 auto Op = make_unique<MipsOperand>(k_RegPair, Parser);
1023 Op->RegIdx.Index = RegNo;
1024 Op->StartLoc = S;
1025 Op->EndLoc = E;
1026 return Op;
1027 }
1028
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001029 bool isGPRAsmReg() const {
1030 return isRegIdx() && RegIdx.Kind & RegKind_GPR && RegIdx.Index <= 31;
Jack Carter873c7242013-01-12 01:03:14 +00001031 }
Zoran Jovanovicb0852e52014-10-21 08:23:11 +00001032 bool isMM16AsmReg() const {
1033 if (!(isRegIdx() && RegIdx.Kind))
1034 return false;
1035 return ((RegIdx.Index >= 2 && RegIdx.Index <= 7)
1036 || RegIdx.Index == 16 || RegIdx.Index == 17);
1037 }
Jozef Kolek1904fa22014-11-24 14:25:53 +00001038 bool isMM16AsmRegZero() const {
1039 if (!(isRegIdx() && RegIdx.Kind))
1040 return false;
1041 return (RegIdx.Index == 0 ||
1042 (RegIdx.Index >= 2 && RegIdx.Index <= 7) ||
1043 RegIdx.Index == 17);
1044 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001045 bool isFGRAsmReg() const {
1046 // AFGR64 is $0-$15 but we handle this in getAFGR64()
1047 return isRegIdx() && RegIdx.Kind & RegKind_FGR && RegIdx.Index <= 31;
Jack Carter873c7242013-01-12 01:03:14 +00001048 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001049 bool isHWRegsAsmReg() const {
1050 return isRegIdx() && RegIdx.Kind & RegKind_HWRegs && RegIdx.Index <= 31;
Jack Carter873c7242013-01-12 01:03:14 +00001051 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001052 bool isCCRAsmReg() const {
1053 return isRegIdx() && RegIdx.Kind & RegKind_CCR && RegIdx.Index <= 31;
Jack Carter873c7242013-01-12 01:03:14 +00001054 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001055 bool isFCCAsmReg() const {
Daniel Sanders3d3ea532014-06-12 15:00:17 +00001056 if (!(isRegIdx() && RegIdx.Kind & RegKind_FCC))
1057 return false;
1058 if (!AsmParser.hasEightFccRegisters())
1059 return RegIdx.Index == 0;
1060 return RegIdx.Index <= 7;
Jack Carter873c7242013-01-12 01:03:14 +00001061 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001062 bool isACCAsmReg() const {
1063 return isRegIdx() && RegIdx.Kind & RegKind_ACC && RegIdx.Index <= 3;
Vladimir Medic233dd512013-06-24 10:05:34 +00001064 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001065 bool isCOP2AsmReg() const {
1066 return isRegIdx() && RegIdx.Kind & RegKind_COP2 && RegIdx.Index <= 31;
Vladimir Medic233dd512013-06-24 10:05:34 +00001067 }
Daniel Sanderscdbbe082014-05-08 13:02:11 +00001068 bool isCOP3AsmReg() const {
1069 return isRegIdx() && RegIdx.Kind & RegKind_COP3 && RegIdx.Index <= 31;
1070 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001071 bool isMSA128AsmReg() const {
1072 return isRegIdx() && RegIdx.Kind & RegKind_MSA128 && RegIdx.Index <= 31;
Vladimir Medic233dd512013-06-24 10:05:34 +00001073 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001074 bool isMSACtrlAsmReg() const {
1075 return isRegIdx() && RegIdx.Kind & RegKind_MSACtrl && RegIdx.Index <= 7;
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00001076 }
1077
Jack Carterb4dbc172012-09-05 23:34:03 +00001078 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper56c590a2014-04-29 07:58:02 +00001079 SMLoc getStartLoc() const override { return StartLoc; }
Jack Carterb4dbc172012-09-05 23:34:03 +00001080 /// getEndLoc - Get the location of the last token of this operand.
Craig Topper56c590a2014-04-29 07:58:02 +00001081 SMLoc getEndLoc() const override { return EndLoc; }
Jack Carterb4dbc172012-09-05 23:34:03 +00001082
NAKAMURA Takumie1f35832014-04-15 14:13:21 +00001083 virtual ~MipsOperand() {
1084 switch (Kind) {
1085 case k_Immediate:
1086 break;
1087 case k_Memory:
1088 delete Mem.Base;
1089 break;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001090 case k_RegList:
1091 delete RegList.List;
NAKAMURA Takumie1f35832014-04-15 14:13:21 +00001092 case k_PhysRegister:
1093 case k_RegisterIndex:
1094 case k_Token:
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001095 case k_RegPair:
NAKAMURA Takumie1f35832014-04-15 14:13:21 +00001096 break;
1097 }
1098 }
1099
Craig Topper56c590a2014-04-29 07:58:02 +00001100 void print(raw_ostream &OS) const override {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001101 switch (Kind) {
1102 case k_Immediate:
1103 OS << "Imm<";
1104 Imm.Val->print(OS);
1105 OS << ">";
1106 break;
1107 case k_Memory:
1108 OS << "Mem<";
1109 Mem.Base->print(OS);
1110 OS << ", ";
1111 Mem.Off->print(OS);
1112 OS << ">";
1113 break;
1114 case k_PhysRegister:
1115 OS << "PhysReg<" << PhysReg.Num << ">";
1116 break;
1117 case k_RegisterIndex:
1118 OS << "RegIdx<" << RegIdx.Index << ":" << RegIdx.Kind << ">";
1119 break;
1120 case k_Token:
1121 OS << Tok.Data;
1122 break;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001123 case k_RegList:
1124 OS << "RegList< ";
1125 for (auto Reg : (*RegList.List))
1126 OS << Reg << " ";
1127 OS << ">";
1128 break;
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001129 case k_RegPair:
1130 OS << "RegPair<" << RegIdx.Index << "," << RegIdx.Index + 1 << ">";
1131 break;
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001132 }
Akira Hatanaka7605630c2012-08-17 20:16:42 +00001133 }
Jack Carterd0bd6422013-04-18 00:41:53 +00001134}; // class MipsOperand
Vladimir Medic4c299852013-11-06 11:27:05 +00001135} // namespace
Akira Hatanaka7605630c2012-08-17 20:16:42 +00001136
Jack Carter9e65aa32013-03-22 00:05:30 +00001137namespace llvm {
1138extern const MCInstrDesc MipsInsts[];
1139}
1140static const MCInstrDesc &getInstDesc(unsigned Opcode) {
1141 return MipsInsts[Opcode];
1142}
1143
Zoran Jovanovicac9ef122014-09-12 13:43:41 +00001144static bool hasShortDelaySlot(unsigned Opcode) {
1145 switch (Opcode) {
1146 case Mips::JALS_MM:
1147 case Mips::JALRS_MM:
Zoran Jovanovic6097bad2014-10-10 13:22:28 +00001148 case Mips::JALRS16_MM:
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +00001149 case Mips::BGEZALS_MM:
1150 case Mips::BLTZALS_MM:
Zoran Jovanovicac9ef122014-09-12 13:43:41 +00001151 return true;
1152 default:
1153 return false;
1154 }
1155}
1156
Jack Carter9e65aa32013-03-22 00:05:30 +00001157bool MipsAsmParser::processInstruction(MCInst &Inst, SMLoc IDLoc,
Jack Carterb5cf5902013-04-17 00:18:04 +00001158 SmallVectorImpl<MCInst> &Instructions) {
Jack Carter9e65aa32013-03-22 00:05:30 +00001159 const MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
Daniel Sandersa771fef2014-03-24 14:05:39 +00001160
Jack Carter9e65aa32013-03-22 00:05:30 +00001161 Inst.setLoc(IDLoc);
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001162
1163 if (MCID.isBranch() || MCID.isCall()) {
1164 const unsigned Opcode = Inst.getOpcode();
1165 MCOperand Offset;
1166
1167 switch (Opcode) {
1168 default:
1169 break;
1170 case Mips::BEQ:
1171 case Mips::BNE:
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001172 case Mips::BEQ_MM:
1173 case Mips::BNE_MM:
Jack Carter3b2c96e2014-01-22 23:31:38 +00001174 assert(MCID.getNumOperands() == 3 && "unexpected number of operands");
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001175 Offset = Inst.getOperand(2);
1176 if (!Offset.isImm())
1177 break; // We'll deal with this situation later on when applying fixups.
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001178 if (!isIntN(inMicroMipsMode() ? 17 : 18, Offset.getImm()))
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001179 return Error(IDLoc, "branch target out of range");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001180 if (OffsetToAlignment(Offset.getImm(),
1181 1LL << (inMicroMipsMode() ? 1 : 2)))
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001182 return Error(IDLoc, "branch to misaligned address");
1183 break;
1184 case Mips::BGEZ:
1185 case Mips::BGTZ:
1186 case Mips::BLEZ:
1187 case Mips::BLTZ:
1188 case Mips::BGEZAL:
1189 case Mips::BLTZAL:
1190 case Mips::BC1F:
1191 case Mips::BC1T:
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001192 case Mips::BGEZ_MM:
1193 case Mips::BGTZ_MM:
1194 case Mips::BLEZ_MM:
1195 case Mips::BLTZ_MM:
1196 case Mips::BGEZAL_MM:
1197 case Mips::BLTZAL_MM:
1198 case Mips::BC1F_MM:
1199 case Mips::BC1T_MM:
Jack Carter3b2c96e2014-01-22 23:31:38 +00001200 assert(MCID.getNumOperands() == 2 && "unexpected number of operands");
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001201 Offset = Inst.getOperand(1);
1202 if (!Offset.isImm())
1203 break; // We'll deal with this situation later on when applying fixups.
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001204 if (!isIntN(inMicroMipsMode() ? 17 : 18, Offset.getImm()))
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001205 return Error(IDLoc, "branch target out of range");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001206 if (OffsetToAlignment(Offset.getImm(),
1207 1LL << (inMicroMipsMode() ? 1 : 2)))
Matheus Almeidae0d75aa2013-12-13 11:11:02 +00001208 return Error(IDLoc, "branch to misaligned address");
1209 break;
1210 }
1211 }
1212
Daniel Sandersa84989a2014-06-16 13:25:35 +00001213 // SSNOP is deprecated on MIPS32r6/MIPS64r6
1214 // We still accept it but it is a normal nop.
1215 if (hasMips32r6() && Inst.getOpcode() == Mips::SSNOP) {
1216 std::string ISA = hasMips64r6() ? "MIPS64r6" : "MIPS32r6";
1217 Warning(IDLoc, "ssnop is deprecated for " + ISA + " and is equivalent to a "
1218 "nop instruction");
1219 }
1220
Toma Tabacu9db22db2014-09-09 10:15:38 +00001221 if (MCID.hasDelaySlot() && AssemblerOptions.back()->isReorder()) {
Jack Carterc15c1d22013-04-25 23:31:35 +00001222 // If this instruction has a delay slot and .set reorder is active,
1223 // emit a NOP after it.
1224 Instructions.push_back(Inst);
1225 MCInst NopInst;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +00001226 if (hasShortDelaySlot(Inst.getOpcode())) {
1227 NopInst.setOpcode(Mips::MOVE16_MM);
1228 NopInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
1229 NopInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
1230 } else {
1231 NopInst.setOpcode(Mips::SLL);
1232 NopInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
1233 NopInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
1234 NopInst.addOperand(MCOperand::CreateImm(0));
1235 }
Jack Carterc15c1d22013-04-25 23:31:35 +00001236 Instructions.push_back(NopInst);
1237 return false;
1238 }
1239
Jack Carter9e65aa32013-03-22 00:05:30 +00001240 if (MCID.mayLoad() || MCID.mayStore()) {
1241 // Check the offset of memory operand, if it is a symbol
Jack Carterd0bd6422013-04-18 00:41:53 +00001242 // reference or immediate we may have to expand instructions.
1243 for (unsigned i = 0; i < MCID.getNumOperands(); i++) {
Jack Carter9e65aa32013-03-22 00:05:30 +00001244 const MCOperandInfo &OpInfo = MCID.OpInfo[i];
Vladimir Medic4c299852013-11-06 11:27:05 +00001245 if ((OpInfo.OperandType == MCOI::OPERAND_MEMORY) ||
1246 (OpInfo.OperandType == MCOI::OPERAND_UNKNOWN)) {
Jack Carter9e65aa32013-03-22 00:05:30 +00001247 MCOperand &Op = Inst.getOperand(i);
1248 if (Op.isImm()) {
1249 int MemOffset = Op.getImm();
1250 if (MemOffset < -32768 || MemOffset > 32767) {
Jack Carterd0bd6422013-04-18 00:41:53 +00001251 // Offset can't exceed 16bit value.
1252 expandMemInst(Inst, IDLoc, Instructions, MCID.mayLoad(), true);
Jack Carter9e65aa32013-03-22 00:05:30 +00001253 return false;
1254 }
1255 } else if (Op.isExpr()) {
1256 const MCExpr *Expr = Op.getExpr();
Jack Carterd0bd6422013-04-18 00:41:53 +00001257 if (Expr->getKind() == MCExpr::SymbolRef) {
Jack Carter9e65aa32013-03-22 00:05:30 +00001258 const MCSymbolRefExpr *SR =
Vladimir Medic4c299852013-11-06 11:27:05 +00001259 static_cast<const MCSymbolRefExpr *>(Expr);
Jack Carter9e65aa32013-03-22 00:05:30 +00001260 if (SR->getKind() == MCSymbolRefExpr::VK_None) {
Jack Carterd0bd6422013-04-18 00:41:53 +00001261 // Expand symbol.
1262 expandMemInst(Inst, IDLoc, Instructions, MCID.mayLoad(), false);
Jack Carter9e65aa32013-03-22 00:05:30 +00001263 return false;
1264 }
Jack Carterb5cf5902013-04-17 00:18:04 +00001265 } else if (!isEvaluated(Expr)) {
Jack Carterd0bd6422013-04-18 00:41:53 +00001266 expandMemInst(Inst, IDLoc, Instructions, MCID.mayLoad(), false);
Jack Carterb5cf5902013-04-17 00:18:04 +00001267 return false;
Jack Carter9e65aa32013-03-22 00:05:30 +00001268 }
1269 }
1270 }
Jack Carterd0bd6422013-04-18 00:41:53 +00001271 } // for
Vladimir Medic4c299852013-11-06 11:27:05 +00001272 } // if load/store
Jack Carter9e65aa32013-03-22 00:05:30 +00001273
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00001274 // TODO: Handle this with the AsmOperandClass.PredicateMethod.
1275 if (inMicroMipsMode()) {
1276 MCOperand Opnd;
1277 int Imm;
1278
1279 switch (Inst.getOpcode()) {
1280 default:
1281 break;
1282 case Mips::ADDIUS5_MM:
1283 Opnd = Inst.getOperand(2);
1284 if (!Opnd.isImm())
1285 return Error(IDLoc, "expected immediate operand kind");
1286 Imm = Opnd.getImm();
1287 if (Imm < -8 || Imm > 7)
1288 return Error(IDLoc, "immediate operand value out of range");
1289 break;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00001290 case Mips::ADDIUSP_MM:
1291 Opnd = Inst.getOperand(0);
1292 if (!Opnd.isImm())
1293 return Error(IDLoc, "expected immediate operand kind");
1294 Imm = Opnd.getImm();
1295 if (Imm < -1032 || Imm > 1028 || (Imm < 8 && Imm > -12) ||
1296 Imm % 4 != 0)
1297 return Error(IDLoc, "immediate operand value out of range");
1298 break;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +00001299 case Mips::SLL16_MM:
1300 case Mips::SRL16_MM:
1301 Opnd = Inst.getOperand(2);
1302 if (!Opnd.isImm())
1303 return Error(IDLoc, "expected immediate operand kind");
1304 Imm = Opnd.getImm();
1305 if (Imm < 1 || Imm > 8)
1306 return Error(IDLoc, "immediate operand value out of range");
1307 break;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +00001308 case Mips::LI16_MM:
1309 Opnd = Inst.getOperand(1);
1310 if (!Opnd.isImm())
1311 return Error(IDLoc, "expected immediate operand kind");
1312 Imm = Opnd.getImm();
1313 if (Imm < -1 || Imm > 126)
1314 return Error(IDLoc, "immediate operand value out of range");
1315 break;
Zoran Jovanovicbac36192014-10-23 11:06:34 +00001316 case Mips::ADDIUR2_MM:
1317 Opnd = Inst.getOperand(2);
1318 if (!Opnd.isImm())
1319 return Error(IDLoc, "expected immediate operand kind");
1320 Imm = Opnd.getImm();
1321 if (!(Imm == 1 || Imm == -1 ||
1322 ((Imm % 4 == 0) && Imm < 28 && Imm > 0)))
1323 return Error(IDLoc, "immediate operand value out of range");
1324 break;
Zoran Jovanovic42b84442014-10-23 11:13:59 +00001325 case Mips::ADDIUR1SP_MM:
1326 Opnd = Inst.getOperand(1);
1327 if (!Opnd.isImm())
1328 return Error(IDLoc, "expected immediate operand kind");
1329 Imm = Opnd.getImm();
1330 if (OffsetToAlignment(Imm, 4LL))
1331 return Error(IDLoc, "misaligned immediate operand value");
1332 if (Imm < 0 || Imm > 255)
1333 return Error(IDLoc, "immediate operand value out of range");
1334 break;
Zoran Jovanovic88531712014-11-05 17:31:00 +00001335 case Mips::ANDI16_MM:
1336 Opnd = Inst.getOperand(2);
1337 if (!Opnd.isImm())
1338 return Error(IDLoc, "expected immediate operand kind");
1339 Imm = Opnd.getImm();
1340 if (!(Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
1341 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
1342 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535))
1343 return Error(IDLoc, "immediate operand value out of range");
1344 break;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +00001345 case Mips::LBU16_MM:
1346 Opnd = Inst.getOperand(2);
1347 if (!Opnd.isImm())
1348 return Error(IDLoc, "expected immediate operand kind");
1349 Imm = Opnd.getImm();
1350 if (Imm < -1 || Imm > 14)
1351 return Error(IDLoc, "immediate operand value out of range");
1352 break;
1353 case Mips::SB16_MM:
1354 Opnd = Inst.getOperand(2);
1355 if (!Opnd.isImm())
1356 return Error(IDLoc, "expected immediate operand kind");
1357 Imm = Opnd.getImm();
1358 if (Imm < 0 || Imm > 15)
1359 return Error(IDLoc, "immediate operand value out of range");
1360 break;
1361 case Mips::LHU16_MM:
1362 case Mips::SH16_MM:
1363 Opnd = Inst.getOperand(2);
1364 if (!Opnd.isImm())
1365 return Error(IDLoc, "expected immediate operand kind");
1366 Imm = Opnd.getImm();
1367 if (Imm < 0 || Imm > 30 || (Imm % 2 != 0))
1368 return Error(IDLoc, "immediate operand value out of range");
1369 break;
1370 case Mips::LW16_MM:
1371 case Mips::SW16_MM:
1372 Opnd = Inst.getOperand(2);
1373 if (!Opnd.isImm())
1374 return Error(IDLoc, "expected immediate operand kind");
1375 Imm = Opnd.getImm();
1376 if (Imm < 0 || Imm > 60 || (Imm % 4 != 0))
1377 return Error(IDLoc, "immediate operand value out of range");
1378 break;
Jozef Kolekab6d1cc2014-12-23 19:55:34 +00001379 case Mips::CACHE:
1380 case Mips::PREF:
1381 Opnd = Inst.getOperand(2);
1382 if (!Opnd.isImm())
1383 return Error(IDLoc, "expected immediate operand kind");
1384 Imm = Opnd.getImm();
1385 if (!isUInt<5>(Imm))
1386 return Error(IDLoc, "immediate operand value out of range");
1387 break;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00001388 }
1389 }
1390
Jack Carter9e65aa32013-03-22 00:05:30 +00001391 if (needsExpansion(Inst))
Matheus Almeida3813d572014-06-19 14:39:14 +00001392 return expandInstruction(Inst, IDLoc, Instructions);
Jack Carter9e65aa32013-03-22 00:05:30 +00001393 else
1394 Instructions.push_back(Inst);
1395
1396 return false;
1397}
1398
Jack Carter30a59822012-10-04 04:03:53 +00001399bool MipsAsmParser::needsExpansion(MCInst &Inst) {
1400
Jack Carterd0bd6422013-04-18 00:41:53 +00001401 switch (Inst.getOpcode()) {
1402 case Mips::LoadImm32Reg:
1403 case Mips::LoadAddr32Imm:
1404 case Mips::LoadAddr32Reg:
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001405 case Mips::LoadImm64Reg:
Jack Carterd0bd6422013-04-18 00:41:53 +00001406 return true;
1407 default:
1408 return false;
Jack Carter30a59822012-10-04 04:03:53 +00001409 }
1410}
Jack Carter92995f12012-10-06 00:53:28 +00001411
Matheus Almeida3813d572014-06-19 14:39:14 +00001412bool MipsAsmParser::expandInstruction(MCInst &Inst, SMLoc IDLoc,
Vladimir Medic4c299852013-11-06 11:27:05 +00001413 SmallVectorImpl<MCInst> &Instructions) {
Jack Carterd0bd6422013-04-18 00:41:53 +00001414 switch (Inst.getOpcode()) {
Craig Topperd3c02f12015-01-05 10:15:49 +00001415 default: llvm_unreachable("unimplemented expansion");
Jack Carterd0bd6422013-04-18 00:41:53 +00001416 case Mips::LoadImm32Reg:
1417 return expandLoadImm(Inst, IDLoc, Instructions);
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001418 case Mips::LoadImm64Reg:
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001419 if (!isGP64bit()) {
Toma Tabacu65f10572014-09-16 15:00:52 +00001420 Error(IDLoc, "instruction requires a 64-bit architecture");
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001421 return true;
1422 }
1423 return expandLoadImm(Inst, IDLoc, Instructions);
Jack Carterd0bd6422013-04-18 00:41:53 +00001424 case Mips::LoadAddr32Imm:
1425 return expandLoadAddressImm(Inst, IDLoc, Instructions);
1426 case Mips::LoadAddr32Reg:
1427 return expandLoadAddressReg(Inst, IDLoc, Instructions);
1428 }
Jack Carter30a59822012-10-04 04:03:53 +00001429}
Jack Carter92995f12012-10-06 00:53:28 +00001430
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001431namespace {
Toma Tabacu0d64b202014-08-14 10:29:17 +00001432template <bool PerformShift>
1433void createShiftOr(MCOperand Operand, unsigned RegNo, SMLoc IDLoc,
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001434 SmallVectorImpl<MCInst> &Instructions) {
1435 MCInst tmpInst;
1436 if (PerformShift) {
1437 tmpInst.setOpcode(Mips::DSLL);
1438 tmpInst.addOperand(MCOperand::CreateReg(RegNo));
1439 tmpInst.addOperand(MCOperand::CreateReg(RegNo));
1440 tmpInst.addOperand(MCOperand::CreateImm(16));
1441 tmpInst.setLoc(IDLoc);
1442 Instructions.push_back(tmpInst);
1443 tmpInst.clear();
1444 }
1445 tmpInst.setOpcode(Mips::ORi);
1446 tmpInst.addOperand(MCOperand::CreateReg(RegNo));
1447 tmpInst.addOperand(MCOperand::CreateReg(RegNo));
Toma Tabacu0d64b202014-08-14 10:29:17 +00001448 tmpInst.addOperand(Operand);
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001449 tmpInst.setLoc(IDLoc);
1450 Instructions.push_back(tmpInst);
1451}
Toma Tabacu0d64b202014-08-14 10:29:17 +00001452
1453template <int Shift, bool PerformShift>
1454void createShiftOr(int64_t Value, unsigned RegNo, SMLoc IDLoc,
1455 SmallVectorImpl<MCInst> &Instructions) {
1456 createShiftOr<PerformShift>(
1457 MCOperand::CreateImm(((Value & (0xffffLL << Shift)) >> Shift)), RegNo,
1458 IDLoc, Instructions);
1459}
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001460}
1461
Matheus Almeida3813d572014-06-19 14:39:14 +00001462bool MipsAsmParser::expandLoadImm(MCInst &Inst, SMLoc IDLoc,
Jack Carterd0bd6422013-04-18 00:41:53 +00001463 SmallVectorImpl<MCInst> &Instructions) {
Jack Carter92995f12012-10-06 00:53:28 +00001464 MCInst tmpInst;
Jack Carter30a59822012-10-04 04:03:53 +00001465 const MCOperand &ImmOp = Inst.getOperand(1);
Jack Carter543fdf82012-10-09 23:29:45 +00001466 assert(ImmOp.isImm() && "expected immediate operand kind");
Jack Carter30a59822012-10-04 04:03:53 +00001467 const MCOperand &RegOp = Inst.getOperand(0);
1468 assert(RegOp.isReg() && "expected register operand kind");
1469
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001470 int64_t ImmValue = ImmOp.getImm();
Jack Carter92995f12012-10-06 00:53:28 +00001471 tmpInst.setLoc(IDLoc);
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001472 // FIXME: gas has a special case for values that are 000...1111, which
1473 // becomes a li -1 and then a dsrl
Jack Carterd0bd6422013-04-18 00:41:53 +00001474 if (0 <= ImmValue && ImmValue <= 65535) {
1475 // For 0 <= j <= 65535.
Jack Carter30a59822012-10-04 04:03:53 +00001476 // li d,j => ori d,$zero,j
Jack Carter873c7242013-01-12 01:03:14 +00001477 tmpInst.setOpcode(Mips::ORi);
Jack Carter92995f12012-10-06 00:53:28 +00001478 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
Jack Carterd0bd6422013-04-18 00:41:53 +00001479 tmpInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
Jack Carter92995f12012-10-06 00:53:28 +00001480 tmpInst.addOperand(MCOperand::CreateImm(ImmValue));
Jack Carter30a59822012-10-04 04:03:53 +00001481 Instructions.push_back(tmpInst);
Jack Carterd0bd6422013-04-18 00:41:53 +00001482 } else if (ImmValue < 0 && ImmValue >= -32768) {
1483 // For -32768 <= j < 0.
Jack Carter30a59822012-10-04 04:03:53 +00001484 // li d,j => addiu d,$zero,j
Jack Carter873c7242013-01-12 01:03:14 +00001485 tmpInst.setOpcode(Mips::ADDiu);
Jack Carter92995f12012-10-06 00:53:28 +00001486 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
Jack Carterd0bd6422013-04-18 00:41:53 +00001487 tmpInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
Jack Carter92995f12012-10-06 00:53:28 +00001488 tmpInst.addOperand(MCOperand::CreateImm(ImmValue));
Jack Carter30a59822012-10-04 04:03:53 +00001489 Instructions.push_back(tmpInst);
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001490 } else if ((ImmValue & 0xffffffff) == ImmValue) {
1491 // For any value of j that is representable as a 32-bit integer, create
1492 // a sequence of:
Jack Carter30a59822012-10-04 04:03:53 +00001493 // li d,j => lui d,hi16(j)
Jack Carter543fdf82012-10-09 23:29:45 +00001494 // ori d,d,lo16(j)
Jack Carter873c7242013-01-12 01:03:14 +00001495 tmpInst.setOpcode(Mips::LUi);
Jack Carter92995f12012-10-06 00:53:28 +00001496 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
1497 tmpInst.addOperand(MCOperand::CreateImm((ImmValue & 0xffff0000) >> 16));
Jack Carter30a59822012-10-04 04:03:53 +00001498 Instructions.push_back(tmpInst);
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001499 createShiftOr<0, false>(ImmValue, RegOp.getReg(), IDLoc, Instructions);
1500 } else if ((ImmValue & (0xffffLL << 48)) == 0) {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001501 if (!isGP64bit()) {
Toma Tabacu65f10572014-09-16 15:00:52 +00001502 Error(IDLoc, "instruction requires a 64-bit architecture");
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001503 return true;
1504 }
1505
1506 // <------- lo32 ------>
1507 // <------- hi32 ------>
1508 // <- hi16 -> <- lo16 ->
1509 // _________________________________
1510 // | | | |
1511 // | 16-bytes | 16-bytes | 16-bytes |
1512 // |__________|__________|__________|
1513 //
1514 // For any value of j that is representable as a 48-bit integer, create
1515 // a sequence of:
1516 // li d,j => lui d,hi16(j)
1517 // ori d,d,hi16(lo32(j))
1518 // dsll d,d,16
1519 // ori d,d,lo16(lo32(j))
1520 tmpInst.setOpcode(Mips::LUi);
Jack Carter92995f12012-10-06 00:53:28 +00001521 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001522 tmpInst.addOperand(
1523 MCOperand::CreateImm((ImmValue & (0xffffLL << 32)) >> 32));
Jack Carter30a59822012-10-04 04:03:53 +00001524 Instructions.push_back(tmpInst);
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001525 createShiftOr<16, false>(ImmValue, RegOp.getReg(), IDLoc, Instructions);
1526 createShiftOr<0, true>(ImmValue, RegOp.getReg(), IDLoc, Instructions);
1527 } else {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001528 if (!isGP64bit()) {
Toma Tabacu65f10572014-09-16 15:00:52 +00001529 Error(IDLoc, "instruction requires a 64-bit architecture");
Matheus Almeida4f7ef8c2014-06-19 15:08:04 +00001530 return true;
1531 }
1532
1533 // <------- hi32 ------> <------- lo32 ------>
1534 // <- hi16 -> <- lo16 ->
1535 // ___________________________________________
1536 // | | | | |
1537 // | 16-bytes | 16-bytes | 16-bytes | 16-bytes |
1538 // |__________|__________|__________|__________|
1539 //
1540 // For any value of j that isn't representable as a 48-bit integer.
1541 // li d,j => lui d,hi16(j)
1542 // ori d,d,lo16(hi32(j))
1543 // dsll d,d,16
1544 // ori d,d,hi16(lo32(j))
1545 // dsll d,d,16
1546 // ori d,d,lo16(lo32(j))
1547 tmpInst.setOpcode(Mips::LUi);
1548 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
1549 tmpInst.addOperand(
1550 MCOperand::CreateImm((ImmValue & (0xffffLL << 48)) >> 48));
1551 Instructions.push_back(tmpInst);
1552 createShiftOr<32, false>(ImmValue, RegOp.getReg(), IDLoc, Instructions);
1553 createShiftOr<16, true>(ImmValue, RegOp.getReg(), IDLoc, Instructions);
1554 createShiftOr<0, true>(ImmValue, RegOp.getReg(), IDLoc, Instructions);
Jack Carter30a59822012-10-04 04:03:53 +00001555 }
Matheus Almeida3813d572014-06-19 14:39:14 +00001556 return false;
Jack Carter30a59822012-10-04 04:03:53 +00001557}
Jack Carter92995f12012-10-06 00:53:28 +00001558
Matheus Almeida3813d572014-06-19 14:39:14 +00001559bool
Vladimir Medic4c299852013-11-06 11:27:05 +00001560MipsAsmParser::expandLoadAddressReg(MCInst &Inst, SMLoc IDLoc,
1561 SmallVectorImpl<MCInst> &Instructions) {
Jack Carter543fdf82012-10-09 23:29:45 +00001562 MCInst tmpInst;
1563 const MCOperand &ImmOp = Inst.getOperand(2);
Toma Tabacu0d64b202014-08-14 10:29:17 +00001564 assert((ImmOp.isImm() || ImmOp.isExpr()) &&
1565 "expected immediate operand kind");
1566 if (!ImmOp.isImm()) {
1567 expandLoadAddressSym(Inst, IDLoc, Instructions);
1568 return false;
1569 }
Jack Carter543fdf82012-10-09 23:29:45 +00001570 const MCOperand &SrcRegOp = Inst.getOperand(1);
1571 assert(SrcRegOp.isReg() && "expected register operand kind");
1572 const MCOperand &DstRegOp = Inst.getOperand(0);
1573 assert(DstRegOp.isReg() && "expected register operand kind");
1574 int ImmValue = ImmOp.getImm();
Jack Carterd0bd6422013-04-18 00:41:53 +00001575 if (-32768 <= ImmValue && ImmValue <= 65535) {
1576 // For -32768 <= j <= 65535.
1577 // la d,j(s) => addiu d,s,j
Jack Carter873c7242013-01-12 01:03:14 +00001578 tmpInst.setOpcode(Mips::ADDiu);
Jack Carter543fdf82012-10-09 23:29:45 +00001579 tmpInst.addOperand(MCOperand::CreateReg(DstRegOp.getReg()));
1580 tmpInst.addOperand(MCOperand::CreateReg(SrcRegOp.getReg()));
1581 tmpInst.addOperand(MCOperand::CreateImm(ImmValue));
1582 Instructions.push_back(tmpInst);
1583 } else {
Jack Carterd0bd6422013-04-18 00:41:53 +00001584 // For any other value of j that is representable as a 32-bit integer.
1585 // la d,j(s) => lui d,hi16(j)
1586 // ori d,d,lo16(j)
1587 // addu d,d,s
Jack Carter873c7242013-01-12 01:03:14 +00001588 tmpInst.setOpcode(Mips::LUi);
Jack Carter543fdf82012-10-09 23:29:45 +00001589 tmpInst.addOperand(MCOperand::CreateReg(DstRegOp.getReg()));
1590 tmpInst.addOperand(MCOperand::CreateImm((ImmValue & 0xffff0000) >> 16));
1591 Instructions.push_back(tmpInst);
1592 tmpInst.clear();
Jack Carter873c7242013-01-12 01:03:14 +00001593 tmpInst.setOpcode(Mips::ORi);
Jack Carter543fdf82012-10-09 23:29:45 +00001594 tmpInst.addOperand(MCOperand::CreateReg(DstRegOp.getReg()));
1595 tmpInst.addOperand(MCOperand::CreateReg(DstRegOp.getReg()));
1596 tmpInst.addOperand(MCOperand::CreateImm(ImmValue & 0xffff));
1597 Instructions.push_back(tmpInst);
1598 tmpInst.clear();
1599 tmpInst.setOpcode(Mips::ADDu);
1600 tmpInst.addOperand(MCOperand::CreateReg(DstRegOp.getReg()));
1601 tmpInst.addOperand(MCOperand::CreateReg(DstRegOp.getReg()));
1602 tmpInst.addOperand(MCOperand::CreateReg(SrcRegOp.getReg()));
1603 Instructions.push_back(tmpInst);
1604 }
Matheus Almeida3813d572014-06-19 14:39:14 +00001605 return false;
Jack Carter543fdf82012-10-09 23:29:45 +00001606}
1607
Matheus Almeida3813d572014-06-19 14:39:14 +00001608bool
Vladimir Medic4c299852013-11-06 11:27:05 +00001609MipsAsmParser::expandLoadAddressImm(MCInst &Inst, SMLoc IDLoc,
1610 SmallVectorImpl<MCInst> &Instructions) {
Jack Carter543fdf82012-10-09 23:29:45 +00001611 MCInst tmpInst;
1612 const MCOperand &ImmOp = Inst.getOperand(1);
Toma Tabacu0d64b202014-08-14 10:29:17 +00001613 assert((ImmOp.isImm() || ImmOp.isExpr()) &&
1614 "expected immediate operand kind");
1615 if (!ImmOp.isImm()) {
1616 expandLoadAddressSym(Inst, IDLoc, Instructions);
1617 return false;
1618 }
Jack Carter543fdf82012-10-09 23:29:45 +00001619 const MCOperand &RegOp = Inst.getOperand(0);
1620 assert(RegOp.isReg() && "expected register operand kind");
1621 int ImmValue = ImmOp.getImm();
Jack Carterd0bd6422013-04-18 00:41:53 +00001622 if (-32768 <= ImmValue && ImmValue <= 65535) {
1623 // For -32768 <= j <= 65535.
1624 // la d,j => addiu d,$zero,j
Jack Carter543fdf82012-10-09 23:29:45 +00001625 tmpInst.setOpcode(Mips::ADDiu);
1626 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
Jack Carterd0bd6422013-04-18 00:41:53 +00001627 tmpInst.addOperand(MCOperand::CreateReg(Mips::ZERO));
Jack Carter543fdf82012-10-09 23:29:45 +00001628 tmpInst.addOperand(MCOperand::CreateImm(ImmValue));
1629 Instructions.push_back(tmpInst);
1630 } else {
Jack Carterd0bd6422013-04-18 00:41:53 +00001631 // For any other value of j that is representable as a 32-bit integer.
1632 // la d,j => lui d,hi16(j)
1633 // ori d,d,lo16(j)
Jack Carter873c7242013-01-12 01:03:14 +00001634 tmpInst.setOpcode(Mips::LUi);
Jack Carter543fdf82012-10-09 23:29:45 +00001635 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
1636 tmpInst.addOperand(MCOperand::CreateImm((ImmValue & 0xffff0000) >> 16));
1637 Instructions.push_back(tmpInst);
1638 tmpInst.clear();
Jack Carter873c7242013-01-12 01:03:14 +00001639 tmpInst.setOpcode(Mips::ORi);
Jack Carter543fdf82012-10-09 23:29:45 +00001640 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
1641 tmpInst.addOperand(MCOperand::CreateReg(RegOp.getReg()));
1642 tmpInst.addOperand(MCOperand::CreateImm(ImmValue & 0xffff));
1643 Instructions.push_back(tmpInst);
1644 }
Matheus Almeida3813d572014-06-19 14:39:14 +00001645 return false;
Jack Carter543fdf82012-10-09 23:29:45 +00001646}
1647
Toma Tabacu0d64b202014-08-14 10:29:17 +00001648void
1649MipsAsmParser::expandLoadAddressSym(MCInst &Inst, SMLoc IDLoc,
1650 SmallVectorImpl<MCInst> &Instructions) {
1651 // FIXME: If we do have a valid at register to use, we should generate a
1652 // slightly shorter sequence here.
1653 MCInst tmpInst;
1654 int ExprOperandNo = 1;
1655 // Sometimes the assembly parser will get the immediate expression as
1656 // a $zero + an immediate.
1657 if (Inst.getNumOperands() == 3) {
1658 assert(Inst.getOperand(1).getReg() ==
1659 (isGP64bit() ? Mips::ZERO_64 : Mips::ZERO));
1660 ExprOperandNo = 2;
1661 }
1662 const MCOperand &SymOp = Inst.getOperand(ExprOperandNo);
1663 assert(SymOp.isExpr() && "expected symbol operand kind");
1664 const MCOperand &RegOp = Inst.getOperand(0);
1665 unsigned RegNo = RegOp.getReg();
1666 const MCSymbolRefExpr *Symbol = cast<MCSymbolRefExpr>(SymOp.getExpr());
1667 const MCSymbolRefExpr *HiExpr =
1668 MCSymbolRefExpr::Create(Symbol->getSymbol().getName(),
1669 MCSymbolRefExpr::VK_Mips_ABS_HI, getContext());
1670 const MCSymbolRefExpr *LoExpr =
1671 MCSymbolRefExpr::Create(Symbol->getSymbol().getName(),
1672 MCSymbolRefExpr::VK_Mips_ABS_LO, getContext());
1673 if (isGP64bit()) {
1674 // If it's a 64-bit architecture, expand to:
1675 // la d,sym => lui d,highest(sym)
1676 // ori d,d,higher(sym)
1677 // dsll d,d,16
1678 // ori d,d,hi16(sym)
1679 // dsll d,d,16
1680 // ori d,d,lo16(sym)
1681 const MCSymbolRefExpr *HighestExpr =
1682 MCSymbolRefExpr::Create(Symbol->getSymbol().getName(),
1683 MCSymbolRefExpr::VK_Mips_HIGHEST, getContext());
1684 const MCSymbolRefExpr *HigherExpr =
1685 MCSymbolRefExpr::Create(Symbol->getSymbol().getName(),
1686 MCSymbolRefExpr::VK_Mips_HIGHER, getContext());
1687
1688 tmpInst.setOpcode(Mips::LUi);
1689 tmpInst.addOperand(MCOperand::CreateReg(RegNo));
1690 tmpInst.addOperand(MCOperand::CreateExpr(HighestExpr));
1691 Instructions.push_back(tmpInst);
1692
1693 createShiftOr<false>(MCOperand::CreateExpr(HigherExpr), RegNo, SMLoc(),
1694 Instructions);
1695 createShiftOr<true>(MCOperand::CreateExpr(HiExpr), RegNo, SMLoc(),
1696 Instructions);
1697 createShiftOr<true>(MCOperand::CreateExpr(LoExpr), RegNo, SMLoc(),
1698 Instructions);
1699 } else {
1700 // Otherwise, expand to:
1701 // la d,sym => lui d,hi16(sym)
1702 // ori d,d,lo16(sym)
1703 tmpInst.setOpcode(Mips::LUi);
1704 tmpInst.addOperand(MCOperand::CreateReg(RegNo));
1705 tmpInst.addOperand(MCOperand::CreateExpr(HiExpr));
1706 Instructions.push_back(tmpInst);
1707
1708 createShiftOr<false>(MCOperand::CreateExpr(LoExpr), RegNo, SMLoc(),
1709 Instructions);
1710 }
1711}
1712
Jack Carter9e65aa32013-03-22 00:05:30 +00001713void MipsAsmParser::expandMemInst(MCInst &Inst, SMLoc IDLoc,
Vladimir Medic4c299852013-11-06 11:27:05 +00001714 SmallVectorImpl<MCInst> &Instructions,
1715 bool isLoad, bool isImmOpnd) {
Jack Carter9e65aa32013-03-22 00:05:30 +00001716 const MCSymbolRefExpr *SR;
1717 MCInst TempInst;
Jack Carterd0bd6422013-04-18 00:41:53 +00001718 unsigned ImmOffset, HiOffset, LoOffset;
Jack Carter9e65aa32013-03-22 00:05:30 +00001719 const MCExpr *ExprOffset;
1720 unsigned TmpRegNum;
Jack Carterd0bd6422013-04-18 00:41:53 +00001721 // 1st operand is either the source or destination register.
Jack Carter9e65aa32013-03-22 00:05:30 +00001722 assert(Inst.getOperand(0).isReg() && "expected register operand kind");
1723 unsigned RegOpNum = Inst.getOperand(0).getReg();
Jack Carterd0bd6422013-04-18 00:41:53 +00001724 // 2nd operand is the base register.
Jack Carter9e65aa32013-03-22 00:05:30 +00001725 assert(Inst.getOperand(1).isReg() && "expected register operand kind");
1726 unsigned BaseRegNum = Inst.getOperand(1).getReg();
Jack Carterd0bd6422013-04-18 00:41:53 +00001727 // 3rd operand is either an immediate or expression.
Jack Carter9e65aa32013-03-22 00:05:30 +00001728 if (isImmOpnd) {
1729 assert(Inst.getOperand(2).isImm() && "expected immediate operand kind");
1730 ImmOffset = Inst.getOperand(2).getImm();
1731 LoOffset = ImmOffset & 0x0000ffff;
1732 HiOffset = (ImmOffset & 0xffff0000) >> 16;
Jack Carterd0bd6422013-04-18 00:41:53 +00001733 // If msb of LoOffset is 1(negative number) we must increment HiOffset.
Jack Carter9e65aa32013-03-22 00:05:30 +00001734 if (LoOffset & 0x8000)
1735 HiOffset++;
Jack Carterd0bd6422013-04-18 00:41:53 +00001736 } else
Jack Carter9e65aa32013-03-22 00:05:30 +00001737 ExprOffset = Inst.getOperand(2).getExpr();
Jack Carterd0bd6422013-04-18 00:41:53 +00001738 // All instructions will have the same location.
Jack Carter9e65aa32013-03-22 00:05:30 +00001739 TempInst.setLoc(IDLoc);
Matheus Almeida78f8b7b2014-06-18 14:49:56 +00001740 // These are some of the types of expansions we perform here:
1741 // 1) lw $8, sym => lui $8, %hi(sym)
1742 // lw $8, %lo(sym)($8)
1743 // 2) lw $8, offset($9) => lui $8, %hi(offset)
1744 // add $8, $8, $9
1745 // lw $8, %lo(offset)($9)
1746 // 3) lw $8, offset($8) => lui $at, %hi(offset)
1747 // add $at, $at, $8
1748 // lw $8, %lo(offset)($at)
1749 // 4) sw $8, sym => lui $at, %hi(sym)
1750 // sw $8, %lo(sym)($at)
1751 // 5) sw $8, offset($8) => lui $at, %hi(offset)
1752 // add $at, $at, $8
1753 // sw $8, %lo(offset)($at)
1754 // 6) ldc1 $f0, sym => lui $at, %hi(sym)
1755 // ldc1 $f0, %lo(sym)($at)
1756 //
1757 // For load instructions we can use the destination register as a temporary
1758 // if base and dst are different (examples 1 and 2) and if the base register
1759 // is general purpose otherwise we must use $at (example 6) and error if it's
1760 // not available. For stores we must use $at (examples 4 and 5) because we
1761 // must not clobber the source register setting up the offset.
1762 const MCInstrDesc &Desc = getInstDesc(Inst.getOpcode());
1763 int16_t RegClassOp0 = Desc.OpInfo[0].RegClass;
1764 unsigned RegClassIDOp0 =
1765 getContext().getRegisterInfo()->getRegClass(RegClassOp0).getID();
1766 bool IsGPR = (RegClassIDOp0 == Mips::GPR32RegClassID) ||
1767 (RegClassIDOp0 == Mips::GPR64RegClassID);
1768 if (isLoad && IsGPR && (BaseRegNum != RegOpNum))
Matheus Almeida29e254f2014-06-18 14:15:42 +00001769 TmpRegNum = RegOpNum;
Matheus Almeida7de68e72014-06-18 14:46:05 +00001770 else {
1771 int AT = getATReg(IDLoc);
1772 // At this point we need AT to perform the expansions and we exit if it is
1773 // not available.
1774 if (!AT)
1775 return;
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001776 TmpRegNum = getReg(
1777 (isGP64bit()) ? Mips::GPR64RegClassID : Mips::GPR32RegClassID, AT);
Matheus Almeida7de68e72014-06-18 14:46:05 +00001778 }
Matheus Almeida29e254f2014-06-18 14:15:42 +00001779
Jack Carter9e65aa32013-03-22 00:05:30 +00001780 TempInst.setOpcode(Mips::LUi);
1781 TempInst.addOperand(MCOperand::CreateReg(TmpRegNum));
1782 if (isImmOpnd)
1783 TempInst.addOperand(MCOperand::CreateImm(HiOffset));
1784 else {
1785 if (ExprOffset->getKind() == MCExpr::SymbolRef) {
Vladimir Medic4c299852013-11-06 11:27:05 +00001786 SR = static_cast<const MCSymbolRefExpr *>(ExprOffset);
Jack Carterd0bd6422013-04-18 00:41:53 +00001787 const MCSymbolRefExpr *HiExpr = MCSymbolRefExpr::Create(
1788 SR->getSymbol().getName(), MCSymbolRefExpr::VK_Mips_ABS_HI,
1789 getContext());
Jack Carter9e65aa32013-03-22 00:05:30 +00001790 TempInst.addOperand(MCOperand::CreateExpr(HiExpr));
Jack Carterb5cf5902013-04-17 00:18:04 +00001791 } else {
Jack Carterd0bd6422013-04-18 00:41:53 +00001792 const MCExpr *HiExpr = evaluateRelocExpr(ExprOffset, "hi");
Jack Carterb5cf5902013-04-17 00:18:04 +00001793 TempInst.addOperand(MCOperand::CreateExpr(HiExpr));
Jack Carter9e65aa32013-03-22 00:05:30 +00001794 }
1795 }
Jack Carterd0bd6422013-04-18 00:41:53 +00001796 // Add the instruction to the list.
Jack Carter9e65aa32013-03-22 00:05:30 +00001797 Instructions.push_back(TempInst);
Jack Carterd0bd6422013-04-18 00:41:53 +00001798 // Prepare TempInst for next instruction.
Jack Carter9e65aa32013-03-22 00:05:30 +00001799 TempInst.clear();
Jack Carterd0bd6422013-04-18 00:41:53 +00001800 // Add temp register to base.
Jack Carter9e65aa32013-03-22 00:05:30 +00001801 TempInst.setOpcode(Mips::ADDu);
1802 TempInst.addOperand(MCOperand::CreateReg(TmpRegNum));
1803 TempInst.addOperand(MCOperand::CreateReg(TmpRegNum));
1804 TempInst.addOperand(MCOperand::CreateReg(BaseRegNum));
1805 Instructions.push_back(TempInst);
1806 TempInst.clear();
Alp Tokercb402912014-01-24 17:20:08 +00001807 // And finally, create original instruction with low part
Jack Carterd0bd6422013-04-18 00:41:53 +00001808 // of offset and new base.
Jack Carter9e65aa32013-03-22 00:05:30 +00001809 TempInst.setOpcode(Inst.getOpcode());
1810 TempInst.addOperand(MCOperand::CreateReg(RegOpNum));
1811 TempInst.addOperand(MCOperand::CreateReg(TmpRegNum));
1812 if (isImmOpnd)
1813 TempInst.addOperand(MCOperand::CreateImm(LoOffset));
1814 else {
1815 if (ExprOffset->getKind() == MCExpr::SymbolRef) {
Jack Carterd0bd6422013-04-18 00:41:53 +00001816 const MCSymbolRefExpr *LoExpr = MCSymbolRefExpr::Create(
1817 SR->getSymbol().getName(), MCSymbolRefExpr::VK_Mips_ABS_LO,
1818 getContext());
Jack Carter9e65aa32013-03-22 00:05:30 +00001819 TempInst.addOperand(MCOperand::CreateExpr(LoExpr));
Jack Carterb5cf5902013-04-17 00:18:04 +00001820 } else {
Jack Carterd0bd6422013-04-18 00:41:53 +00001821 const MCExpr *LoExpr = evaluateRelocExpr(ExprOffset, "lo");
Jack Carterb5cf5902013-04-17 00:18:04 +00001822 TempInst.addOperand(MCOperand::CreateExpr(LoExpr));
Jack Carter9e65aa32013-03-22 00:05:30 +00001823 }
1824 }
1825 Instructions.push_back(TempInst);
1826 TempInst.clear();
1827}
1828
Matheus Almeida595fcab2014-06-11 15:05:56 +00001829unsigned MipsAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
1830 // As described by the Mips32r2 spec, the registers Rd and Rs for
1831 // jalr.hb must be different.
1832 unsigned Opcode = Inst.getOpcode();
1833
1834 if (Opcode == Mips::JALR_HB &&
1835 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()))
1836 return Match_RequiresDifferentSrcAndDst;
1837
1838 return Match_Success;
1839}
1840
David Blaikie960ea3f2014-06-08 16:18:35 +00001841bool MipsAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1842 OperandVector &Operands,
1843 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +00001844 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00001845 bool MatchingInlineAsm) {
Matheus Almeida595fcab2014-06-11 15:05:56 +00001846
Jack Carterb4dbc172012-09-05 23:34:03 +00001847 MCInst Inst;
Jack Carter9e65aa32013-03-22 00:05:30 +00001848 SmallVector<MCInst, 8> Instructions;
Vladimir Medic4c299852013-11-06 11:27:05 +00001849 unsigned MatchResult =
1850 MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm);
Jack Carterb4dbc172012-09-05 23:34:03 +00001851
1852 switch (MatchResult) {
Jack Carterb4dbc172012-09-05 23:34:03 +00001853 case Match_Success: {
Jack Carterd0bd6422013-04-18 00:41:53 +00001854 if (processInstruction(Inst, IDLoc, Instructions))
Jack Carter9e65aa32013-03-22 00:05:30 +00001855 return true;
Jack Carterd0bd6422013-04-18 00:41:53 +00001856 for (unsigned i = 0; i < Instructions.size(); i++)
David Woodhousee6c13e42014-01-28 23:12:42 +00001857 Out.EmitInstruction(Instructions[i], STI);
Jack Carterb4dbc172012-09-05 23:34:03 +00001858 return false;
1859 }
1860 case Match_MissingFeature:
1861 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
1862 return true;
1863 case Match_InvalidOperand: {
1864 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00001865 if (ErrorInfo != ~0ULL) {
Jack Carterb4dbc172012-09-05 23:34:03 +00001866 if (ErrorInfo >= Operands.size())
1867 return Error(IDLoc, "too few operands for instruction");
1868
David Blaikie960ea3f2014-06-08 16:18:35 +00001869 ErrorLoc = ((MipsOperand &)*Operands[ErrorInfo]).getStartLoc();
Jack Carterd0bd6422013-04-18 00:41:53 +00001870 if (ErrorLoc == SMLoc())
1871 ErrorLoc = IDLoc;
Jack Carterb4dbc172012-09-05 23:34:03 +00001872 }
1873
1874 return Error(ErrorLoc, "invalid operand for instruction");
1875 }
1876 case Match_MnemonicFail:
1877 return Error(IDLoc, "invalid instruction");
Matheus Almeida595fcab2014-06-11 15:05:56 +00001878 case Match_RequiresDifferentSrcAndDst:
1879 return Error(IDLoc, "source and destination must be different");
Jack Carterb4dbc172012-09-05 23:34:03 +00001880 }
Craig Topper589ceee2015-01-03 08:16:34 +00001881
1882 llvm_unreachable("Implement any new match types added!");
Rafael Espindola870c4e92012-01-11 03:56:41 +00001883}
1884
Toma Tabacu13964452014-09-04 13:23:44 +00001885void MipsAsmParser::warnIfAssemblerTemporary(int RegIndex, SMLoc Loc) {
Toma Tabacu9db22db2014-09-09 10:15:38 +00001886 if ((RegIndex != 0) &&
1887 ((int)AssemblerOptions.back()->getATRegNum() == RegIndex)) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001888 if (RegIndex == 1)
Toma Tabacu65f10572014-09-16 15:00:52 +00001889 Warning(Loc, "used $at without \".set noat\"");
Daniel Sandersb1d7e532014-03-25 11:16:03 +00001890 else
Toma Tabacu65f10572014-09-16 15:00:52 +00001891 Warning(Loc, Twine("used $") + Twine(RegIndex) + " with \".set at=$" +
Daniel Sandersb50ccf82014-04-01 10:35:28 +00001892 Twine(RegIndex) + "\"");
Daniel Sandersb1d7e532014-03-25 11:16:03 +00001893 }
1894}
1895
Daniel Sandersef638fe2014-10-03 15:37:37 +00001896void
1897MipsAsmParser::printWarningWithFixIt(const Twine &Msg, const Twine &FixMsg,
1898 SMRange Range, bool ShowColors) {
1899 getSourceManager().PrintMessage(Range.Start, SourceMgr::DK_Warning, Msg,
Hans Wennborg6a654332014-10-03 17:16:24 +00001900 Range, SMFixIt(Range, FixMsg),
Daniel Sandersef638fe2014-10-03 15:37:37 +00001901 ShowColors);
1902}
1903
Jack Carter1ac53222013-02-20 23:11:17 +00001904int MipsAsmParser::matchCPURegisterName(StringRef Name) {
Vladimir Medic4c299852013-11-06 11:27:05 +00001905 int CC;
Jack Carter1ac53222013-02-20 23:11:17 +00001906
Vladimir Medic4c299852013-11-06 11:27:05 +00001907 CC = StringSwitch<unsigned>(Name)
1908 .Case("zero", 0)
Daniel Sandersb1d7e532014-03-25 11:16:03 +00001909 .Case("at", 1)
Vladimir Medic4c299852013-11-06 11:27:05 +00001910 .Case("a0", 4)
1911 .Case("a1", 5)
1912 .Case("a2", 6)
1913 .Case("a3", 7)
1914 .Case("v0", 2)
1915 .Case("v1", 3)
1916 .Case("s0", 16)
1917 .Case("s1", 17)
1918 .Case("s2", 18)
1919 .Case("s3", 19)
1920 .Case("s4", 20)
1921 .Case("s5", 21)
1922 .Case("s6", 22)
1923 .Case("s7", 23)
1924 .Case("k0", 26)
1925 .Case("k1", 27)
Daniel Sanders85f482b2014-03-26 11:05:24 +00001926 .Case("gp", 28)
Vladimir Medic4c299852013-11-06 11:27:05 +00001927 .Case("sp", 29)
1928 .Case("fp", 30)
Daniel Sanders85f482b2014-03-26 11:05:24 +00001929 .Case("s8", 30)
Vladimir Medic4c299852013-11-06 11:27:05 +00001930 .Case("ra", 31)
1931 .Case("t0", 8)
1932 .Case("t1", 9)
1933 .Case("t2", 10)
1934 .Case("t3", 11)
1935 .Case("t4", 12)
1936 .Case("t5", 13)
1937 .Case("t6", 14)
1938 .Case("t7", 15)
1939 .Case("t8", 24)
1940 .Case("t9", 25)
1941 .Default(-1);
Jack Carter1ac53222013-02-20 23:11:17 +00001942
Toma Tabacufda445c2014-09-15 15:33:01 +00001943 if (!(isABI_N32() || isABI_N64()))
1944 return CC;
Jack Carter1ac53222013-02-20 23:11:17 +00001945
Daniel Sandersef638fe2014-10-03 15:37:37 +00001946 if (12 <= CC && CC <= 15) {
1947 // Name is one of t4-t7
1948 AsmToken RegTok = getLexer().peekTok();
1949 SMRange RegRange = RegTok.getLocRange();
1950
1951 StringRef FixedName = StringSwitch<StringRef>(Name)
1952 .Case("t4", "t0")
1953 .Case("t5", "t1")
1954 .Case("t6", "t2")
1955 .Case("t7", "t3")
1956 .Default("");
1957 assert(FixedName != "" && "Register name is not one of t4-t7.");
1958
1959 printWarningWithFixIt("register names $t4-$t7 are only available in O32.",
1960 "Did you mean $" + FixedName + "?", RegRange);
1961 }
1962
Toma Tabacufda445c2014-09-15 15:33:01 +00001963 // Although SGI documentation just cuts out t0-t3 for n32/n64,
1964 // GNU pushes the values of t0-t3 to override the o32/o64 values for t4-t7
1965 // We are supporting both cases, so for t0-t3 we'll just push them to t4-t7.
1966 if (8 <= CC && CC <= 11)
1967 CC += 4;
1968
1969 if (CC == -1)
1970 CC = StringSwitch<unsigned>(Name)
1971 .Case("a4", 8)
1972 .Case("a5", 9)
1973 .Case("a6", 10)
1974 .Case("a7", 11)
1975 .Case("kt0", 26)
1976 .Case("kt1", 27)
1977 .Default(-1);
Jack Carter1ac53222013-02-20 23:11:17 +00001978
1979 return CC;
1980}
Jack Carterd0bd6422013-04-18 00:41:53 +00001981
Vasileios Kalintiris10b5ba32014-11-11 10:31:31 +00001982int MipsAsmParser::matchHWRegsRegisterName(StringRef Name) {
1983 int CC;
1984
1985 CC = StringSwitch<unsigned>(Name)
1986 .Case("hwr_cpunum", 0)
1987 .Case("hwr_synci_step", 1)
1988 .Case("hwr_cc", 2)
1989 .Case("hwr_ccres", 3)
Vasileios Kalintiris8c1c95e2014-11-11 11:22:39 +00001990 .Case("hwr_ulr", 29)
Vasileios Kalintiris10b5ba32014-11-11 10:31:31 +00001991 .Default(-1);
1992
1993 return CC;
1994}
1995
Vladimir Medic27c87ea2013-08-13 13:07:09 +00001996int MipsAsmParser::matchFPURegisterName(StringRef Name) {
Jack Carterb4dbc172012-09-05 23:34:03 +00001997
Jack Cartera63b16a2012-09-07 00:23:42 +00001998 if (Name[0] == 'f') {
1999 StringRef NumString = Name.substr(1);
2000 unsigned IntVal;
Jack Carterd0bd6422013-04-18 00:41:53 +00002001 if (NumString.getAsInteger(10, IntVal))
Vladimir Medic4c299852013-11-06 11:27:05 +00002002 return -1; // This is not an integer.
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002003 if (IntVal > 31) // Maximum index for fpu register.
Jack Cartera63b16a2012-09-07 00:23:42 +00002004 return -1;
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002005 return IntVal;
2006 }
2007 return -1;
2008}
Jack Cartera63b16a2012-09-07 00:23:42 +00002009
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002010int MipsAsmParser::matchFCCRegisterName(StringRef Name) {
2011
2012 if (Name.startswith("fcc")) {
2013 StringRef NumString = Name.substr(3);
2014 unsigned IntVal;
2015 if (NumString.getAsInteger(10, IntVal))
Vladimir Medic4c299852013-11-06 11:27:05 +00002016 return -1; // This is not an integer.
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002017 if (IntVal > 7) // There are only 8 fcc registers.
2018 return -1;
2019 return IntVal;
2020 }
2021 return -1;
2022}
2023
2024int MipsAsmParser::matchACRegisterName(StringRef Name) {
2025
Akira Hatanaka274d24c2013-08-14 01:15:52 +00002026 if (Name.startswith("ac")) {
2027 StringRef NumString = Name.substr(2);
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002028 unsigned IntVal;
2029 if (NumString.getAsInteger(10, IntVal))
Vladimir Medic4c299852013-11-06 11:27:05 +00002030 return -1; // This is not an integer.
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002031 if (IntVal > 3) // There are only 3 acc registers.
2032 return -1;
2033 return IntVal;
Jack Cartera63b16a2012-09-07 00:23:42 +00002034 }
Jack Carterb4dbc172012-09-05 23:34:03 +00002035 return -1;
2036}
Jack Carterd0bd6422013-04-18 00:41:53 +00002037
Jack Carter5dc8ac92013-09-25 23:50:44 +00002038int MipsAsmParser::matchMSA128RegisterName(StringRef Name) {
2039 unsigned IntVal;
2040
2041 if (Name.front() != 'w' || Name.drop_front(1).getAsInteger(10, IntVal))
2042 return -1;
2043
2044 if (IntVal > 31)
2045 return -1;
2046
2047 return IntVal;
2048}
2049
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00002050int MipsAsmParser::matchMSA128CtrlRegisterName(StringRef Name) {
2051 int CC;
2052
2053 CC = StringSwitch<unsigned>(Name)
Vladimir Medic4c299852013-11-06 11:27:05 +00002054 .Case("msair", 0)
2055 .Case("msacsr", 1)
2056 .Case("msaaccess", 2)
2057 .Case("msasave", 3)
2058 .Case("msamodify", 4)
2059 .Case("msarequest", 5)
2060 .Case("msamap", 6)
2061 .Case("msaunmap", 7)
2062 .Default(-1);
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00002063
2064 return CC;
2065}
2066
Jack Carter0b744b32012-10-04 02:29:46 +00002067bool MipsAssemblerOptions::setATReg(unsigned Reg) {
2068 if (Reg > 31)
2069 return false;
2070
Toma Tabacu3c24b042014-09-05 15:43:21 +00002071 ATReg = Reg;
Jack Carter0b744b32012-10-04 02:29:46 +00002072 return true;
2073}
2074
Matheus Almeida7de68e72014-06-18 14:46:05 +00002075int MipsAsmParser::getATReg(SMLoc Loc) {
Toma Tabacu9db22db2014-09-09 10:15:38 +00002076 int AT = AssemblerOptions.back()->getATRegNum();
Daniel Sandersd89b1362014-03-24 16:48:01 +00002077 if (AT == 0)
Matheus Almeida7de68e72014-06-18 14:46:05 +00002078 reportParseError(Loc,
Toma Tabacu65f10572014-09-16 15:00:52 +00002079 "pseudo-instruction requires $at, which is not available");
Daniel Sandersd89b1362014-03-24 16:48:01 +00002080 return AT;
2081}
Jack Carter0b744b32012-10-04 02:29:46 +00002082
Jack Carterd0bd6422013-04-18 00:41:53 +00002083unsigned MipsAsmParser::getReg(int RC, int RegNo) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00002084 return *(getContext().getRegisterInfo()->getRegClass(RC).begin() + RegNo);
Jack Carterb4dbc172012-09-05 23:34:03 +00002085}
2086
Daniel Sanders5bce5f62014-03-27 13:52:53 +00002087unsigned MipsAsmParser::getGPR(int RegNo) {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00002088 return getReg(isGP64bit() ? Mips::GPR64RegClassID : Mips::GPR32RegClassID,
Daniel Sanders5e94e682014-03-27 16:42:17 +00002089 RegNo);
Daniel Sanders5bce5f62014-03-27 13:52:53 +00002090}
2091
Jack Carter873c7242013-01-12 01:03:14 +00002092int MipsAsmParser::matchRegisterByNumber(unsigned RegNum, unsigned RegClass) {
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002093 if (RegNum >
Daniel Sanders64cf5a42014-03-27 15:00:44 +00002094 getContext().getRegisterInfo()->getRegClass(RegClass).getNumRegs() - 1)
Jack Carterb4dbc172012-09-05 23:34:03 +00002095 return -1;
2096
Jack Carter873c7242013-01-12 01:03:14 +00002097 return getReg(RegClass, RegNum);
Jack Carterb4dbc172012-09-05 23:34:03 +00002098}
2099
Toma Tabacu13964452014-09-04 13:23:44 +00002100bool MipsAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002101 MCAsmParser &Parser = getParser();
Toma Tabacu13964452014-09-04 13:23:44 +00002102 DEBUG(dbgs() << "parseOperand\n");
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002103
Jack Carter30a59822012-10-04 04:03:53 +00002104 // Check if the current operand has a custom associated parser, if so, try to
2105 // custom parse the operand, or fallback to the general approach.
Jack Carterb4dbc172012-09-05 23:34:03 +00002106 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2107 if (ResTy == MatchOperand_Success)
2108 return false;
2109 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2110 // there was a match, but an error occurred, in which case, just return that
2111 // the operand parsing failed.
2112 if (ResTy == MatchOperand_ParseFail)
2113 return true;
2114
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002115 DEBUG(dbgs() << ".. Generic Parser\n");
2116
Jack Carterb4dbc172012-09-05 23:34:03 +00002117 switch (getLexer().getKind()) {
2118 default:
2119 Error(Parser.getTok().getLoc(), "unexpected token in operand");
2120 return true;
2121 case AsmToken::Dollar: {
Jack Carterd0bd6422013-04-18 00:41:53 +00002122 // Parse the register.
Jack Carterb4dbc172012-09-05 23:34:03 +00002123 SMLoc S = Parser.getTok().getLoc();
Jack Carterb4dbc172012-09-05 23:34:03 +00002124
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002125 // Almost all registers have been parsed by custom parsers. There is only
2126 // one exception to this. $zero (and it's alias $0) will reach this point
2127 // for div, divu, and similar instructions because it is not an operand
2128 // to the instruction definition but an explicit register. Special case
2129 // this situation for now.
Toma Tabacu13964452014-09-04 13:23:44 +00002130 if (parseAnyRegister(Operands) != MatchOperand_NoMatch)
Jack Carterb4dbc172012-09-05 23:34:03 +00002131 return false;
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002132
Jack Carterd0bd6422013-04-18 00:41:53 +00002133 // Maybe it is a symbol reference.
Jack Carterb4dbc172012-09-05 23:34:03 +00002134 StringRef Identifier;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002135 if (Parser.parseIdentifier(Identifier))
Jack Carterb4dbc172012-09-05 23:34:03 +00002136 return true;
2137
Jack Carter873c7242013-01-12 01:03:14 +00002138 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Benjamin Kramerfa530572012-09-07 09:47:42 +00002139 MCSymbol *Sym = getContext().GetOrCreateSymbol("$" + Identifier);
Jack Carterd0bd6422013-04-18 00:41:53 +00002140 // Otherwise create a symbol reference.
Vladimir Medic4c299852013-11-06 11:27:05 +00002141 const MCExpr *Res =
2142 MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_None, getContext());
Jack Carterb4dbc172012-09-05 23:34:03 +00002143
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002144 Operands.push_back(MipsOperand::CreateImm(Res, S, E, *this));
Jack Carterb4dbc172012-09-05 23:34:03 +00002145 return false;
2146 }
Vladimir Medic4c299852013-11-06 11:27:05 +00002147 // Else drop to expression parsing.
Jack Carterb4dbc172012-09-05 23:34:03 +00002148 case AsmToken::LParen:
2149 case AsmToken::Minus:
2150 case AsmToken::Plus:
2151 case AsmToken::Integer:
Matheus Almeidaee73cc52014-06-18 13:55:18 +00002152 case AsmToken::Tilde:
Jack Carterb4dbc172012-09-05 23:34:03 +00002153 case AsmToken::String: {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002154 DEBUG(dbgs() << ".. generic integer\n");
Toma Tabacu13964452014-09-04 13:23:44 +00002155 OperandMatchResultTy ResTy = parseImm(Operands);
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002156 return ResTy != MatchOperand_Success;
Jack Carterb4dbc172012-09-05 23:34:03 +00002157 }
Jack Carterdc1e35d2012-09-06 20:00:02 +00002158 case AsmToken::Percent: {
Jack Carterd0bd6422013-04-18 00:41:53 +00002159 // It is a symbol reference or constant expression.
Jack Carterdc1e35d2012-09-06 20:00:02 +00002160 const MCExpr *IdVal;
Jack Carterd0bd6422013-04-18 00:41:53 +00002161 SMLoc S = Parser.getTok().getLoc(); // Start location of the operand.
Jack Carter873c7242013-01-12 01:03:14 +00002162 if (parseRelocOperand(IdVal))
Jack Carterdc1e35d2012-09-06 20:00:02 +00002163 return true;
2164
Jack Carter873c7242013-01-12 01:03:14 +00002165 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
2166
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002167 Operands.push_back(MipsOperand::CreateImm(IdVal, S, E, *this));
Jack Carterdc1e35d2012-09-06 20:00:02 +00002168 return false;
Jack Carter0b744b32012-10-04 02:29:46 +00002169 } // case AsmToken::Percent
2170 } // switch(getLexer().getKind())
Rafael Espindola870c4e92012-01-11 03:56:41 +00002171 return true;
2172}
2173
Vladimir Medic4c299852013-11-06 11:27:05 +00002174const MCExpr *MipsAsmParser::evaluateRelocExpr(const MCExpr *Expr,
Jack Carterb5cf5902013-04-17 00:18:04 +00002175 StringRef RelocStr) {
Jack Carterb5cf5902013-04-17 00:18:04 +00002176 const MCExpr *Res;
Jack Carterd0bd6422013-04-18 00:41:53 +00002177 // Check the type of the expression.
Jack Carterb5cf5902013-04-17 00:18:04 +00002178 if (const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(Expr)) {
Sasa Stankovic06c47802014-04-03 10:37:45 +00002179 // It's a constant, evaluate reloc value.
2180 int16_t Val;
2181 switch (getVariantKind(RelocStr)) {
2182 case MCSymbolRefExpr::VK_Mips_ABS_LO:
2183 // Get the 1st 16-bits.
2184 Val = MCE->getValue() & 0xffff;
2185 break;
2186 case MCSymbolRefExpr::VK_Mips_ABS_HI:
2187 // Get the 2nd 16-bits. Also add 1 if bit 15 is 1, to compensate for low
2188 // 16 bits being negative.
2189 Val = ((MCE->getValue() + 0x8000) >> 16) & 0xffff;
2190 break;
2191 case MCSymbolRefExpr::VK_Mips_HIGHER:
2192 // Get the 3rd 16-bits.
2193 Val = ((MCE->getValue() + 0x80008000LL) >> 32) & 0xffff;
2194 break;
2195 case MCSymbolRefExpr::VK_Mips_HIGHEST:
2196 // Get the 4th 16-bits.
2197 Val = ((MCE->getValue() + 0x800080008000LL) >> 48) & 0xffff;
2198 break;
2199 default:
Toma Tabacu65f10572014-09-16 15:00:52 +00002200 report_fatal_error("unsupported reloc value");
Jack Carterdc1e35d2012-09-06 20:00:02 +00002201 }
Sasa Stankovic06c47802014-04-03 10:37:45 +00002202 return MCConstantExpr::Create(Val, getContext());
Jack Carterdc1e35d2012-09-06 20:00:02 +00002203 }
2204
Jack Carterb5cf5902013-04-17 00:18:04 +00002205 if (const MCSymbolRefExpr *MSRE = dyn_cast<MCSymbolRefExpr>(Expr)) {
Jack Carterd0bd6422013-04-18 00:41:53 +00002206 // It's a symbol, create a symbolic expression from the symbol.
Benjamin Kramerfa530572012-09-07 09:47:42 +00002207 StringRef Symbol = MSRE->getSymbol().getName();
Jack Carterb5cf5902013-04-17 00:18:04 +00002208 MCSymbolRefExpr::VariantKind VK = getVariantKind(RelocStr);
Jack Carterd0bd6422013-04-18 00:41:53 +00002209 Res = MCSymbolRefExpr::Create(Symbol, VK, getContext());
Jack Carterb5cf5902013-04-17 00:18:04 +00002210 return Res;
2211 }
2212
2213 if (const MCBinaryExpr *BE = dyn_cast<MCBinaryExpr>(Expr)) {
Petar Jovanovica5da5882014-02-04 18:41:57 +00002214 MCSymbolRefExpr::VariantKind VK = getVariantKind(RelocStr);
2215
Sasa Stankovic06c47802014-04-03 10:37:45 +00002216 // Try to create target expression.
2217 if (MipsMCExpr::isSupportedBinaryExpr(VK, BE))
2218 return MipsMCExpr::Create(VK, Expr, getContext());
Petar Jovanovica5da5882014-02-04 18:41:57 +00002219
Jack Carterd0bd6422013-04-18 00:41:53 +00002220 const MCExpr *LExp = evaluateRelocExpr(BE->getLHS(), RelocStr);
2221 const MCExpr *RExp = evaluateRelocExpr(BE->getRHS(), RelocStr);
Jack Carterb5cf5902013-04-17 00:18:04 +00002222 Res = MCBinaryExpr::Create(BE->getOpcode(), LExp, RExp, getContext());
2223 return Res;
2224 }
2225
2226 if (const MCUnaryExpr *UN = dyn_cast<MCUnaryExpr>(Expr)) {
Jack Carterd0bd6422013-04-18 00:41:53 +00002227 const MCExpr *UnExp = evaluateRelocExpr(UN->getSubExpr(), RelocStr);
2228 Res = MCUnaryExpr::Create(UN->getOpcode(), UnExp, getContext());
2229 return Res;
Jack Carterb5cf5902013-04-17 00:18:04 +00002230 }
Jack Carterd0bd6422013-04-18 00:41:53 +00002231 // Just return the original expression.
Jack Carterb5cf5902013-04-17 00:18:04 +00002232 return Expr;
2233}
2234
2235bool MipsAsmParser::isEvaluated(const MCExpr *Expr) {
2236
2237 switch (Expr->getKind()) {
2238 case MCExpr::Constant:
2239 return true;
2240 case MCExpr::SymbolRef:
2241 return (cast<MCSymbolRefExpr>(Expr)->getKind() != MCSymbolRefExpr::VK_None);
2242 case MCExpr::Binary:
2243 if (const MCBinaryExpr *BE = dyn_cast<MCBinaryExpr>(Expr)) {
2244 if (!isEvaluated(BE->getLHS()))
2245 return false;
2246 return isEvaluated(BE->getRHS());
2247 }
2248 case MCExpr::Unary:
2249 return isEvaluated(cast<MCUnaryExpr>(Expr)->getSubExpr());
Petar Jovanovica5da5882014-02-04 18:41:57 +00002250 case MCExpr::Target:
2251 return true;
Jack Carterdc1e35d2012-09-06 20:00:02 +00002252 }
Jack Carterb5cf5902013-04-17 00:18:04 +00002253 return false;
Jack Carterb5cf5902013-04-17 00:18:04 +00002254}
Jack Carterd0bd6422013-04-18 00:41:53 +00002255
Jack Carterb5cf5902013-04-17 00:18:04 +00002256bool MipsAsmParser::parseRelocOperand(const MCExpr *&Res) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002257 MCAsmParser &Parser = getParser();
Vladimir Medic4c299852013-11-06 11:27:05 +00002258 Parser.Lex(); // Eat the % token.
Jack Carterd0bd6422013-04-18 00:41:53 +00002259 const AsmToken &Tok = Parser.getTok(); // Get next token, operation.
Jack Carterb5cf5902013-04-17 00:18:04 +00002260 if (Tok.isNot(AsmToken::Identifier))
2261 return true;
2262
2263 std::string Str = Tok.getIdentifier().str();
2264
Jack Carterd0bd6422013-04-18 00:41:53 +00002265 Parser.Lex(); // Eat the identifier.
2266 // Now make an expression from the rest of the operand.
Jack Carterb5cf5902013-04-17 00:18:04 +00002267 const MCExpr *IdVal;
2268 SMLoc EndLoc;
2269
2270 if (getLexer().getKind() == AsmToken::LParen) {
2271 while (1) {
Jack Carterd0bd6422013-04-18 00:41:53 +00002272 Parser.Lex(); // Eat the '(' token.
Jack Carterb5cf5902013-04-17 00:18:04 +00002273 if (getLexer().getKind() == AsmToken::Percent) {
Jack Carterd0bd6422013-04-18 00:41:53 +00002274 Parser.Lex(); // Eat the % token.
Jack Carterb5cf5902013-04-17 00:18:04 +00002275 const AsmToken &nextTok = Parser.getTok();
2276 if (nextTok.isNot(AsmToken::Identifier))
2277 return true;
2278 Str += "(%";
2279 Str += nextTok.getIdentifier();
Jack Carterd0bd6422013-04-18 00:41:53 +00002280 Parser.Lex(); // Eat the identifier.
Jack Carterb5cf5902013-04-17 00:18:04 +00002281 if (getLexer().getKind() != AsmToken::LParen)
2282 return true;
2283 } else
2284 break;
2285 }
Jack Carterd0bd6422013-04-18 00:41:53 +00002286 if (getParser().parseParenExpression(IdVal, EndLoc))
Jack Carterb5cf5902013-04-17 00:18:04 +00002287 return true;
2288
2289 while (getLexer().getKind() == AsmToken::RParen)
Jack Carterd0bd6422013-04-18 00:41:53 +00002290 Parser.Lex(); // Eat the ')' token.
Jack Carterb5cf5902013-04-17 00:18:04 +00002291
2292 } else
Jack Carterd0bd6422013-04-18 00:41:53 +00002293 return true; // Parenthesis must follow the relocation operand.
Jack Carterb5cf5902013-04-17 00:18:04 +00002294
Jack Carterd0bd6422013-04-18 00:41:53 +00002295 Res = evaluateRelocExpr(IdVal, Str);
Jack Carterb5cf5902013-04-17 00:18:04 +00002296 return false;
Jack Carterdc1e35d2012-09-06 20:00:02 +00002297}
2298
Jack Carterb4dbc172012-09-05 23:34:03 +00002299bool MipsAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc,
2300 SMLoc &EndLoc) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002301 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Toma Tabacu13964452014-09-04 13:23:44 +00002302 OperandMatchResultTy ResTy = parseAnyRegister(Operands);
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002303 if (ResTy == MatchOperand_Success) {
2304 assert(Operands.size() == 1);
David Blaikie960ea3f2014-06-08 16:18:35 +00002305 MipsOperand &Operand = static_cast<MipsOperand &>(*Operands.front());
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002306 StartLoc = Operand.getStartLoc();
2307 EndLoc = Operand.getEndLoc();
2308
2309 // AFAIK, we only support numeric registers and named GPR's in CFI
2310 // directives.
2311 // Don't worry about eating tokens before failing. Using an unrecognised
2312 // register is a parse error.
2313 if (Operand.isGPRAsmReg()) {
2314 // Resolve to GPR32 or GPR64 appropriately.
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00002315 RegNo = isGP64bit() ? Operand.getGPR64Reg() : Operand.getGPR32Reg();
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002316 }
2317
2318 return (RegNo == (unsigned)-1);
2319 }
2320
2321 assert(Operands.size() == 0);
Vladimir Medic4c299852013-11-06 11:27:05 +00002322 return (RegNo == (unsigned)-1);
Jack Carterb4dbc172012-09-05 23:34:03 +00002323}
2324
Jack Carterb5cf5902013-04-17 00:18:04 +00002325bool MipsAsmParser::parseMemOffset(const MCExpr *&Res, bool isParenExpr) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002326 MCAsmParser &Parser = getParser();
Jack Carter873c7242013-01-12 01:03:14 +00002327 SMLoc S;
Jack Carterb5cf5902013-04-17 00:18:04 +00002328 bool Result = true;
2329
2330 while (getLexer().getKind() == AsmToken::LParen)
2331 Parser.Lex();
Jack Carter873c7242013-01-12 01:03:14 +00002332
Jack Carterd0bd6422013-04-18 00:41:53 +00002333 switch (getLexer().getKind()) {
Jack Carterdc1e35d2012-09-06 20:00:02 +00002334 default:
2335 return true;
Jack Carter9e65aa32013-03-22 00:05:30 +00002336 case AsmToken::Identifier:
Jack Carterb5cf5902013-04-17 00:18:04 +00002337 case AsmToken::LParen:
Jack Carterdc1e35d2012-09-06 20:00:02 +00002338 case AsmToken::Integer:
2339 case AsmToken::Minus:
2340 case AsmToken::Plus:
Jack Carterb5cf5902013-04-17 00:18:04 +00002341 if (isParenExpr)
Jack Carterd0bd6422013-04-18 00:41:53 +00002342 Result = getParser().parseParenExpression(Res, S);
Jack Carterb5cf5902013-04-17 00:18:04 +00002343 else
2344 Result = (getParser().parseExpression(Res));
Jack Carterd0bd6422013-04-18 00:41:53 +00002345 while (getLexer().getKind() == AsmToken::RParen)
Jack Carterb5cf5902013-04-17 00:18:04 +00002346 Parser.Lex();
Jack Carterd0bd6422013-04-18 00:41:53 +00002347 break;
Jack Carter873c7242013-01-12 01:03:14 +00002348 case AsmToken::Percent:
Jack Carterb5cf5902013-04-17 00:18:04 +00002349 Result = parseRelocOperand(Res);
Jack Carterdc1e35d2012-09-06 20:00:02 +00002350 }
Jack Carterb5cf5902013-04-17 00:18:04 +00002351 return Result;
Jack Carterdc1e35d2012-09-06 20:00:02 +00002352}
2353
David Blaikie960ea3f2014-06-08 16:18:35 +00002354MipsAsmParser::OperandMatchResultTy
2355MipsAsmParser::parseMemOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002356 MCAsmParser &Parser = getParser();
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002357 DEBUG(dbgs() << "parseMemOperand\n");
Craig Topper062a2ba2014-04-25 05:30:21 +00002358 const MCExpr *IdVal = nullptr;
Jack Carter873c7242013-01-12 01:03:14 +00002359 SMLoc S;
Jack Carterb5cf5902013-04-17 00:18:04 +00002360 bool isParenExpr = false;
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002361 MipsAsmParser::OperandMatchResultTy Res = MatchOperand_NoMatch;
Jack Carterd0bd6422013-04-18 00:41:53 +00002362 // First operand is the offset.
Jack Carter873c7242013-01-12 01:03:14 +00002363 S = Parser.getTok().getLoc();
Jack Carterdc1e35d2012-09-06 20:00:02 +00002364
Jack Carterb5cf5902013-04-17 00:18:04 +00002365 if (getLexer().getKind() == AsmToken::LParen) {
2366 Parser.Lex();
2367 isParenExpr = true;
Jack Carterdc1e35d2012-09-06 20:00:02 +00002368 }
2369
Jack Carterb5cf5902013-04-17 00:18:04 +00002370 if (getLexer().getKind() != AsmToken::Dollar) {
Jack Carterd0bd6422013-04-18 00:41:53 +00002371 if (parseMemOffset(IdVal, isParenExpr))
Jack Carterb5cf5902013-04-17 00:18:04 +00002372 return MatchOperand_ParseFail;
Jack Carterdc1e35d2012-09-06 20:00:02 +00002373
Jack Carterd0bd6422013-04-18 00:41:53 +00002374 const AsmToken &Tok = Parser.getTok(); // Get the next token.
Jack Carterb5cf5902013-04-17 00:18:04 +00002375 if (Tok.isNot(AsmToken::LParen)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002376 MipsOperand &Mnemonic = static_cast<MipsOperand &>(*Operands[0]);
2377 if (Mnemonic.getToken() == "la") {
Vladimir Medic4c299852013-11-06 11:27:05 +00002378 SMLoc E =
2379 SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002380 Operands.push_back(MipsOperand::CreateImm(IdVal, S, E, *this));
Jack Carterb5cf5902013-04-17 00:18:04 +00002381 return MatchOperand_Success;
2382 }
2383 if (Tok.is(AsmToken::EndOfStatement)) {
Vladimir Medic4c299852013-11-06 11:27:05 +00002384 SMLoc E =
2385 SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jack Carterb5cf5902013-04-17 00:18:04 +00002386
Jack Carterd0bd6422013-04-18 00:41:53 +00002387 // Zero register assumed, add a memory operand with ZERO as its base.
NAKAMURA Takumie1f35832014-04-15 14:13:21 +00002388 // "Base" will be managed by k_Memory.
Toma Tabacu13964452014-09-04 13:23:44 +00002389 auto Base = MipsOperand::createGPRReg(0, getContext().getRegisterInfo(),
David Blaikie960ea3f2014-06-08 16:18:35 +00002390 S, E, *this);
2391 Operands.push_back(
2392 MipsOperand::CreateMem(std::move(Base), IdVal, S, E, *this));
Jack Carterb5cf5902013-04-17 00:18:04 +00002393 return MatchOperand_Success;
2394 }
2395 Error(Parser.getTok().getLoc(), "'(' expected");
2396 return MatchOperand_ParseFail;
2397 }
2398
Jack Carterd0bd6422013-04-18 00:41:53 +00002399 Parser.Lex(); // Eat the '(' token.
Jack Carterb5cf5902013-04-17 00:18:04 +00002400 }
2401
Toma Tabacu13964452014-09-04 13:23:44 +00002402 Res = parseAnyRegister(Operands);
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002403 if (Res != MatchOperand_Success)
2404 return Res;
Jack Carterdc1e35d2012-09-06 20:00:02 +00002405
Vladimir Medic27c87ea2013-08-13 13:07:09 +00002406 if (Parser.getTok().isNot(AsmToken::RParen)) {
Jack Carterdc1e35d2012-09-06 20:00:02 +00002407 Error(Parser.getTok().getLoc(), "')' expected");
2408 return MatchOperand_ParseFail;
2409 }
2410
Jack Carter873c7242013-01-12 01:03:14 +00002411 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
2412
Jack Carterd0bd6422013-04-18 00:41:53 +00002413 Parser.Lex(); // Eat the ')' token.
Jack Carterdc1e35d2012-09-06 20:00:02 +00002414
Craig Topper062a2ba2014-04-25 05:30:21 +00002415 if (!IdVal)
Jack Carterdc1e35d2012-09-06 20:00:02 +00002416 IdVal = MCConstantExpr::Create(0, getContext());
2417
Jack Carterd0bd6422013-04-18 00:41:53 +00002418 // Replace the register operand with the memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00002419 std::unique_ptr<MipsOperand> op(
2420 static_cast<MipsOperand *>(Operands.back().release()));
Jack Carterd0bd6422013-04-18 00:41:53 +00002421 // Remove the register from the operands.
NAKAMURA Takumie1f35832014-04-15 14:13:21 +00002422 // "op" will be managed by k_Memory.
Jack Carterdc1e35d2012-09-06 20:00:02 +00002423 Operands.pop_back();
Jack Carterd0bd6422013-04-18 00:41:53 +00002424 // Add the memory operand.
Jack Carterb5cf5902013-04-17 00:18:04 +00002425 if (const MCBinaryExpr *BE = dyn_cast<MCBinaryExpr>(IdVal)) {
2426 int64_t Imm;
2427 if (IdVal->EvaluateAsAbsolute(Imm))
2428 IdVal = MCConstantExpr::Create(Imm, getContext());
2429 else if (BE->getLHS()->getKind() != MCExpr::SymbolRef)
2430 IdVal = MCBinaryExpr::Create(BE->getOpcode(), BE->getRHS(), BE->getLHS(),
2431 getContext());
2432 }
2433
David Blaikie960ea3f2014-06-08 16:18:35 +00002434 Operands.push_back(MipsOperand::CreateMem(std::move(op), IdVal, S, E, *this));
Jack Carterb4dbc172012-09-05 23:34:03 +00002435 return MatchOperand_Success;
2436}
2437
David Blaikie960ea3f2014-06-08 16:18:35 +00002438bool MipsAsmParser::searchSymbolAlias(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002439 MCAsmParser &Parser = getParser();
Jack Carterd76b2372013-03-21 21:44:16 +00002440 MCSymbol *Sym = getContext().LookupSymbol(Parser.getTok().getIdentifier());
2441 if (Sym) {
2442 SMLoc S = Parser.getTok().getLoc();
2443 const MCExpr *Expr;
2444 if (Sym->isVariable())
2445 Expr = Sym->getVariableValue();
2446 else
2447 return false;
2448 if (Expr->getKind() == MCExpr::SymbolRef) {
Vladimir Medic4c299852013-11-06 11:27:05 +00002449 const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr *>(Expr);
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00002450 StringRef DefSymbol = Ref->getSymbol().getName();
Jack Carterd76b2372013-03-21 21:44:16 +00002451 if (DefSymbol.startswith("$")) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002452 OperandMatchResultTy ResTy =
Toma Tabacu13964452014-09-04 13:23:44 +00002453 matchAnyRegisterNameWithoutDollar(Operands, DefSymbol.substr(1), S);
Daniel Sanders09934572014-04-01 10:37:46 +00002454 if (ResTy == MatchOperand_Success) {
2455 Parser.Lex();
Jack Carterd76b2372013-03-21 21:44:16 +00002456 return true;
Daniel Sanders09934572014-04-01 10:37:46 +00002457 } else if (ResTy == MatchOperand_ParseFail)
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002458 llvm_unreachable("Should never ParseFail");
2459 return false;
Jack Carterd76b2372013-03-21 21:44:16 +00002460 }
2461 } else if (Expr->getKind() == MCExpr::Constant) {
2462 Parser.Lex();
Vladimir Medic4c299852013-11-06 11:27:05 +00002463 const MCConstantExpr *Const = static_cast<const MCConstantExpr *>(Expr);
David Blaikie960ea3f2014-06-08 16:18:35 +00002464 Operands.push_back(
2465 MipsOperand::CreateImm(Const, S, Parser.getTok().getLoc(), *this));
Jack Carterd76b2372013-03-21 21:44:16 +00002466 return true;
2467 }
2468 }
2469 return false;
2470}
Jack Carterd0bd6422013-04-18 00:41:53 +00002471
Jack Carter873c7242013-01-12 01:03:14 +00002472MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +00002473MipsAsmParser::matchAnyRegisterNameWithoutDollar(OperandVector &Operands,
David Blaikie960ea3f2014-06-08 16:18:35 +00002474 StringRef Identifier,
2475 SMLoc S) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002476 int Index = matchCPURegisterName(Identifier);
2477 if (Index != -1) {
Toma Tabacu13964452014-09-04 13:23:44 +00002478 Operands.push_back(MipsOperand::createGPRReg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002479 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2480 return MatchOperand_Success;
2481 }
2482
Vasileios Kalintiris10b5ba32014-11-11 10:31:31 +00002483 Index = matchHWRegsRegisterName(Identifier);
2484 if (Index != -1) {
2485 Operands.push_back(MipsOperand::createHWRegsReg(
2486 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2487 return MatchOperand_Success;
2488 }
2489
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002490 Index = matchFPURegisterName(Identifier);
2491 if (Index != -1) {
Toma Tabacu13964452014-09-04 13:23:44 +00002492 Operands.push_back(MipsOperand::createFGRReg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002493 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2494 return MatchOperand_Success;
2495 }
2496
2497 Index = matchFCCRegisterName(Identifier);
2498 if (Index != -1) {
Toma Tabacu13964452014-09-04 13:23:44 +00002499 Operands.push_back(MipsOperand::createFCCReg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002500 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2501 return MatchOperand_Success;
2502 }
2503
2504 Index = matchACRegisterName(Identifier);
2505 if (Index != -1) {
Toma Tabacu13964452014-09-04 13:23:44 +00002506 Operands.push_back(MipsOperand::createACCReg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002507 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2508 return MatchOperand_Success;
2509 }
2510
2511 Index = matchMSA128RegisterName(Identifier);
2512 if (Index != -1) {
Toma Tabacu13964452014-09-04 13:23:44 +00002513 Operands.push_back(MipsOperand::createMSA128Reg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002514 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2515 return MatchOperand_Success;
2516 }
2517
2518 Index = matchMSA128CtrlRegisterName(Identifier);
2519 if (Index != -1) {
Toma Tabacu13964452014-09-04 13:23:44 +00002520 Operands.push_back(MipsOperand::createMSACtrlReg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002521 Index, getContext().getRegisterInfo(), S, getLexer().getLoc(), *this));
2522 return MatchOperand_Success;
2523 }
2524
2525 return MatchOperand_NoMatch;
Jack Carter873c7242013-01-12 01:03:14 +00002526}
2527
2528MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +00002529MipsAsmParser::matchAnyRegisterWithoutDollar(OperandVector &Operands, SMLoc S) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002530 MCAsmParser &Parser = getParser();
Daniel Sanders315386c2014-04-01 10:40:14 +00002531 auto Token = Parser.getLexer().peekTok(false);
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002532
2533 if (Token.is(AsmToken::Identifier)) {
2534 DEBUG(dbgs() << ".. identifier\n");
2535 StringRef Identifier = Token.getIdentifier();
Daniel Sanders09934572014-04-01 10:37:46 +00002536 OperandMatchResultTy ResTy =
Toma Tabacu13964452014-09-04 13:23:44 +00002537 matchAnyRegisterNameWithoutDollar(Operands, Identifier, S);
Daniel Sanders09934572014-04-01 10:37:46 +00002538 return ResTy;
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002539 } else if (Token.is(AsmToken::Integer)) {
2540 DEBUG(dbgs() << ".. integer\n");
Toma Tabacu13964452014-09-04 13:23:44 +00002541 Operands.push_back(MipsOperand::createNumericReg(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002542 Token.getIntVal(), getContext().getRegisterInfo(), S, Token.getLoc(),
2543 *this));
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002544 return MatchOperand_Success;
2545 }
2546
2547 DEBUG(dbgs() << Parser.getTok().getKind() << "\n");
2548
2549 return MatchOperand_NoMatch;
2550}
2551
David Blaikie960ea3f2014-06-08 16:18:35 +00002552MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +00002553MipsAsmParser::parseAnyRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002554 MCAsmParser &Parser = getParser();
Toma Tabacu13964452014-09-04 13:23:44 +00002555 DEBUG(dbgs() << "parseAnyRegister\n");
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002556
2557 auto Token = Parser.getTok();
2558
2559 SMLoc S = Token.getLoc();
2560
2561 if (Token.isNot(AsmToken::Dollar)) {
2562 DEBUG(dbgs() << ".. !$ -> try sym aliasing\n");
2563 if (Token.is(AsmToken::Identifier)) {
2564 if (searchSymbolAlias(Operands))
2565 return MatchOperand_Success;
2566 }
2567 DEBUG(dbgs() << ".. !symalias -> NoMatch\n");
2568 return MatchOperand_NoMatch;
2569 }
2570 DEBUG(dbgs() << ".. $\n");
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002571
Toma Tabacu13964452014-09-04 13:23:44 +00002572 OperandMatchResultTy ResTy = matchAnyRegisterWithoutDollar(Operands, S);
Daniel Sanders315386c2014-04-01 10:40:14 +00002573 if (ResTy == MatchOperand_Success) {
2574 Parser.Lex(); // $
2575 Parser.Lex(); // identifier
2576 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002577 return ResTy;
2578}
2579
2580MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +00002581MipsAsmParser::parseImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002582 MCAsmParser &Parser = getParser();
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002583 switch (getLexer().getKind()) {
2584 default:
2585 return MatchOperand_NoMatch;
2586 case AsmToken::LParen:
2587 case AsmToken::Minus:
2588 case AsmToken::Plus:
2589 case AsmToken::Integer:
Matheus Almeidaee73cc52014-06-18 13:55:18 +00002590 case AsmToken::Tilde:
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002591 case AsmToken::String:
2592 break;
2593 }
2594
2595 const MCExpr *IdVal;
2596 SMLoc S = Parser.getTok().getLoc();
2597 if (getParser().parseExpression(IdVal))
2598 return MatchOperand_ParseFail;
2599
2600 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
2601 Operands.push_back(MipsOperand::CreateImm(IdVal, S, E, *this));
2602 return MatchOperand_Success;
2603}
2604
David Blaikie960ea3f2014-06-08 16:18:35 +00002605MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +00002606MipsAsmParser::parseJumpTarget(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002607 MCAsmParser &Parser = getParser();
Toma Tabacu13964452014-09-04 13:23:44 +00002608 DEBUG(dbgs() << "parseJumpTarget\n");
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002609
2610 SMLoc S = getLexer().getLoc();
2611
2612 // Integers and expressions are acceptable
Toma Tabacu13964452014-09-04 13:23:44 +00002613 OperandMatchResultTy ResTy = parseImm(Operands);
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002614 if (ResTy != MatchOperand_NoMatch)
2615 return ResTy;
2616
Daniel Sanders315386c2014-04-01 10:40:14 +00002617 // Registers are a valid target and have priority over symbols.
Toma Tabacu13964452014-09-04 13:23:44 +00002618 ResTy = parseAnyRegister(Operands);
Daniel Sanders315386c2014-04-01 10:40:14 +00002619 if (ResTy != MatchOperand_NoMatch)
2620 return ResTy;
2621
Daniel Sandersffd84362014-04-01 10:41:48 +00002622 const MCExpr *Expr = nullptr;
2623 if (Parser.parseExpression(Expr)) {
2624 // We have no way of knowing if a symbol was consumed so we must ParseFail
2625 return MatchOperand_ParseFail;
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002626 }
Daniel Sandersffd84362014-04-01 10:41:48 +00002627 Operands.push_back(
2628 MipsOperand::CreateImm(Expr, S, getLexer().getLoc(), *this));
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002629 return MatchOperand_Success;
Jack Carter873c7242013-01-12 01:03:14 +00002630}
2631
Vladimir Medic2b953d02013-10-01 09:48:56 +00002632MipsAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00002633MipsAsmParser::parseInvNum(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002634 MCAsmParser &Parser = getParser();
Vladimir Medic2b953d02013-10-01 09:48:56 +00002635 const MCExpr *IdVal;
2636 // If the first token is '$' we may have register operand.
2637 if (Parser.getTok().is(AsmToken::Dollar))
2638 return MatchOperand_NoMatch;
2639 SMLoc S = Parser.getTok().getLoc();
2640 if (getParser().parseExpression(IdVal))
2641 return MatchOperand_ParseFail;
2642 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(IdVal);
Vladimir Medic4c299852013-11-06 11:27:05 +00002643 assert(MCE && "Unexpected MCExpr type.");
Vladimir Medic2b953d02013-10-01 09:48:56 +00002644 int64_t Val = MCE->getValue();
2645 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
2646 Operands.push_back(MipsOperand::CreateImm(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002647 MCConstantExpr::Create(0 - Val, getContext()), S, E, *this));
Vladimir Medic2b953d02013-10-01 09:48:56 +00002648 return MatchOperand_Success;
2649}
2650
Matheus Almeida779c5932013-11-18 12:32:49 +00002651MipsAsmParser::OperandMatchResultTy
Toma Tabacu13964452014-09-04 13:23:44 +00002652MipsAsmParser::parseLSAImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002653 MCAsmParser &Parser = getParser();
Matheus Almeida779c5932013-11-18 12:32:49 +00002654 switch (getLexer().getKind()) {
2655 default:
2656 return MatchOperand_NoMatch;
2657 case AsmToken::LParen:
2658 case AsmToken::Plus:
2659 case AsmToken::Minus:
2660 case AsmToken::Integer:
2661 break;
2662 }
2663
2664 const MCExpr *Expr;
2665 SMLoc S = Parser.getTok().getLoc();
2666
2667 if (getParser().parseExpression(Expr))
2668 return MatchOperand_ParseFail;
2669
2670 int64_t Val;
2671 if (!Expr->EvaluateAsAbsolute(Val)) {
2672 Error(S, "expected immediate value");
2673 return MatchOperand_ParseFail;
2674 }
2675
2676 // The LSA instruction allows a 2-bit unsigned immediate. For this reason
2677 // and because the CPU always adds one to the immediate field, the allowed
2678 // range becomes 1..4. We'll only check the range here and will deal
2679 // with the addition/subtraction when actually decoding/encoding
2680 // the instruction.
2681 if (Val < 1 || Val > 4) {
2682 Error(S, "immediate not in range (1..4)");
2683 return MatchOperand_ParseFail;
2684 }
2685
Jack Carter3b2c96e2014-01-22 23:31:38 +00002686 Operands.push_back(
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002687 MipsOperand::CreateImm(Expr, S, Parser.getTok().getLoc(), *this));
Matheus Almeida779c5932013-11-18 12:32:49 +00002688 return MatchOperand_Success;
2689}
2690
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00002691MipsAsmParser::OperandMatchResultTy
2692MipsAsmParser::parseRegisterList(OperandVector &Operands) {
2693 MCAsmParser &Parser = getParser();
2694 SmallVector<unsigned, 10> Regs;
2695 unsigned RegNo;
2696 unsigned PrevReg = Mips::NoRegister;
2697 bool RegRange = false;
2698 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 8> TmpOperands;
2699
2700 if (Parser.getTok().isNot(AsmToken::Dollar))
2701 return MatchOperand_ParseFail;
2702
2703 SMLoc S = Parser.getTok().getLoc();
2704 while (parseAnyRegister(TmpOperands) == MatchOperand_Success) {
2705 SMLoc E = getLexer().getLoc();
2706 MipsOperand &Reg = static_cast<MipsOperand &>(*TmpOperands.back());
2707 RegNo = isGP64bit() ? Reg.getGPR64Reg() : Reg.getGPR32Reg();
2708 if (RegRange) {
2709 // Remove last register operand because registers from register range
2710 // should be inserted first.
2711 if (RegNo == Mips::RA) {
2712 Regs.push_back(RegNo);
2713 } else {
2714 unsigned TmpReg = PrevReg + 1;
2715 while (TmpReg <= RegNo) {
2716 if ((TmpReg < Mips::S0) || (TmpReg > Mips::S7)) {
2717 Error(E, "invalid register operand");
2718 return MatchOperand_ParseFail;
2719 }
2720
2721 PrevReg = TmpReg;
2722 Regs.push_back(TmpReg++);
2723 }
2724 }
2725
2726 RegRange = false;
2727 } else {
2728 if ((PrevReg == Mips::NoRegister) && (RegNo != Mips::S0) &&
2729 (RegNo != Mips::RA)) {
2730 Error(E, "$16 or $31 expected");
2731 return MatchOperand_ParseFail;
2732 } else if (((RegNo < Mips::S0) || (RegNo > Mips::S7)) &&
2733 (RegNo != Mips::FP) && (RegNo != Mips::RA)) {
2734 Error(E, "invalid register operand");
2735 return MatchOperand_ParseFail;
2736 } else if ((PrevReg != Mips::NoRegister) && (RegNo != PrevReg + 1) &&
2737 (RegNo != Mips::FP) && (RegNo != Mips::RA)) {
2738 Error(E, "consecutive register numbers expected");
2739 return MatchOperand_ParseFail;
2740 }
2741
2742 Regs.push_back(RegNo);
2743 }
2744
2745 if (Parser.getTok().is(AsmToken::Minus))
2746 RegRange = true;
2747
2748 if (!Parser.getTok().isNot(AsmToken::Minus) &&
2749 !Parser.getTok().isNot(AsmToken::Comma)) {
2750 Error(E, "',' or '-' expected");
2751 return MatchOperand_ParseFail;
2752 }
2753
2754 Lex(); // Consume comma or minus
2755 if (Parser.getTok().isNot(AsmToken::Dollar))
2756 break;
2757
2758 PrevReg = RegNo;
2759 }
2760
2761 SMLoc E = Parser.getTok().getLoc();
2762 Operands.push_back(MipsOperand::CreateRegList(Regs, S, E, *this));
2763 parseMemOperand(Operands);
2764 return MatchOperand_Success;
2765}
2766
Zoran Jovanovic2deca342014-12-16 14:59:10 +00002767MipsAsmParser::OperandMatchResultTy
2768MipsAsmParser::parseRegisterPair(OperandVector &Operands) {
2769 MCAsmParser &Parser = getParser();
2770
2771 SMLoc S = Parser.getTok().getLoc();
2772 if (parseAnyRegister(Operands) != MatchOperand_Success)
2773 return MatchOperand_ParseFail;
2774
2775 SMLoc E = Parser.getTok().getLoc();
2776 MipsOperand &Op = static_cast<MipsOperand &>(*Operands.back());
2777 unsigned Reg = Op.getGPR32Reg();
2778 Operands.pop_back();
2779 Operands.push_back(MipsOperand::CreateRegPair(Reg, S, E, *this));
2780 return MatchOperand_Success;
2781}
2782
Jack Carterdc1e35d2012-09-06 20:00:02 +00002783MCSymbolRefExpr::VariantKind MipsAsmParser::getVariantKind(StringRef Symbol) {
2784
Vladimir Medic4c299852013-11-06 11:27:05 +00002785 MCSymbolRefExpr::VariantKind VK =
2786 StringSwitch<MCSymbolRefExpr::VariantKind>(Symbol)
2787 .Case("hi", MCSymbolRefExpr::VK_Mips_ABS_HI)
2788 .Case("lo", MCSymbolRefExpr::VK_Mips_ABS_LO)
2789 .Case("gp_rel", MCSymbolRefExpr::VK_Mips_GPREL)
2790 .Case("call16", MCSymbolRefExpr::VK_Mips_GOT_CALL)
2791 .Case("got", MCSymbolRefExpr::VK_Mips_GOT)
2792 .Case("tlsgd", MCSymbolRefExpr::VK_Mips_TLSGD)
2793 .Case("tlsldm", MCSymbolRefExpr::VK_Mips_TLSLDM)
2794 .Case("dtprel_hi", MCSymbolRefExpr::VK_Mips_DTPREL_HI)
2795 .Case("dtprel_lo", MCSymbolRefExpr::VK_Mips_DTPREL_LO)
2796 .Case("gottprel", MCSymbolRefExpr::VK_Mips_GOTTPREL)
2797 .Case("tprel_hi", MCSymbolRefExpr::VK_Mips_TPREL_HI)
2798 .Case("tprel_lo", MCSymbolRefExpr::VK_Mips_TPREL_LO)
2799 .Case("got_disp", MCSymbolRefExpr::VK_Mips_GOT_DISP)
2800 .Case("got_page", MCSymbolRefExpr::VK_Mips_GOT_PAGE)
2801 .Case("got_ofst", MCSymbolRefExpr::VK_Mips_GOT_OFST)
2802 .Case("hi(%neg(%gp_rel", MCSymbolRefExpr::VK_Mips_GPOFF_HI)
2803 .Case("lo(%neg(%gp_rel", MCSymbolRefExpr::VK_Mips_GPOFF_LO)
Daniel Sandersa567da52014-03-31 15:15:02 +00002804 .Case("got_hi", MCSymbolRefExpr::VK_Mips_GOT_HI16)
2805 .Case("got_lo", MCSymbolRefExpr::VK_Mips_GOT_LO16)
2806 .Case("call_hi", MCSymbolRefExpr::VK_Mips_CALL_HI16)
2807 .Case("call_lo", MCSymbolRefExpr::VK_Mips_CALL_LO16)
2808 .Case("higher", MCSymbolRefExpr::VK_Mips_HIGHER)
2809 .Case("highest", MCSymbolRefExpr::VK_Mips_HIGHEST)
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +00002810 .Case("pcrel_hi", MCSymbolRefExpr::VK_Mips_PCREL_HI16)
2811 .Case("pcrel_lo", MCSymbolRefExpr::VK_Mips_PCREL_LO16)
Vladimir Medic4c299852013-11-06 11:27:05 +00002812 .Default(MCSymbolRefExpr::VK_None);
Jack Carterdc1e35d2012-09-06 20:00:02 +00002813
Matheus Almeida2852af82014-04-22 10:15:54 +00002814 assert(VK != MCSymbolRefExpr::VK_None);
Daniel Sandersa567da52014-03-31 15:15:02 +00002815
Jack Carterdc1e35d2012-09-06 20:00:02 +00002816 return VK;
2817}
Jack Cartera63b16a2012-09-07 00:23:42 +00002818
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002819/// Sometimes (i.e. load/stores) the operand may be followed immediately by
2820/// either this.
2821/// ::= '(', register, ')'
2822/// handle it before we iterate so we don't get tripped up by the lack of
2823/// a comma.
Toma Tabacu13964452014-09-04 13:23:44 +00002824bool MipsAsmParser::parseParenSuffix(StringRef Name, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002825 MCAsmParser &Parser = getParser();
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002826 if (getLexer().is(AsmToken::LParen)) {
2827 Operands.push_back(
2828 MipsOperand::CreateToken("(", getLexer().getLoc(), *this));
2829 Parser.Lex();
Toma Tabacu13964452014-09-04 13:23:44 +00002830 if (parseOperand(Operands, Name)) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002831 SMLoc Loc = getLexer().getLoc();
2832 Parser.eatToEndOfStatement();
2833 return Error(Loc, "unexpected token in argument list");
2834 }
2835 if (Parser.getTok().isNot(AsmToken::RParen)) {
2836 SMLoc Loc = getLexer().getLoc();
2837 Parser.eatToEndOfStatement();
2838 return Error(Loc, "unexpected token, expected ')'");
2839 }
2840 Operands.push_back(
2841 MipsOperand::CreateToken(")", getLexer().getLoc(), *this));
2842 Parser.Lex();
2843 }
2844 return false;
2845}
2846
2847/// Sometimes (i.e. in MSA) the operand may be followed immediately by
2848/// either one of these.
2849/// ::= '[', register, ']'
2850/// ::= '[', integer, ']'
2851/// handle it before we iterate so we don't get tripped up by the lack of
2852/// a comma.
Toma Tabacu13964452014-09-04 13:23:44 +00002853bool MipsAsmParser::parseBracketSuffix(StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00002854 OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002855 MCAsmParser &Parser = getParser();
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002856 if (getLexer().is(AsmToken::LBrac)) {
2857 Operands.push_back(
2858 MipsOperand::CreateToken("[", getLexer().getLoc(), *this));
2859 Parser.Lex();
Toma Tabacu13964452014-09-04 13:23:44 +00002860 if (parseOperand(Operands, Name)) {
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002861 SMLoc Loc = getLexer().getLoc();
2862 Parser.eatToEndOfStatement();
2863 return Error(Loc, "unexpected token in argument list");
2864 }
2865 if (Parser.getTok().isNot(AsmToken::RBrac)) {
2866 SMLoc Loc = getLexer().getLoc();
2867 Parser.eatToEndOfStatement();
2868 return Error(Loc, "unexpected token, expected ']'");
2869 }
2870 Operands.push_back(
2871 MipsOperand::CreateToken("]", getLexer().getLoc(), *this));
2872 Parser.Lex();
2873 }
2874 return false;
2875}
2876
David Blaikie960ea3f2014-06-08 16:18:35 +00002877bool MipsAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
2878 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002879 MCAsmParser &Parser = getParser();
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002880 DEBUG(dbgs() << "ParseInstruction\n");
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00002881
2882 // We have reached first instruction, module directive are now forbidden.
2883 getTargetStreamer().forbidModuleDirective();
2884
Vladimir Medic74593e62013-07-17 15:00:42 +00002885 // Check if we have valid mnemonic
Craig Topper690d8ea2013-07-24 07:33:14 +00002886 if (!mnemonicIsValid(Name, 0)) {
Vladimir Medic74593e62013-07-17 15:00:42 +00002887 Parser.eatToEndOfStatement();
Toma Tabacu65f10572014-09-16 15:00:52 +00002888 return Error(NameLoc, "unknown instruction");
Vladimir Medic74593e62013-07-17 15:00:42 +00002889 }
Vladimir Medic64828a12013-07-16 10:07:14 +00002890 // First operand in MCInst is instruction mnemonic.
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002891 Operands.push_back(MipsOperand::CreateToken(Name, NameLoc, *this));
Jack Carterb4dbc172012-09-05 23:34:03 +00002892
2893 // Read the remaining operands.
2894 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2895 // Read the first operand.
Toma Tabacu13964452014-09-04 13:23:44 +00002896 if (parseOperand(Operands, Name)) {
Jack Carterb4dbc172012-09-05 23:34:03 +00002897 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002898 Parser.eatToEndOfStatement();
Jack Carterb4dbc172012-09-05 23:34:03 +00002899 return Error(Loc, "unexpected token in argument list");
2900 }
Toma Tabacu13964452014-09-04 13:23:44 +00002901 if (getLexer().is(AsmToken::LBrac) && parseBracketSuffix(Name, Operands))
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002902 return true;
2903 // AFAIK, parenthesis suffixes are never on the first operand
Jack Carterb4dbc172012-09-05 23:34:03 +00002904
Jack Carterd0bd6422013-04-18 00:41:53 +00002905 while (getLexer().is(AsmToken::Comma)) {
2906 Parser.Lex(); // Eat the comma.
Jack Carterb4dbc172012-09-05 23:34:03 +00002907 // Parse and remember the operand.
Toma Tabacu13964452014-09-04 13:23:44 +00002908 if (parseOperand(Operands, Name)) {
Jack Carterb4dbc172012-09-05 23:34:03 +00002909 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002910 Parser.eatToEndOfStatement();
Jack Carterb4dbc172012-09-05 23:34:03 +00002911 return Error(Loc, "unexpected token in argument list");
2912 }
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002913 // Parse bracket and parenthesis suffixes before we iterate
2914 if (getLexer().is(AsmToken::LBrac)) {
Toma Tabacu13964452014-09-04 13:23:44 +00002915 if (parseBracketSuffix(Name, Operands))
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002916 return true;
2917 } else if (getLexer().is(AsmToken::LParen) &&
Toma Tabacu13964452014-09-04 13:23:44 +00002918 parseParenSuffix(Name, Operands))
Daniel Sandersb50ccf82014-04-01 10:35:28 +00002919 return true;
Jack Carterb4dbc172012-09-05 23:34:03 +00002920 }
2921 }
Jack Carterb4dbc172012-09-05 23:34:03 +00002922 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2923 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002924 Parser.eatToEndOfStatement();
Jack Carterb4dbc172012-09-05 23:34:03 +00002925 return Error(Loc, "unexpected token in argument list");
2926 }
Jack Carterd0bd6422013-04-18 00:41:53 +00002927 Parser.Lex(); // Consume the EndOfStatement.
Jack Carterb4dbc172012-09-05 23:34:03 +00002928 return false;
Rafael Espindola870c4e92012-01-11 03:56:41 +00002929}
2930
Daniel Sandersc7dbc632014-07-08 10:11:38 +00002931bool MipsAsmParser::reportParseError(Twine ErrorMsg) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002932 MCAsmParser &Parser = getParser();
Jack Carterd0bd6422013-04-18 00:41:53 +00002933 SMLoc Loc = getLexer().getLoc();
2934 Parser.eatToEndOfStatement();
2935 return Error(Loc, ErrorMsg);
Jack Carter0b744b32012-10-04 02:29:46 +00002936}
2937
Daniel Sandersc7dbc632014-07-08 10:11:38 +00002938bool MipsAsmParser::reportParseError(SMLoc Loc, Twine ErrorMsg) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +00002939 return Error(Loc, ErrorMsg);
2940}
2941
Jack Carter0b744b32012-10-04 02:29:46 +00002942bool MipsAsmParser::parseSetNoAtDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002943 MCAsmParser &Parser = getParser();
Jack Carterd0bd6422013-04-18 00:41:53 +00002944 // Line should look like: ".set noat".
2945 // set at reg to 0.
Toma Tabacu9db22db2014-09-09 10:15:38 +00002946 AssemblerOptions.back()->setATReg(0);
Jack Carter0b744b32012-10-04 02:29:46 +00002947 // eat noat
2948 Parser.Lex();
Jack Carterd0bd6422013-04-18 00:41:53 +00002949 // If this is not the end of the statement, report an error.
Jack Carter0b744b32012-10-04 02:29:46 +00002950 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00002951 reportParseError("unexpected token, expected end of statement");
Jack Carter0b744b32012-10-04 02:29:46 +00002952 return false;
2953 }
Jack Carterd0bd6422013-04-18 00:41:53 +00002954 Parser.Lex(); // Consume the EndOfStatement.
Jack Carter0b744b32012-10-04 02:29:46 +00002955 return false;
2956}
Jack Carterd0bd6422013-04-18 00:41:53 +00002957
Jack Carter0b744b32012-10-04 02:29:46 +00002958bool MipsAsmParser::parseSetAtDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002959 MCAsmParser &Parser = getParser();
Jack Carterd0bd6422013-04-18 00:41:53 +00002960 // Line can be .set at - defaults to $1
Jack Carter0b744b32012-10-04 02:29:46 +00002961 // or .set at=$reg
Jack Carter1ac53222013-02-20 23:11:17 +00002962 int AtRegNo;
Jack Carter0b744b32012-10-04 02:29:46 +00002963 getParser().Lex();
2964 if (getLexer().is(AsmToken::EndOfStatement)) {
Toma Tabacu9db22db2014-09-09 10:15:38 +00002965 AssemblerOptions.back()->setATReg(1);
Jack Carterd0bd6422013-04-18 00:41:53 +00002966 Parser.Lex(); // Consume the EndOfStatement.
Jack Carter0b744b32012-10-04 02:29:46 +00002967 return false;
2968 } else if (getLexer().is(AsmToken::Equal)) {
Jack Carterd0bd6422013-04-18 00:41:53 +00002969 getParser().Lex(); // Eat the '='.
Jack Carter0b744b32012-10-04 02:29:46 +00002970 if (getLexer().isNot(AsmToken::Dollar)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00002971 reportParseError("unexpected token, expected dollar sign '$'");
Jack Carter0b744b32012-10-04 02:29:46 +00002972 return false;
2973 }
Jack Carterd0bd6422013-04-18 00:41:53 +00002974 Parser.Lex(); // Eat the '$'.
Jack Carter1ac53222013-02-20 23:11:17 +00002975 const AsmToken &Reg = Parser.getTok();
2976 if (Reg.is(AsmToken::Identifier)) {
2977 AtRegNo = matchCPURegisterName(Reg.getIdentifier());
2978 } else if (Reg.is(AsmToken::Integer)) {
2979 AtRegNo = Reg.getIntVal();
2980 } else {
Toma Tabacu65f10572014-09-16 15:00:52 +00002981 reportParseError("unexpected token, expected identifier or integer");
Jack Carter0b744b32012-10-04 02:29:46 +00002982 return false;
2983 }
Jack Carter1ac53222013-02-20 23:11:17 +00002984
Daniel Sanders71a89d922014-03-25 13:01:06 +00002985 if (AtRegNo < 0 || AtRegNo > 31) {
Jack Carter1ac53222013-02-20 23:11:17 +00002986 reportParseError("unexpected token in statement");
2987 return false;
2988 }
2989
Toma Tabacu9db22db2014-09-09 10:15:38 +00002990 if (!AssemblerOptions.back()->setATReg(AtRegNo)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00002991 reportParseError("invalid register");
Jack Carter0b744b32012-10-04 02:29:46 +00002992 return false;
2993 }
Jack Carterd0bd6422013-04-18 00:41:53 +00002994 getParser().Lex(); // Eat the register.
Jack Carter0b744b32012-10-04 02:29:46 +00002995
2996 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00002997 reportParseError("unexpected token, expected end of statement");
Jack Carter0b744b32012-10-04 02:29:46 +00002998 return false;
Jack Carterd0bd6422013-04-18 00:41:53 +00002999 }
3000 Parser.Lex(); // Consume the EndOfStatement.
Jack Carter0b744b32012-10-04 02:29:46 +00003001 return false;
3002 } else {
3003 reportParseError("unexpected token in statement");
3004 return false;
3005 }
3006}
3007
3008bool MipsAsmParser::parseSetReorderDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003009 MCAsmParser &Parser = getParser();
Jack Carter0b744b32012-10-04 02:29:46 +00003010 Parser.Lex();
Jack Carterd0bd6422013-04-18 00:41:53 +00003011 // If this is not the end of the statement, report an error.
Jack Carter0b744b32012-10-04 02:29:46 +00003012 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003013 reportParseError("unexpected token, expected end of statement");
Jack Carter0b744b32012-10-04 02:29:46 +00003014 return false;
3015 }
Toma Tabacu9db22db2014-09-09 10:15:38 +00003016 AssemblerOptions.back()->setReorder();
Matheus Almeida64459d22014-03-10 13:21:10 +00003017 getTargetStreamer().emitDirectiveSetReorder();
Jack Carterd0bd6422013-04-18 00:41:53 +00003018 Parser.Lex(); // Consume the EndOfStatement.
Jack Carter0b744b32012-10-04 02:29:46 +00003019 return false;
3020}
3021
3022bool MipsAsmParser::parseSetNoReorderDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003023 MCAsmParser &Parser = getParser();
Jack Carterd0bd6422013-04-18 00:41:53 +00003024 Parser.Lex();
3025 // If this is not the end of the statement, report an error.
3026 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003027 reportParseError("unexpected token, expected end of statement");
Jack Carter0b744b32012-10-04 02:29:46 +00003028 return false;
Jack Carterd0bd6422013-04-18 00:41:53 +00003029 }
Toma Tabacu9db22db2014-09-09 10:15:38 +00003030 AssemblerOptions.back()->setNoReorder();
Rafael Espindolacb1953f2014-01-26 06:57:13 +00003031 getTargetStreamer().emitDirectiveSetNoReorder();
Jack Carterd0bd6422013-04-18 00:41:53 +00003032 Parser.Lex(); // Consume the EndOfStatement.
3033 return false;
Jack Carter0b744b32012-10-04 02:29:46 +00003034}
3035
3036bool MipsAsmParser::parseSetMacroDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003037 MCAsmParser &Parser = getParser();
Jack Carter0b744b32012-10-04 02:29:46 +00003038 Parser.Lex();
Jack Carterd0bd6422013-04-18 00:41:53 +00003039 // If this is not the end of the statement, report an error.
Jack Carter0b744b32012-10-04 02:29:46 +00003040 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003041 reportParseError("unexpected token, expected end of statement");
Jack Carter0b744b32012-10-04 02:29:46 +00003042 return false;
3043 }
Toma Tabacu9db22db2014-09-09 10:15:38 +00003044 AssemblerOptions.back()->setMacro();
Jack Carterd0bd6422013-04-18 00:41:53 +00003045 Parser.Lex(); // Consume the EndOfStatement.
Jack Carter0b744b32012-10-04 02:29:46 +00003046 return false;
3047}
3048
3049bool MipsAsmParser::parseSetNoMacroDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003050 MCAsmParser &Parser = getParser();
Jack Carter0b744b32012-10-04 02:29:46 +00003051 Parser.Lex();
Jack Carterd0bd6422013-04-18 00:41:53 +00003052 // If this is not the end of the statement, report an error.
Jack Carter0b744b32012-10-04 02:29:46 +00003053 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003054 reportParseError("unexpected token, expected end of statement");
Jack Carter0b744b32012-10-04 02:29:46 +00003055 return false;
3056 }
Toma Tabacu9db22db2014-09-09 10:15:38 +00003057 if (AssemblerOptions.back()->isReorder()) {
Jack Carter0b744b32012-10-04 02:29:46 +00003058 reportParseError("`noreorder' must be set before `nomacro'");
3059 return false;
3060 }
Toma Tabacu9db22db2014-09-09 10:15:38 +00003061 AssemblerOptions.back()->setNoMacro();
Jack Carterd0bd6422013-04-18 00:41:53 +00003062 Parser.Lex(); // Consume the EndOfStatement.
Jack Carter0b744b32012-10-04 02:29:46 +00003063 return false;
3064}
Jack Carterd76b2372013-03-21 21:44:16 +00003065
Daniel Sanders44934432014-08-07 12:03:36 +00003066bool MipsAsmParser::parseSetMsaDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003067 MCAsmParser &Parser = getParser();
Daniel Sanders44934432014-08-07 12:03:36 +00003068 Parser.Lex();
3069
3070 // If this is not the end of the statement, report an error.
3071 if (getLexer().isNot(AsmToken::EndOfStatement))
Toma Tabacu65f10572014-09-16 15:00:52 +00003072 return reportParseError("unexpected token, expected end of statement");
Daniel Sanders44934432014-08-07 12:03:36 +00003073
3074 setFeatureBits(Mips::FeatureMSA, "msa");
3075 getTargetStreamer().emitDirectiveSetMsa();
3076 return false;
3077}
3078
3079bool MipsAsmParser::parseSetNoMsaDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003080 MCAsmParser &Parser = getParser();
Daniel Sanders44934432014-08-07 12:03:36 +00003081 Parser.Lex();
3082
3083 // If this is not the end of the statement, report an error.
3084 if (getLexer().isNot(AsmToken::EndOfStatement))
Toma Tabacu65f10572014-09-16 15:00:52 +00003085 return reportParseError("unexpected token, expected end of statement");
Daniel Sanders44934432014-08-07 12:03:36 +00003086
3087 clearFeatureBits(Mips::FeatureMSA, "msa");
3088 getTargetStreamer().emitDirectiveSetNoMsa();
3089 return false;
3090}
3091
Toma Tabacu351b2fe2014-09-17 09:01:54 +00003092bool MipsAsmParser::parseSetNoDspDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003093 MCAsmParser &Parser = getParser();
Toma Tabacu351b2fe2014-09-17 09:01:54 +00003094 Parser.Lex(); // Eat "nodsp".
3095
3096 // If this is not the end of the statement, report an error.
3097 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3098 reportParseError("unexpected token, expected end of statement");
3099 return false;
3100 }
3101
3102 clearFeatureBits(Mips::FeatureDSP, "dsp");
3103 getTargetStreamer().emitDirectiveSetNoDsp();
3104 return false;
3105}
3106
Toma Tabacucc2502d2014-11-04 17:18:07 +00003107bool MipsAsmParser::parseSetMips16Directive() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003108 MCAsmParser &Parser = getParser();
Toma Tabacucc2502d2014-11-04 17:18:07 +00003109 Parser.Lex(); // Eat "mips16".
3110
Jack Carter39536722014-01-22 23:08:42 +00003111 // If this is not the end of the statement, report an error.
3112 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003113 reportParseError("unexpected token, expected end of statement");
Jack Carter39536722014-01-22 23:08:42 +00003114 return false;
3115 }
Toma Tabacucc2502d2014-11-04 17:18:07 +00003116
3117 setFeatureBits(Mips::FeatureMips16, "mips16");
3118 getTargetStreamer().emitDirectiveSetMips16();
3119 Parser.Lex(); // Consume the EndOfStatement.
3120 return false;
3121}
3122
3123bool MipsAsmParser::parseSetNoMips16Directive() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003124 MCAsmParser &Parser = getParser();
Toma Tabacucc2502d2014-11-04 17:18:07 +00003125 Parser.Lex(); // Eat "nomips16".
3126
3127 // If this is not the end of the statement, report an error.
3128 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3129 reportParseError("unexpected token, expected end of statement");
3130 return false;
3131 }
3132
3133 clearFeatureBits(Mips::FeatureMips16, "mips16");
3134 getTargetStreamer().emitDirectiveSetNoMips16();
Jack Carter39536722014-01-22 23:08:42 +00003135 Parser.Lex(); // Consume the EndOfStatement.
3136 return false;
3137}
3138
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003139bool MipsAsmParser::parseSetFpDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003140 MCAsmParser &Parser = getParser();
Daniel Sanders7e527422014-07-10 13:38:23 +00003141 MipsABIFlagsSection::FpABIKind FpAbiVal;
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003142 // Line can be: .set fp=32
3143 // .set fp=xx
3144 // .set fp=64
3145 Parser.Lex(); // Eat fp token
3146 AsmToken Tok = Parser.getTok();
3147 if (Tok.isNot(AsmToken::Equal)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003148 reportParseError("unexpected token, expected equals sign '='");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003149 return false;
3150 }
3151 Parser.Lex(); // Eat '=' token.
3152 Tok = Parser.getTok();
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003153
3154 if (!parseFpABIValue(FpAbiVal, ".set"))
3155 return false;
3156
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003157 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003158 reportParseError("unexpected token, expected end of statement");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003159 return false;
3160 }
Daniel Sanders7e527422014-07-10 13:38:23 +00003161 getTargetStreamer().emitDirectiveSetFp(FpAbiVal);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003162 Parser.Lex(); // Consume the EndOfStatement.
3163 return false;
3164}
3165
Toma Tabacu9db22db2014-09-09 10:15:38 +00003166bool MipsAsmParser::parseSetPopDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003167 MCAsmParser &Parser = getParser();
Toma Tabacu9db22db2014-09-09 10:15:38 +00003168 SMLoc Loc = getLexer().getLoc();
3169
3170 Parser.Lex();
3171 if (getLexer().isNot(AsmToken::EndOfStatement))
3172 return reportParseError("unexpected token, expected end of statement");
3173
3174 // Always keep an element on the options "stack" to prevent the user
3175 // from changing the initial options. This is how we remember them.
3176 if (AssemblerOptions.size() == 2)
3177 return reportParseError(Loc, ".set pop with no .set push");
3178
3179 AssemblerOptions.pop_back();
3180 setAvailableFeatures(AssemblerOptions.back()->getFeatures());
3181
3182 getTargetStreamer().emitDirectiveSetPop();
3183 return false;
3184}
3185
3186bool MipsAsmParser::parseSetPushDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003187 MCAsmParser &Parser = getParser();
Toma Tabacu9db22db2014-09-09 10:15:38 +00003188 Parser.Lex();
3189 if (getLexer().isNot(AsmToken::EndOfStatement))
3190 return reportParseError("unexpected token, expected end of statement");
3191
3192 // Create a copy of the current assembler options environment and push it.
Craig Topperfec61ef2014-09-12 05:17:20 +00003193 AssemblerOptions.push_back(
3194 make_unique<MipsAssemblerOptions>(AssemblerOptions.back().get()));
Toma Tabacu9db22db2014-09-09 10:15:38 +00003195
3196 getTargetStreamer().emitDirectiveSetPush();
3197 return false;
3198}
3199
Jack Carterd76b2372013-03-21 21:44:16 +00003200bool MipsAsmParser::parseSetAssignment() {
3201 StringRef Name;
3202 const MCExpr *Value;
Rafael Espindola961d4692014-11-11 05:18:41 +00003203 MCAsmParser &Parser = getParser();
Jack Carterd76b2372013-03-21 21:44:16 +00003204
3205 if (Parser.parseIdentifier(Name))
3206 reportParseError("expected identifier after .set");
3207
3208 if (getLexer().isNot(AsmToken::Comma))
Toma Tabacu65f10572014-09-16 15:00:52 +00003209 return reportParseError("unexpected token, expected comma");
Jack Carterb5cf5902013-04-17 00:18:04 +00003210 Lex(); // Eat comma
Jack Carterd76b2372013-03-21 21:44:16 +00003211
Jack Carter3b2c96e2014-01-22 23:31:38 +00003212 if (Parser.parseExpression(Value))
Jack Carter02593002013-05-28 22:21:05 +00003213 return reportParseError("expected valid expression after comma");
Jack Carterd76b2372013-03-21 21:44:16 +00003214
Jack Carterd0bd6422013-04-18 00:41:53 +00003215 // Check if the Name already exists as a symbol.
Jack Carterd76b2372013-03-21 21:44:16 +00003216 MCSymbol *Sym = getContext().LookupSymbol(Name);
Jack Carterd0bd6422013-04-18 00:41:53 +00003217 if (Sym)
Jack Carterd76b2372013-03-21 21:44:16 +00003218 return reportParseError("symbol already defined");
Jack Carterd76b2372013-03-21 21:44:16 +00003219 Sym = getContext().GetOrCreateSymbol(Name);
3220 Sym->setVariableValue(Value);
3221
3222 return false;
3223}
Jack Carterd0bd6422013-04-18 00:41:53 +00003224
Toma Tabacu26647792014-09-09 12:52:14 +00003225bool MipsAsmParser::parseSetMips0Directive() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003226 MCAsmParser &Parser = getParser();
Toma Tabacu26647792014-09-09 12:52:14 +00003227 Parser.Lex();
3228 if (getLexer().isNot(AsmToken::EndOfStatement))
3229 return reportParseError("unexpected token, expected end of statement");
3230
3231 // Reset assembler options to their initial values.
3232 setAvailableFeatures(AssemblerOptions.front()->getFeatures());
3233 AssemblerOptions.back()->setFeatures(AssemblerOptions.front()->getFeatures());
3234
3235 getTargetStreamer().emitDirectiveSetMips0();
3236 return false;
3237}
3238
Toma Tabacu85618b32014-08-19 14:22:52 +00003239bool MipsAsmParser::parseSetArchDirective() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003240 MCAsmParser &Parser = getParser();
Toma Tabacu85618b32014-08-19 14:22:52 +00003241 Parser.Lex();
3242 if (getLexer().isNot(AsmToken::Equal))
3243 return reportParseError("unexpected token, expected equals sign");
3244
3245 Parser.Lex();
3246 StringRef Arch;
3247 if (Parser.parseIdentifier(Arch))
3248 return reportParseError("expected arch identifier");
3249
3250 StringRef ArchFeatureName =
3251 StringSwitch<StringRef>(Arch)
3252 .Case("mips1", "mips1")
3253 .Case("mips2", "mips2")
3254 .Case("mips3", "mips3")
3255 .Case("mips4", "mips4")
3256 .Case("mips5", "mips5")
3257 .Case("mips32", "mips32")
3258 .Case("mips32r2", "mips32r2")
3259 .Case("mips32r6", "mips32r6")
3260 .Case("mips64", "mips64")
3261 .Case("mips64r2", "mips64r2")
3262 .Case("mips64r6", "mips64r6")
3263 .Case("cnmips", "cnmips")
3264 .Case("r4000", "mips3") // This is an implementation of Mips3.
3265 .Default("");
3266
3267 if (ArchFeatureName.empty())
3268 return reportParseError("unsupported architecture");
3269
3270 selectArch(ArchFeatureName);
3271 getTargetStreamer().emitDirectiveSetArch(Arch);
3272 return false;
3273}
3274
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003275bool MipsAsmParser::parseSetFeature(uint64_t Feature) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003276 MCAsmParser &Parser = getParser();
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003277 Parser.Lex();
3278 if (getLexer().isNot(AsmToken::EndOfStatement))
Toma Tabacu65f10572014-09-16 15:00:52 +00003279 return reportParseError("unexpected token, expected end of statement");
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003280
Matheus Almeida2852af82014-04-22 10:15:54 +00003281 switch (Feature) {
3282 default:
3283 llvm_unreachable("Unimplemented feature");
3284 case Mips::FeatureDSP:
3285 setFeatureBits(Mips::FeatureDSP, "dsp");
3286 getTargetStreamer().emitDirectiveSetDsp();
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003287 break;
Matheus Almeida2852af82014-04-22 10:15:54 +00003288 case Mips::FeatureMicroMips:
3289 getTargetStreamer().emitDirectiveSetMicroMips();
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003290 break;
Daniel Sandersf0df2212014-08-04 12:20:00 +00003291 case Mips::FeatureMips1:
3292 selectArch("mips1");
3293 getTargetStreamer().emitDirectiveSetMips1();
3294 break;
3295 case Mips::FeatureMips2:
3296 selectArch("mips2");
3297 getTargetStreamer().emitDirectiveSetMips2();
3298 break;
3299 case Mips::FeatureMips3:
3300 selectArch("mips3");
3301 getTargetStreamer().emitDirectiveSetMips3();
3302 break;
3303 case Mips::FeatureMips4:
3304 selectArch("mips4");
3305 getTargetStreamer().emitDirectiveSetMips4();
3306 break;
3307 case Mips::FeatureMips5:
3308 selectArch("mips5");
3309 getTargetStreamer().emitDirectiveSetMips5();
3310 break;
3311 case Mips::FeatureMips32:
3312 selectArch("mips32");
3313 getTargetStreamer().emitDirectiveSetMips32();
3314 break;
Matheus Almeida2852af82014-04-22 10:15:54 +00003315 case Mips::FeatureMips32r2:
Daniel Sandersf0df2212014-08-04 12:20:00 +00003316 selectArch("mips32r2");
Matheus Almeida2852af82014-04-22 10:15:54 +00003317 getTargetStreamer().emitDirectiveSetMips32R2();
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003318 break;
Daniel Sandersf0df2212014-08-04 12:20:00 +00003319 case Mips::FeatureMips32r6:
3320 selectArch("mips32r6");
3321 getTargetStreamer().emitDirectiveSetMips32R6();
3322 break;
Matheus Almeida2852af82014-04-22 10:15:54 +00003323 case Mips::FeatureMips64:
Daniel Sandersf0df2212014-08-04 12:20:00 +00003324 selectArch("mips64");
Matheus Almeida2852af82014-04-22 10:15:54 +00003325 getTargetStreamer().emitDirectiveSetMips64();
Matheus Almeida3b9c63d2014-03-26 15:14:32 +00003326 break;
Matheus Almeida2852af82014-04-22 10:15:54 +00003327 case Mips::FeatureMips64r2:
Daniel Sandersf0df2212014-08-04 12:20:00 +00003328 selectArch("mips64r2");
Matheus Almeida2852af82014-04-22 10:15:54 +00003329 getTargetStreamer().emitDirectiveSetMips64R2();
Matheus Almeidaa2cd0092014-03-26 14:52:22 +00003330 break;
Daniel Sandersf0df2212014-08-04 12:20:00 +00003331 case Mips::FeatureMips64r6:
3332 selectArch("mips64r6");
3333 getTargetStreamer().emitDirectiveSetMips64R6();
3334 break;
Matheus Almeidafe1e39d2014-03-26 14:26:27 +00003335 }
3336 return false;
3337}
3338
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003339bool MipsAsmParser::eatComma(StringRef ErrorStr) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003340 MCAsmParser &Parser = getParser();
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003341 if (getLexer().isNot(AsmToken::Comma)) {
3342 SMLoc Loc = getLexer().getLoc();
3343 Parser.eatToEndOfStatement();
3344 return Error(Loc, ErrorStr);
3345 }
3346
Matheus Almeida2852af82014-04-22 10:15:54 +00003347 Parser.Lex(); // Eat the comma.
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003348 return true;
3349}
3350
Toma Tabacuc4c202a2014-10-01 14:53:19 +00003351bool MipsAsmParser::parseDirectiveCpLoad(SMLoc Loc) {
Toma Tabacu9db22db2014-09-09 10:15:38 +00003352 if (AssemblerOptions.back()->isReorder())
Toma Tabacudde4c462014-11-06 10:02:45 +00003353 Warning(Loc, ".cpload should be inside a noreorder section");
Matheus Almeida525bc4f2014-04-30 11:28:42 +00003354
Toma Tabacudde4c462014-11-06 10:02:45 +00003355 if (inMips16Mode()) {
3356 reportParseError(".cpload is not supported in Mips16 mode");
3357 return false;
3358 }
Matheus Almeida525bc4f2014-04-30 11:28:42 +00003359
David Blaikie960ea3f2014-06-08 16:18:35 +00003360 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Reg;
Toma Tabacu13964452014-09-04 13:23:44 +00003361 OperandMatchResultTy ResTy = parseAnyRegister(Reg);
Matheus Almeida525bc4f2014-04-30 11:28:42 +00003362 if (ResTy == MatchOperand_NoMatch || ResTy == MatchOperand_ParseFail) {
3363 reportParseError("expected register containing function address");
3364 return false;
3365 }
3366
David Blaikie960ea3f2014-06-08 16:18:35 +00003367 MipsOperand &RegOpnd = static_cast<MipsOperand &>(*Reg[0]);
3368 if (!RegOpnd.isGPRAsmReg()) {
3369 reportParseError(RegOpnd.getStartLoc(), "invalid register");
Matheus Almeida525bc4f2014-04-30 11:28:42 +00003370 return false;
3371 }
3372
Toma Tabacudde4c462014-11-06 10:02:45 +00003373 // If this is not the end of the statement, report an error.
3374 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3375 reportParseError("unexpected token, expected end of statement");
3376 return false;
3377 }
3378
Toma Tabacuc4c202a2014-10-01 14:53:19 +00003379 getTargetStreamer().emitDirectiveCpLoad(RegOpnd.getGPR32Reg());
Matheus Almeida525bc4f2014-04-30 11:28:42 +00003380 return false;
3381}
3382
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003383bool MipsAsmParser::parseDirectiveCPSetup() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003384 MCAsmParser &Parser = getParser();
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003385 unsigned FuncReg;
3386 unsigned Save;
3387 bool SaveIsReg = true;
3388
Matheus Almeida7e815762014-06-18 13:08:59 +00003389 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> TmpReg;
Toma Tabacu13964452014-09-04 13:23:44 +00003390 OperandMatchResultTy ResTy = parseAnyRegister(TmpReg);
Matheus Almeida7e815762014-06-18 13:08:59 +00003391 if (ResTy == MatchOperand_NoMatch) {
3392 reportParseError("expected register containing function address");
3393 Parser.eatToEndOfStatement();
3394 return false;
3395 }
3396
3397 MipsOperand &FuncRegOpnd = static_cast<MipsOperand &>(*TmpReg[0]);
3398 if (!FuncRegOpnd.isGPRAsmReg()) {
3399 reportParseError(FuncRegOpnd.getStartLoc(), "invalid register");
3400 Parser.eatToEndOfStatement();
3401 return false;
3402 }
3403
3404 FuncReg = FuncRegOpnd.getGPR32Reg();
3405 TmpReg.clear();
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003406
Toma Tabacu65f10572014-09-16 15:00:52 +00003407 if (!eatComma("unexpected token, expected comma"))
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003408 return true;
3409
Toma Tabacu13964452014-09-04 13:23:44 +00003410 ResTy = parseAnyRegister(TmpReg);
Matheus Almeida7e815762014-06-18 13:08:59 +00003411 if (ResTy == MatchOperand_NoMatch) {
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003412 const AsmToken &Tok = Parser.getTok();
3413 if (Tok.is(AsmToken::Integer)) {
3414 Save = Tok.getIntVal();
3415 SaveIsReg = false;
3416 Parser.Lex();
Matheus Almeida7e815762014-06-18 13:08:59 +00003417 } else {
3418 reportParseError("expected save register or stack offset");
3419 Parser.eatToEndOfStatement();
3420 return false;
3421 }
3422 } else {
3423 MipsOperand &SaveOpnd = static_cast<MipsOperand &>(*TmpReg[0]);
3424 if (!SaveOpnd.isGPRAsmReg()) {
3425 reportParseError(SaveOpnd.getStartLoc(), "invalid register");
3426 Parser.eatToEndOfStatement();
3427 return false;
3428 }
3429 Save = SaveOpnd.getGPR32Reg();
3430 }
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003431
Toma Tabacu65f10572014-09-16 15:00:52 +00003432 if (!eatComma("unexpected token, expected comma"))
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003433 return true;
3434
3435 StringRef Name;
3436 if (Parser.parseIdentifier(Name))
3437 reportParseError("expected identifier");
3438 MCSymbol *Sym = getContext().GetOrCreateSymbol(Name);
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003439
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00003440 getTargetStreamer().emitDirectiveCpsetup(FuncReg, Save, *Sym, SaveIsReg);
Daniel Sanders5bce5f62014-03-27 13:52:53 +00003441 return false;
3442}
3443
Matheus Almeida0051f2d2014-04-16 15:48:55 +00003444bool MipsAsmParser::parseDirectiveNaN() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003445 MCAsmParser &Parser = getParser();
Matheus Almeida0051f2d2014-04-16 15:48:55 +00003446 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3447 const AsmToken &Tok = Parser.getTok();
3448
3449 if (Tok.getString() == "2008") {
3450 Parser.Lex();
3451 getTargetStreamer().emitDirectiveNaN2008();
3452 return false;
3453 } else if (Tok.getString() == "legacy") {
3454 Parser.Lex();
3455 getTargetStreamer().emitDirectiveNaNLegacy();
3456 return false;
3457 }
3458 }
3459 // If we don't recognize the option passed to the .nan
3460 // directive (e.g. no option or unknown option), emit an error.
3461 reportParseError("invalid option in .nan directive");
3462 return false;
3463}
3464
Jack Carter0b744b32012-10-04 02:29:46 +00003465bool MipsAsmParser::parseDirectiveSet() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003466 MCAsmParser &Parser = getParser();
Jack Carterd0bd6422013-04-18 00:41:53 +00003467 // Get the next token.
Jack Carter0b744b32012-10-04 02:29:46 +00003468 const AsmToken &Tok = Parser.getTok();
3469
3470 if (Tok.getString() == "noat") {
3471 return parseSetNoAtDirective();
3472 } else if (Tok.getString() == "at") {
3473 return parseSetAtDirective();
Toma Tabacu85618b32014-08-19 14:22:52 +00003474 } else if (Tok.getString() == "arch") {
3475 return parseSetArchDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003476 } else if (Tok.getString() == "fp") {
3477 return parseSetFpDirective();
Toma Tabacu9db22db2014-09-09 10:15:38 +00003478 } else if (Tok.getString() == "pop") {
3479 return parseSetPopDirective();
3480 } else if (Tok.getString() == "push") {
3481 return parseSetPushDirective();
Jack Carter0b744b32012-10-04 02:29:46 +00003482 } else if (Tok.getString() == "reorder") {
3483 return parseSetReorderDirective();
3484 } else if (Tok.getString() == "noreorder") {
3485 return parseSetNoReorderDirective();
3486 } else if (Tok.getString() == "macro") {
3487 return parseSetMacroDirective();
3488 } else if (Tok.getString() == "nomacro") {
3489 return parseSetNoMacroDirective();
Jack Carter39536722014-01-22 23:08:42 +00003490 } else if (Tok.getString() == "mips16") {
Toma Tabacucc2502d2014-11-04 17:18:07 +00003491 return parseSetMips16Directive();
Jack Carter0b744b32012-10-04 02:29:46 +00003492 } else if (Tok.getString() == "nomips16") {
Jack Carter39536722014-01-22 23:08:42 +00003493 return parseSetNoMips16Directive();
Jack Carter0b744b32012-10-04 02:29:46 +00003494 } else if (Tok.getString() == "nomicromips") {
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +00003495 getTargetStreamer().emitDirectiveSetNoMicroMips();
3496 Parser.eatToEndOfStatement();
3497 return false;
3498 } else if (Tok.getString() == "micromips") {
Matheus Almeida2852af82014-04-22 10:15:54 +00003499 return parseSetFeature(Mips::FeatureMicroMips);
Toma Tabacu26647792014-09-09 12:52:14 +00003500 } else if (Tok.getString() == "mips0") {
3501 return parseSetMips0Directive();
Daniel Sandersf0df2212014-08-04 12:20:00 +00003502 } else if (Tok.getString() == "mips1") {
3503 return parseSetFeature(Mips::FeatureMips1);
3504 } else if (Tok.getString() == "mips2") {
3505 return parseSetFeature(Mips::FeatureMips2);
3506 } else if (Tok.getString() == "mips3") {
3507 return parseSetFeature(Mips::FeatureMips3);
3508 } else if (Tok.getString() == "mips4") {
3509 return parseSetFeature(Mips::FeatureMips4);
3510 } else if (Tok.getString() == "mips5") {
3511 return parseSetFeature(Mips::FeatureMips5);
3512 } else if (Tok.getString() == "mips32") {
3513 return parseSetFeature(Mips::FeatureMips32);
Vladimir Medic615b26e2014-03-04 09:54:09 +00003514 } else if (Tok.getString() == "mips32r2") {
Matheus Almeida2852af82014-04-22 10:15:54 +00003515 return parseSetFeature(Mips::FeatureMips32r2);
Daniel Sandersf0df2212014-08-04 12:20:00 +00003516 } else if (Tok.getString() == "mips32r6") {
3517 return parseSetFeature(Mips::FeatureMips32r6);
Matheus Almeida3b9c63d2014-03-26 15:14:32 +00003518 } else if (Tok.getString() == "mips64") {
Matheus Almeida2852af82014-04-22 10:15:54 +00003519 return parseSetFeature(Mips::FeatureMips64);
Matheus Almeidaa2cd0092014-03-26 14:52:22 +00003520 } else if (Tok.getString() == "mips64r2") {
Matheus Almeida2852af82014-04-22 10:15:54 +00003521 return parseSetFeature(Mips::FeatureMips64r2);
Daniel Sandersf0df2212014-08-04 12:20:00 +00003522 } else if (Tok.getString() == "mips64r6") {
3523 return parseSetFeature(Mips::FeatureMips64r6);
Vladimir Medic27c398e2014-03-05 11:05:09 +00003524 } else if (Tok.getString() == "dsp") {
Matheus Almeida2852af82014-04-22 10:15:54 +00003525 return parseSetFeature(Mips::FeatureDSP);
Toma Tabacu351b2fe2014-09-17 09:01:54 +00003526 } else if (Tok.getString() == "nodsp") {
3527 return parseSetNoDspDirective();
Daniel Sanders44934432014-08-07 12:03:36 +00003528 } else if (Tok.getString() == "msa") {
3529 return parseSetMsaDirective();
3530 } else if (Tok.getString() == "nomsa") {
3531 return parseSetNoMsaDirective();
Jack Carterd76b2372013-03-21 21:44:16 +00003532 } else {
Jack Carterd0bd6422013-04-18 00:41:53 +00003533 // It is just an identifier, look for an assignment.
Jack Carterd76b2372013-03-21 21:44:16 +00003534 parseSetAssignment();
3535 return false;
Jack Carter0b744b32012-10-04 02:29:46 +00003536 }
Jack Carter07c818d2013-01-25 01:31:34 +00003537
Jack Carter0b744b32012-10-04 02:29:46 +00003538 return true;
3539}
3540
Matheus Almeida3e2a7022014-03-26 15:24:36 +00003541/// parseDataDirective
Jack Carter07c818d2013-01-25 01:31:34 +00003542/// ::= .word [ expression (, expression)* ]
Matheus Almeida3e2a7022014-03-26 15:24:36 +00003543bool MipsAsmParser::parseDataDirective(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003544 MCAsmParser &Parser = getParser();
Jack Carter07c818d2013-01-25 01:31:34 +00003545 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3546 for (;;) {
3547 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003548 if (getParser().parseExpression(Value))
Jack Carter07c818d2013-01-25 01:31:34 +00003549 return true;
3550
3551 getParser().getStreamer().EmitValue(Value, Size);
3552
3553 if (getLexer().is(AsmToken::EndOfStatement))
3554 break;
3555
Jack Carter07c818d2013-01-25 01:31:34 +00003556 if (getLexer().isNot(AsmToken::Comma))
Toma Tabacu65f10572014-09-16 15:00:52 +00003557 return Error(L, "unexpected token, expected comma");
Jack Carter07c818d2013-01-25 01:31:34 +00003558 Parser.Lex();
3559 }
3560 }
3561
3562 Parser.Lex();
3563 return false;
3564}
3565
Vladimir Medic4c299852013-11-06 11:27:05 +00003566/// parseDirectiveGpWord
3567/// ::= .gpword local_sym
3568bool MipsAsmParser::parseDirectiveGpWord() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003569 MCAsmParser &Parser = getParser();
Vladimir Medic4c299852013-11-06 11:27:05 +00003570 const MCExpr *Value;
3571 // EmitGPRel32Value requires an expression, so we are using base class
3572 // method to evaluate the expression.
3573 if (getParser().parseExpression(Value))
3574 return true;
Vladimir Medic4c299852013-11-06 11:27:05 +00003575 getParser().getStreamer().EmitGPRel32Value(Value);
Vladimir Medic4c299852013-11-06 11:27:05 +00003576
Vladimir Medice10c1122013-11-13 13:18:04 +00003577 if (getLexer().isNot(AsmToken::EndOfStatement))
Toma Tabacu65f10572014-09-16 15:00:52 +00003578 return Error(getLexer().getLoc(),
3579 "unexpected token, expected end of statement");
Vladimir Medice10c1122013-11-13 13:18:04 +00003580 Parser.Lex(); // Eat EndOfStatement token.
Vladimir Medic4c299852013-11-06 11:27:05 +00003581 return false;
3582}
3583
Rafael Espindola2378d4c2014-03-31 14:15:07 +00003584/// parseDirectiveGpDWord
Rafael Espindolab59fb732014-03-28 18:50:26 +00003585/// ::= .gpdword local_sym
Rafael Espindola2378d4c2014-03-31 14:15:07 +00003586bool MipsAsmParser::parseDirectiveGpDWord() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003587 MCAsmParser &Parser = getParser();
Rafael Espindolab59fb732014-03-28 18:50:26 +00003588 const MCExpr *Value;
3589 // EmitGPRel64Value requires an expression, so we are using base class
3590 // method to evaluate the expression.
3591 if (getParser().parseExpression(Value))
3592 return true;
3593 getParser().getStreamer().EmitGPRel64Value(Value);
3594
3595 if (getLexer().isNot(AsmToken::EndOfStatement))
Toma Tabacu65f10572014-09-16 15:00:52 +00003596 return Error(getLexer().getLoc(),
3597 "unexpected token, expected end of statement");
Rafael Espindolab59fb732014-03-28 18:50:26 +00003598 Parser.Lex(); // Eat EndOfStatement token.
3599 return false;
3600}
3601
Jack Carter0cd3c192014-01-06 23:27:31 +00003602bool MipsAsmParser::parseDirectiveOption() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003603 MCAsmParser &Parser = getParser();
Jack Carter0cd3c192014-01-06 23:27:31 +00003604 // Get the option token.
3605 AsmToken Tok = Parser.getTok();
3606 // At the moment only identifiers are supported.
3607 if (Tok.isNot(AsmToken::Identifier)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003608 Error(Parser.getTok().getLoc(), "unexpected token, expected identifier");
Jack Carter0cd3c192014-01-06 23:27:31 +00003609 Parser.eatToEndOfStatement();
3610 return false;
3611 }
3612
3613 StringRef Option = Tok.getIdentifier();
3614
3615 if (Option == "pic0") {
3616 getTargetStreamer().emitDirectiveOptionPic0();
3617 Parser.Lex();
3618 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
3619 Error(Parser.getTok().getLoc(),
Toma Tabacu65f10572014-09-16 15:00:52 +00003620 "unexpected token, expected end of statement");
Jack Carter0cd3c192014-01-06 23:27:31 +00003621 Parser.eatToEndOfStatement();
3622 }
3623 return false;
3624 }
3625
Matheus Almeidaf79b2812014-03-26 13:40:29 +00003626 if (Option == "pic2") {
3627 getTargetStreamer().emitDirectiveOptionPic2();
3628 Parser.Lex();
3629 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
3630 Error(Parser.getTok().getLoc(),
Toma Tabacu65f10572014-09-16 15:00:52 +00003631 "unexpected token, expected end of statement");
Matheus Almeidaf79b2812014-03-26 13:40:29 +00003632 Parser.eatToEndOfStatement();
3633 }
3634 return false;
3635 }
3636
Jack Carter0cd3c192014-01-06 23:27:31 +00003637 // Unknown option.
Toma Tabacu65f10572014-09-16 15:00:52 +00003638 Warning(Parser.getTok().getLoc(),
3639 "unknown option, expected 'pic0' or 'pic2'");
Jack Carter0cd3c192014-01-06 23:27:31 +00003640 Parser.eatToEndOfStatement();
3641 return false;
3642}
3643
Daniel Sanders7e527422014-07-10 13:38:23 +00003644/// parseDirectiveModule
3645/// ::= .module oddspreg
3646/// ::= .module nooddspreg
3647/// ::= .module fp=value
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003648bool MipsAsmParser::parseDirectiveModule() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003649 MCAsmParser &Parser = getParser();
Daniel Sanders7e527422014-07-10 13:38:23 +00003650 MCAsmLexer &Lexer = getLexer();
3651 SMLoc L = Lexer.getLoc();
3652
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00003653 if (!getTargetStreamer().isModuleDirectiveAllowed()) {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003654 // TODO : get a better message.
3655 reportParseError(".module directive must appear before any code");
3656 return false;
3657 }
Daniel Sanders7e527422014-07-10 13:38:23 +00003658
3659 if (Lexer.is(AsmToken::Identifier)) {
3660 StringRef Option = Parser.getTok().getString();
3661 Parser.Lex();
3662
3663 if (Option == "oddspreg") {
3664 getTargetStreamer().emitDirectiveModuleOddSPReg(true, isABI_O32());
3665 clearFeatureBits(Mips::FeatureNoOddSPReg, "nooddspreg");
3666
3667 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003668 reportParseError("unexpected token, expected end of statement");
Daniel Sanders7e527422014-07-10 13:38:23 +00003669 return false;
3670 }
3671
3672 return false;
3673 } else if (Option == "nooddspreg") {
3674 if (!isABI_O32()) {
3675 Error(L, "'.module nooddspreg' requires the O32 ABI");
3676 return false;
3677 }
3678
3679 getTargetStreamer().emitDirectiveModuleOddSPReg(false, isABI_O32());
3680 setFeatureBits(Mips::FeatureNoOddSPReg, "nooddspreg");
3681
3682 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003683 reportParseError("unexpected token, expected end of statement");
Daniel Sanders7e527422014-07-10 13:38:23 +00003684 return false;
3685 }
3686
3687 return false;
3688 } else if (Option == "fp") {
3689 return parseDirectiveModuleFP();
3690 }
3691
3692 return Error(L, "'" + Twine(Option) + "' is not a valid .module option.");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003693 }
Daniel Sanders7e527422014-07-10 13:38:23 +00003694
3695 return false;
3696}
3697
3698/// parseDirectiveModuleFP
3699/// ::= =32
3700/// ::= =xx
3701/// ::= =64
3702bool MipsAsmParser::parseDirectiveModuleFP() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003703 MCAsmParser &Parser = getParser();
Daniel Sanders7e527422014-07-10 13:38:23 +00003704 MCAsmLexer &Lexer = getLexer();
3705
3706 if (Lexer.isNot(AsmToken::Equal)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003707 reportParseError("unexpected token, expected equals sign '='");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003708 return false;
3709 }
3710 Parser.Lex(); // Eat '=' token.
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003711
Daniel Sanders7e527422014-07-10 13:38:23 +00003712 MipsABIFlagsSection::FpABIKind FpABI;
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003713 if (!parseFpABIValue(FpABI, ".module"))
3714 return false;
3715
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003716 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00003717 reportParseError("unexpected token, expected end of statement");
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003718 return false;
3719 }
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003720
Daniel Sanders7201a3e2014-07-08 10:35:52 +00003721 // Emit appropriate flags.
3722 getTargetStreamer().emitDirectiveModuleFP(FpABI, isABI_O32());
Daniel Sanders7e527422014-07-10 13:38:23 +00003723 Parser.Lex(); // Consume the EndOfStatement.
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00003724 return false;
3725}
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003726
Daniel Sanders7e527422014-07-10 13:38:23 +00003727bool MipsAsmParser::parseFpABIValue(MipsABIFlagsSection::FpABIKind &FpABI,
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003728 StringRef Directive) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003729 MCAsmParser &Parser = getParser();
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003730 MCAsmLexer &Lexer = getLexer();
3731
3732 if (Lexer.is(AsmToken::Identifier)) {
3733 StringRef Value = Parser.getTok().getString();
3734 Parser.Lex();
3735
3736 if (Value != "xx") {
3737 reportParseError("unsupported value, expected 'xx', '32' or '64'");
3738 return false;
3739 }
3740
3741 if (!isABI_O32()) {
3742 reportParseError("'" + Directive + " fp=xx' requires the O32 ABI");
3743 return false;
3744 }
3745
Daniel Sanders7e527422014-07-10 13:38:23 +00003746 FpABI = MipsABIFlagsSection::FpABIKind::XX;
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003747 return true;
3748 }
3749
3750 if (Lexer.is(AsmToken::Integer)) {
3751 unsigned Value = Parser.getTok().getIntVal();
3752 Parser.Lex();
3753
3754 if (Value != 32 && Value != 64) {
3755 reportParseError("unsupported value, expected 'xx', '32' or '64'");
3756 return false;
3757 }
3758
3759 if (Value == 32) {
3760 if (!isABI_O32()) {
3761 reportParseError("'" + Directive + " fp=32' requires the O32 ABI");
3762 return false;
3763 }
3764
Daniel Sanders7e527422014-07-10 13:38:23 +00003765 FpABI = MipsABIFlagsSection::FpABIKind::S32;
3766 } else
3767 FpABI = MipsABIFlagsSection::FpABIKind::S64;
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003768
Daniel Sanders7e527422014-07-10 13:38:23 +00003769 return true;
Daniel Sandersc7dbc632014-07-08 10:11:38 +00003770 }
3771
3772 return false;
3773}
3774
Jack Carter0b744b32012-10-04 02:29:46 +00003775bool MipsAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003776 MCAsmParser &Parser = getParser();
Jack Carter07c818d2013-01-25 01:31:34 +00003777 StringRef IDVal = DirectiveID.getString();
3778
Matheus Almeida525bc4f2014-04-30 11:28:42 +00003779 if (IDVal == ".cpload")
Toma Tabacuc4c202a2014-10-01 14:53:19 +00003780 return parseDirectiveCpLoad(DirectiveID.getLoc());
Matheus Almeidaab5633b2014-03-26 15:44:18 +00003781 if (IDVal == ".dword") {
3782 parseDataDirective(8, DirectiveID.getLoc());
3783 return false;
3784 }
Jack Carterd0bd6422013-04-18 00:41:53 +00003785 if (IDVal == ".ent") {
Daniel Sandersd97a6342014-08-13 10:07:34 +00003786 StringRef SymbolName;
3787
3788 if (Parser.parseIdentifier(SymbolName)) {
3789 reportParseError("expected identifier after .ent");
3790 return false;
3791 }
3792
3793 // There's an undocumented extension that allows an integer to
3794 // follow the name of the procedure which AFAICS is ignored by GAS.
3795 // Example: .ent foo,2
3796 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3797 if (getLexer().isNot(AsmToken::Comma)) {
3798 // Even though we accept this undocumented extension for compatibility
3799 // reasons, the additional integer argument does not actually change
3800 // the behaviour of the '.ent' directive, so we would like to discourage
3801 // its use. We do this by not referring to the extended version in
3802 // error messages which are not directly related to its use.
3803 reportParseError("unexpected token, expected end of statement");
3804 return false;
3805 }
3806 Parser.Lex(); // Eat the comma.
3807 const MCExpr *DummyNumber;
3808 int64_t DummyNumberVal;
3809 // If the user was explicitly trying to use the extended version,
3810 // we still give helpful extension-related error messages.
3811 if (Parser.parseExpression(DummyNumber)) {
3812 reportParseError("expected number after comma");
3813 return false;
3814 }
3815 if (!DummyNumber->EvaluateAsAbsolute(DummyNumberVal)) {
3816 reportParseError("expected an absolute expression after comma");
3817 return false;
3818 }
3819 }
3820
3821 // If this is not the end of the statement, report an error.
3822 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3823 reportParseError("unexpected token, expected end of statement");
3824 return false;
3825 }
3826
3827 MCSymbol *Sym = getContext().GetOrCreateSymbol(SymbolName);
3828
3829 getTargetStreamer().emitDirectiveEnt(*Sym);
3830 CurrentFn = Sym;
Jack Carterbe332172012-09-07 00:48:02 +00003831 return false;
3832 }
3833
Jack Carter07c818d2013-01-25 01:31:34 +00003834 if (IDVal == ".end") {
Daniel Sandersd97a6342014-08-13 10:07:34 +00003835 StringRef SymbolName;
3836
3837 if (Parser.parseIdentifier(SymbolName)) {
3838 reportParseError("expected identifier after .end");
3839 return false;
3840 }
3841
3842 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3843 reportParseError("unexpected token, expected end of statement");
3844 return false;
3845 }
3846
3847 if (CurrentFn == nullptr) {
3848 reportParseError(".end used without .ent");
3849 return false;
3850 }
3851
3852 if ((SymbolName != CurrentFn->getName())) {
3853 reportParseError(".end symbol does not match .ent symbol");
3854 return false;
3855 }
3856
3857 getTargetStreamer().emitDirectiveEnd(SymbolName);
3858 CurrentFn = nullptr;
Jack Carterbe332172012-09-07 00:48:02 +00003859 return false;
3860 }
3861
Jack Carter07c818d2013-01-25 01:31:34 +00003862 if (IDVal == ".frame") {
Daniel Sandersd97a6342014-08-13 10:07:34 +00003863 // .frame $stack_reg, frame_size_in_bytes, $return_reg
3864 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> TmpReg;
Toma Tabacu13964452014-09-04 13:23:44 +00003865 OperandMatchResultTy ResTy = parseAnyRegister(TmpReg);
Daniel Sandersd97a6342014-08-13 10:07:34 +00003866 if (ResTy == MatchOperand_NoMatch || ResTy == MatchOperand_ParseFail) {
3867 reportParseError("expected stack register");
3868 return false;
3869 }
3870
3871 MipsOperand &StackRegOpnd = static_cast<MipsOperand &>(*TmpReg[0]);
3872 if (!StackRegOpnd.isGPRAsmReg()) {
3873 reportParseError(StackRegOpnd.getStartLoc(),
3874 "expected general purpose register");
3875 return false;
3876 }
3877 unsigned StackReg = StackRegOpnd.getGPR32Reg();
3878
3879 if (Parser.getTok().is(AsmToken::Comma))
3880 Parser.Lex();
3881 else {
3882 reportParseError("unexpected token, expected comma");
3883 return false;
3884 }
3885
3886 // Parse the frame size.
3887 const MCExpr *FrameSize;
3888 int64_t FrameSizeVal;
3889
3890 if (Parser.parseExpression(FrameSize)) {
3891 reportParseError("expected frame size value");
3892 return false;
3893 }
3894
3895 if (!FrameSize->EvaluateAsAbsolute(FrameSizeVal)) {
3896 reportParseError("frame size not an absolute expression");
3897 return false;
3898 }
3899
3900 if (Parser.getTok().is(AsmToken::Comma))
3901 Parser.Lex();
3902 else {
3903 reportParseError("unexpected token, expected comma");
3904 return false;
3905 }
3906
3907 // Parse the return register.
3908 TmpReg.clear();
Toma Tabacu13964452014-09-04 13:23:44 +00003909 ResTy = parseAnyRegister(TmpReg);
Daniel Sandersd97a6342014-08-13 10:07:34 +00003910 if (ResTy == MatchOperand_NoMatch || ResTy == MatchOperand_ParseFail) {
3911 reportParseError("expected return register");
3912 return false;
3913 }
3914
3915 MipsOperand &ReturnRegOpnd = static_cast<MipsOperand &>(*TmpReg[0]);
3916 if (!ReturnRegOpnd.isGPRAsmReg()) {
3917 reportParseError(ReturnRegOpnd.getStartLoc(),
3918 "expected general purpose register");
3919 return false;
3920 }
3921
3922 // If this is not the end of the statement, report an error.
3923 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3924 reportParseError("unexpected token, expected end of statement");
3925 return false;
3926 }
3927
3928 getTargetStreamer().emitFrame(StackReg, FrameSizeVal,
3929 ReturnRegOpnd.getGPR32Reg());
Jack Carterbe332172012-09-07 00:48:02 +00003930 return false;
3931 }
3932
Jack Carter07c818d2013-01-25 01:31:34 +00003933 if (IDVal == ".set") {
Jack Carter0b744b32012-10-04 02:29:46 +00003934 return parseDirectiveSet();
Jack Carterbe332172012-09-07 00:48:02 +00003935 }
3936
Daniel Sandersd97a6342014-08-13 10:07:34 +00003937 if (IDVal == ".mask" || IDVal == ".fmask") {
3938 // .mask bitmask, frame_offset
3939 // bitmask: One bit for each register used.
3940 // frame_offset: Offset from Canonical Frame Address ($sp on entry) where
3941 // first register is expected to be saved.
3942 // Examples:
3943 // .mask 0x80000000, -4
3944 // .fmask 0x80000000, -4
3945 //
Jack Carterbe332172012-09-07 00:48:02 +00003946
Daniel Sandersd97a6342014-08-13 10:07:34 +00003947 // Parse the bitmask
3948 const MCExpr *BitMask;
3949 int64_t BitMaskVal;
3950
3951 if (Parser.parseExpression(BitMask)) {
3952 reportParseError("expected bitmask value");
3953 return false;
3954 }
3955
3956 if (!BitMask->EvaluateAsAbsolute(BitMaskVal)) {
3957 reportParseError("bitmask not an absolute expression");
3958 return false;
3959 }
3960
3961 if (Parser.getTok().is(AsmToken::Comma))
3962 Parser.Lex();
3963 else {
3964 reportParseError("unexpected token, expected comma");
3965 return false;
3966 }
3967
3968 // Parse the frame_offset
3969 const MCExpr *FrameOffset;
3970 int64_t FrameOffsetVal;
3971
3972 if (Parser.parseExpression(FrameOffset)) {
3973 reportParseError("expected frame offset value");
3974 return false;
3975 }
3976
3977 if (!FrameOffset->EvaluateAsAbsolute(FrameOffsetVal)) {
3978 reportParseError("frame offset not an absolute expression");
3979 return false;
3980 }
3981
3982 // If this is not the end of the statement, report an error.
3983 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3984 reportParseError("unexpected token, expected end of statement");
3985 return false;
3986 }
3987
3988 if (IDVal == ".mask")
3989 getTargetStreamer().emitMask(BitMaskVal, FrameOffsetVal);
3990 else
3991 getTargetStreamer().emitFMask(BitMaskVal, FrameOffsetVal);
Jack Carterbe332172012-09-07 00:48:02 +00003992 return false;
3993 }
3994
Matheus Almeida0051f2d2014-04-16 15:48:55 +00003995 if (IDVal == ".nan")
3996 return parseDirectiveNaN();
3997
Jack Carter07c818d2013-01-25 01:31:34 +00003998 if (IDVal == ".gpword") {
Vladimir Medic4c299852013-11-06 11:27:05 +00003999 parseDirectiveGpWord();
Jack Carterbe332172012-09-07 00:48:02 +00004000 return false;
4001 }
4002
Rafael Espindolab59fb732014-03-28 18:50:26 +00004003 if (IDVal == ".gpdword") {
Rafael Espindola2378d4c2014-03-31 14:15:07 +00004004 parseDirectiveGpDWord();
Rafael Espindolab59fb732014-03-28 18:50:26 +00004005 return false;
4006 }
4007
Jack Carter07c818d2013-01-25 01:31:34 +00004008 if (IDVal == ".word") {
Matheus Almeida3e2a7022014-03-26 15:24:36 +00004009 parseDataDirective(4, DirectiveID.getLoc());
Jack Carter07c818d2013-01-25 01:31:34 +00004010 return false;
4011 }
4012
Jack Carter0cd3c192014-01-06 23:27:31 +00004013 if (IDVal == ".option")
4014 return parseDirectiveOption();
4015
4016 if (IDVal == ".abicalls") {
4017 getTargetStreamer().emitDirectiveAbiCalls();
4018 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Toma Tabacu65f10572014-09-16 15:00:52 +00004019 Error(Parser.getTok().getLoc(),
4020 "unexpected token, expected end of statement");
Jack Carter0cd3c192014-01-06 23:27:31 +00004021 // Clear line
4022 Parser.eatToEndOfStatement();
4023 }
4024 return false;
4025 }
4026
Daniel Sanders5bce5f62014-03-27 13:52:53 +00004027 if (IDVal == ".cpsetup")
4028 return parseDirectiveCPSetup();
4029
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00004030 if (IDVal == ".module")
4031 return parseDirectiveModule();
4032
Rafael Espindola870c4e92012-01-11 03:56:41 +00004033 return true;
4034}
4035
Rafael Espindola870c4e92012-01-11 03:56:41 +00004036extern "C" void LLVMInitializeMipsAsmParser() {
4037 RegisterMCAsmParser<MipsAsmParser> X(TheMipsTarget);
4038 RegisterMCAsmParser<MipsAsmParser> Y(TheMipselTarget);
4039 RegisterMCAsmParser<MipsAsmParser> A(TheMips64Target);
4040 RegisterMCAsmParser<MipsAsmParser> B(TheMips64elTarget);
4041}
Jack Carterb4dbc172012-09-05 23:34:03 +00004042
4043#define GET_REGISTER_MATCHER
4044#define GET_MATCHER_IMPLEMENTATION
4045#include "MipsGenAsmMatcher.inc"