blob: cbfbf1d120558af2fee9d31b008bc00d7f1a4987 [file] [log] [blame]
Evan Cheng7fae11b2011-12-14 02:11:42 +00001//===-- lib/CodeGen/MachineInstrBundle.cpp --------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/CodeGen/MachineInstrBundle.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "llvm/ADT/SmallSet.h"
12#include "llvm/ADT/SmallVector.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/Passes.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000016#include "llvm/Target/TargetInstrInfo.h"
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000019#include "llvm/Target/TargetSubtargetInfo.h"
Benjamin Kramer82de7d32016-05-27 14:27:24 +000020#include <utility>
Evan Cheng7fae11b2011-12-14 02:11:42 +000021using namespace llvm;
22
23namespace {
24 class UnpackMachineBundles : public MachineFunctionPass {
25 public:
26 static char ID; // Pass identification
Akira Hatanaka4a616192015-06-08 18:50:43 +000027 UnpackMachineBundles(std::function<bool(const Function &)> Ftor = nullptr)
Benjamin Kramer82de7d32016-05-27 14:27:24 +000028 : MachineFunctionPass(ID), PredicateFtor(std::move(Ftor)) {
Evan Cheng7fae11b2011-12-14 02:11:42 +000029 initializeUnpackMachineBundlesPass(*PassRegistry::getPassRegistry());
30 }
31
Craig Topper4584cd52014-03-07 09:26:03 +000032 bool runOnMachineFunction(MachineFunction &MF) override;
Akira Hatanaka4a616192015-06-08 18:50:43 +000033
34 private:
35 std::function<bool(const Function &)> PredicateFtor;
Evan Cheng7fae11b2011-12-14 02:11:42 +000036 };
37} // end anonymous namespace
38
39char UnpackMachineBundles::ID = 0;
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000040char &llvm::UnpackMachineBundlesID = UnpackMachineBundles::ID;
Evan Chengc2679b22012-01-19 07:47:03 +000041INITIALIZE_PASS(UnpackMachineBundles, "unpack-mi-bundles",
Evan Cheng7fae11b2011-12-14 02:11:42 +000042 "Unpack machine instruction bundles", false, false)
43
Evan Cheng7fae11b2011-12-14 02:11:42 +000044bool UnpackMachineBundles::runOnMachineFunction(MachineFunction &MF) {
Akira Hatanaka4a616192015-06-08 18:50:43 +000045 if (PredicateFtor && !PredicateFtor(*MF.getFunction()))
46 return false;
47
Evan Cheng7fae11b2011-12-14 02:11:42 +000048 bool Changed = false;
49 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
50 MachineBasicBlock *MBB = &*I;
51
52 for (MachineBasicBlock::instr_iterator MII = MBB->instr_begin(),
53 MIE = MBB->instr_end(); MII != MIE; ) {
54 MachineInstr *MI = &*MII;
55
56 // Remove BUNDLE instruction and the InsideBundle flags from bundled
57 // instructions.
58 if (MI->isBundle()) {
Jakob Stoklund Olesen7bb2f972012-12-13 23:23:46 +000059 while (++MII != MIE && MII->isBundledWithPred()) {
60 MII->unbundleFromPred();
Evan Cheng7fae11b2011-12-14 02:11:42 +000061 for (unsigned i = 0, e = MII->getNumOperands(); i != e; ++i) {
62 MachineOperand &MO = MII->getOperand(i);
63 if (MO.isReg() && MO.isInternalRead())
64 MO.setIsInternalRead(false);
65 }
66 }
67 MI->eraseFromParent();
68
69 Changed = true;
70 continue;
71 }
72
73 ++MII;
74 }
75 }
76
77 return Changed;
78}
79
Akira Hatanaka4a616192015-06-08 18:50:43 +000080FunctionPass *
81llvm::createUnpackMachineBundles(std::function<bool(const Function &)> Ftor) {
82 return new UnpackMachineBundles(Ftor);
83}
Evan Chengc2679b22012-01-19 07:47:03 +000084
85namespace {
86 class FinalizeMachineBundles : public MachineFunctionPass {
87 public:
88 static char ID; // Pass identification
89 FinalizeMachineBundles() : MachineFunctionPass(ID) {
90 initializeFinalizeMachineBundlesPass(*PassRegistry::getPassRegistry());
91 }
92
Craig Topper4584cd52014-03-07 09:26:03 +000093 bool runOnMachineFunction(MachineFunction &MF) override;
Evan Chengc2679b22012-01-19 07:47:03 +000094 };
95} // end anonymous namespace
96
97char FinalizeMachineBundles::ID = 0;
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000098char &llvm::FinalizeMachineBundlesID = FinalizeMachineBundles::ID;
Evan Chengc2679b22012-01-19 07:47:03 +000099INITIALIZE_PASS(FinalizeMachineBundles, "finalize-mi-bundles",
100 "Finalize machine instruction bundles", false, false)
101
Evan Chengc2679b22012-01-19 07:47:03 +0000102bool FinalizeMachineBundles::runOnMachineFunction(MachineFunction &MF) {
103 return llvm::finalizeBundles(MF);
104}
105
106
Evan Cheng1eb2bb22012-01-19 00:06:10 +0000107/// finalizeBundle - Finalize a machine instruction bundle which includes
Evan Cheng28794672012-01-19 00:46:06 +0000108/// a sequence of instructions starting from FirstMI to LastMI (exclusive).
Evan Cheng7fae11b2011-12-14 02:11:42 +0000109/// This routine adds a BUNDLE instruction to represent the bundle, it adds
110/// IsInternalRead markers to MachineOperands which are defined inside the
111/// bundle, and it copies externally visible defs and uses to the BUNDLE
112/// instruction.
Evan Cheng1eb2bb22012-01-19 00:06:10 +0000113void llvm::finalizeBundle(MachineBasicBlock &MBB,
Evan Cheng7fae11b2011-12-14 02:11:42 +0000114 MachineBasicBlock::instr_iterator FirstMI,
115 MachineBasicBlock::instr_iterator LastMI) {
Evan Cheng28794672012-01-19 00:46:06 +0000116 assert(FirstMI != LastMI && "Empty bundle?");
Jakob Stoklund Olesen7bb2f972012-12-13 23:23:46 +0000117 MIBundleBuilder Bundle(MBB, FirstMI, LastMI);
Evan Cheng28794672012-01-19 00:46:06 +0000118
Eric Christopher20c98932014-10-14 06:26:55 +0000119 MachineFunction &MF = *MBB.getParent();
120 const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
121 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000122
Eric Christopher20c98932014-10-14 06:26:55 +0000123 MachineInstrBuilder MIB =
124 BuildMI(MF, FirstMI->getDebugLoc(), TII->get(TargetOpcode::BUNDLE));
Jakob Stoklund Olesen7bb2f972012-12-13 23:23:46 +0000125 Bundle.prepend(MIB);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000126
Michael Ilseman4f0e00a2012-09-17 18:31:15 +0000127 SmallVector<unsigned, 32> LocalDefs;
128 SmallSet<unsigned, 32> LocalDefSet;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000129 SmallSet<unsigned, 8> DeadDefSet;
Michael Ilseman4f0e00a2012-09-17 18:31:15 +0000130 SmallSet<unsigned, 16> KilledDefSet;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000131 SmallVector<unsigned, 8> ExternUses;
132 SmallSet<unsigned, 8> ExternUseSet;
133 SmallSet<unsigned, 8> KilledUseSet;
134 SmallSet<unsigned, 8> UndefUseSet;
135 SmallVector<MachineOperand*, 4> Defs;
Evan Cheng28794672012-01-19 00:46:06 +0000136 for (; FirstMI != LastMI; ++FirstMI) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000137 for (unsigned i = 0, e = FirstMI->getNumOperands(); i != e; ++i) {
138 MachineOperand &MO = FirstMI->getOperand(i);
139 if (!MO.isReg())
140 continue;
141 if (MO.isDef()) {
142 Defs.push_back(&MO);
143 continue;
144 }
145
146 unsigned Reg = MO.getReg();
147 if (!Reg)
148 continue;
149 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
150 if (LocalDefSet.count(Reg)) {
151 MO.setIsInternalRead();
152 if (MO.isKill())
153 // Internal def is now killed.
154 KilledDefSet.insert(Reg);
155 } else {
David Blaikie70573dc2014-11-19 07:49:26 +0000156 if (ExternUseSet.insert(Reg).second) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000157 ExternUses.push_back(Reg);
158 if (MO.isUndef())
159 UndefUseSet.insert(Reg);
160 }
161 if (MO.isKill())
162 // External def is now killed.
163 KilledUseSet.insert(Reg);
164 }
165 }
166
167 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
168 MachineOperand &MO = *Defs[i];
169 unsigned Reg = MO.getReg();
170 if (!Reg)
171 continue;
172
David Blaikie70573dc2014-11-19 07:49:26 +0000173 if (LocalDefSet.insert(Reg).second) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000174 LocalDefs.push_back(Reg);
175 if (MO.isDead()) {
176 DeadDefSet.insert(Reg);
177 }
178 } else {
179 // Re-defined inside the bundle, it's no longer killed.
180 KilledDefSet.erase(Reg);
181 if (!MO.isDead())
182 // Previously defined but dead.
183 DeadDefSet.erase(Reg);
184 }
185
186 if (!MO.isDead()) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000187 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
188 unsigned SubReg = *SubRegs;
David Blaikie70573dc2014-11-19 07:49:26 +0000189 if (LocalDefSet.insert(SubReg).second)
Evan Cheng7fae11b2011-12-14 02:11:42 +0000190 LocalDefs.push_back(SubReg);
191 }
192 }
193 }
194
Evan Cheng7fae11b2011-12-14 02:11:42 +0000195 Defs.clear();
Evan Cheng28794672012-01-19 00:46:06 +0000196 }
Evan Cheng7fae11b2011-12-14 02:11:42 +0000197
Michael Ilseman4f0e00a2012-09-17 18:31:15 +0000198 SmallSet<unsigned, 32> Added;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000199 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
200 unsigned Reg = LocalDefs[i];
David Blaikie70573dc2014-11-19 07:49:26 +0000201 if (Added.insert(Reg).second) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000202 // If it's not live beyond end of the bundle, mark it dead.
203 bool isDead = DeadDefSet.count(Reg) || KilledDefSet.count(Reg);
204 MIB.addReg(Reg, getDefRegState(true) | getDeadRegState(isDead) |
205 getImplRegState(true));
206 }
207 }
208
209 for (unsigned i = 0, e = ExternUses.size(); i != e; ++i) {
210 unsigned Reg = ExternUses[i];
211 bool isKill = KilledUseSet.count(Reg);
212 bool isUndef = UndefUseSet.count(Reg);
213 MIB.addReg(Reg, getKillRegState(isKill) | getUndefRegState(isUndef) |
214 getImplRegState(true));
215 }
216}
Evan Cheng28794672012-01-19 00:46:06 +0000217
218/// finalizeBundle - Same functionality as the previous finalizeBundle except
219/// the last instruction in the bundle is not provided as an input. This is
220/// used in cases where bundles are pre-determined by marking instructions
Evan Cheng6ca22722012-01-19 06:13:10 +0000221/// with 'InsideBundle' marker. It returns the MBB instruction iterator that
222/// points to the end of the bundle.
223MachineBasicBlock::instr_iterator
224llvm::finalizeBundle(MachineBasicBlock &MBB,
225 MachineBasicBlock::instr_iterator FirstMI) {
Evan Cheng28794672012-01-19 00:46:06 +0000226 MachineBasicBlock::instr_iterator E = MBB.instr_end();
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000227 MachineBasicBlock::instr_iterator LastMI = std::next(FirstMI);
Evan Cheng28794672012-01-19 00:46:06 +0000228 while (LastMI != E && LastMI->isInsideBundle())
229 ++LastMI;
230 finalizeBundle(MBB, FirstMI, LastMI);
Evan Cheng6ca22722012-01-19 06:13:10 +0000231 return LastMI;
Evan Cheng28794672012-01-19 00:46:06 +0000232}
Evan Chengc2679b22012-01-19 07:47:03 +0000233
234/// finalizeBundles - Finalize instruction bundles in the specified
235/// MachineFunction. Return true if any bundles are finalized.
236bool llvm::finalizeBundles(MachineFunction &MF) {
237 bool Changed = false;
238 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
239 MachineBasicBlock &MBB = *I;
Evan Chengc2679b22012-01-19 07:47:03 +0000240 MachineBasicBlock::instr_iterator MII = MBB.instr_begin();
Evan Chengc2679b22012-01-19 07:47:03 +0000241 MachineBasicBlock::instr_iterator MIE = MBB.instr_end();
Evan Cheng217a7042012-03-06 02:00:52 +0000242 if (MII == MIE)
243 continue;
Jakob Stoklund Olesen7f92b7a2013-01-04 22:17:31 +0000244 assert(!MII->isInsideBundle() &&
245 "First instr cannot be inside bundle before finalization!");
246
Evan Chengc2679b22012-01-19 07:47:03 +0000247 for (++MII; MII != MIE; ) {
248 if (!MII->isInsideBundle())
249 ++MII;
250 else {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000251 MII = finalizeBundle(MBB, std::prev(MII));
Evan Chengc2679b22012-01-19 07:47:03 +0000252 Changed = true;
253 }
254 }
255 }
256
257 return Changed;
258}
Jakob Stoklund Olesen9e8214562012-02-29 01:40:37 +0000259
260//===----------------------------------------------------------------------===//
261// MachineOperand iterator
262//===----------------------------------------------------------------------===//
263
James Molloy381fab92012-09-12 10:03:31 +0000264MachineOperandIteratorBase::VirtRegInfo
Jakob Stoklund Olesen9e8214562012-02-29 01:40:37 +0000265MachineOperandIteratorBase::analyzeVirtReg(unsigned Reg,
266 SmallVectorImpl<std::pair<MachineInstr*, unsigned> > *Ops) {
James Molloy381fab92012-09-12 10:03:31 +0000267 VirtRegInfo RI = { false, false, false };
Jakob Stoklund Olesen9e8214562012-02-29 01:40:37 +0000268 for(; isValid(); ++*this) {
269 MachineOperand &MO = deref();
270 if (!MO.isReg() || MO.getReg() != Reg)
271 continue;
272
273 // Remember each (MI, OpNo) that refers to Reg.
274 if (Ops)
275 Ops->push_back(std::make_pair(MO.getParent(), getOperandNo()));
276
277 // Both defs and uses can read virtual registers.
278 if (MO.readsReg()) {
279 RI.Reads = true;
280 if (MO.isDef())
281 RI.Tied = true;
282 }
283
284 // Only defs can write.
285 if (MO.isDef())
286 RI.Writes = true;
287 else if (!RI.Tied && MO.getParent()->isRegTiedToDefOperand(getOperandNo()))
288 RI.Tied = true;
289 }
290 return RI;
291}
James Molloy381fab92012-09-12 10:03:31 +0000292
293MachineOperandIteratorBase::PhysRegInfo
294MachineOperandIteratorBase::analyzePhysReg(unsigned Reg,
295 const TargetRegisterInfo *TRI) {
296 bool AllDefsDead = true;
Quentin Colombet3f192452016-04-26 23:14:24 +0000297 PhysRegInfo PRI = {false, false, false, false, false, false, false, false};
James Molloy381fab92012-09-12 10:03:31 +0000298
299 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
300 "analyzePhysReg not given a physical register!");
301 for (; isValid(); ++*this) {
302 MachineOperand &MO = deref();
303
Matthias Braun60d69e22015-12-11 19:42:09 +0000304 if (MO.isRegMask() && MO.clobbersPhysReg(Reg)) {
305 PRI.Clobbered = true;
306 continue;
307 }
James Molloy381fab92012-09-12 10:03:31 +0000308
309 if (!MO.isReg())
310 continue;
311
312 unsigned MOReg = MO.getReg();
313 if (!MOReg || !TargetRegisterInfo::isPhysicalRegister(MOReg))
314 continue;
315
Matthias Braun60d69e22015-12-11 19:42:09 +0000316 if (!TRI->regsOverlap(MOReg, Reg))
James Molloy381fab92012-09-12 10:03:31 +0000317 continue;
318
Matthias Braun7e762e42016-01-05 00:45:35 +0000319 bool Covered = TRI->isSuperRegisterEq(Reg, MOReg);
Matthias Braun60d69e22015-12-11 19:42:09 +0000320 if (MO.readsReg()) {
321 PRI.Read = true;
322 if (Covered) {
323 PRI.FullyRead = true;
324 if (MO.isKill())
325 PRI.Killed = true;
326 }
327 } else if (MO.isDef()) {
328 PRI.Defined = true;
329 if (Covered)
330 PRI.FullyDefined = true;
James Molloy381fab92012-09-12 10:03:31 +0000331 if (!MO.isDead())
332 AllDefsDead = false;
333 }
James Molloy381fab92012-09-12 10:03:31 +0000334 }
335
Quentin Colombet3f192452016-04-26 23:14:24 +0000336 if (AllDefsDead) {
337 if (PRI.FullyDefined || PRI.Clobbered)
338 PRI.DeadDef = true;
Quentin Colombetddad5aa2016-04-27 00:16:29 +0000339 else if (PRI.Defined)
Quentin Colombet3f192452016-04-26 23:14:24 +0000340 PRI.PartialDeadDef = true;
341 }
James Molloy381fab92012-09-12 10:03:31 +0000342
343 return PRI;
344}