blob: 2c5ae4e4ab0490bcbd6638483ee9a4699a719173 [file] [log] [blame]
Evan Cheng3ddfbd32011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.h - X86 Target Descriptions -------------*- C++ -*-===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#ifndef X86MCTARGETDESC_H
15#define X86MCTARGETDESC_H
Evan Chengb2681be2011-06-24 23:59:54 +000016
Evan Cheng13bcc6c2011-07-07 21:06:52 +000017#include <string>
18
Evan Chenge862d592011-06-24 20:42:09 +000019namespace llvm {
Evan Chengd60fa58b2011-07-18 20:57:22 +000020class MCRegisterInfo;
Evan Cheng4d1ca962011-07-08 01:53:10 +000021class MCSubtargetInfo;
Evan Chenge862d592011-06-24 20:42:09 +000022class Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000023class StringRef;
Evan Chenge862d592011-06-24 20:42:09 +000024
25extern Target TheX86_32Target, TheX86_64Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000026
Evan Chengd60fa58b2011-07-18 20:57:22 +000027/// DWARFFlavour - Flavour of dwarf regnumbers
28///
29namespace DWARFFlavour {
30 enum {
31 X86_64 = 0, X86_32_DarwinEH = 1, X86_32_Generic = 2
32 };
33}
34
35/// N86 namespace - Native X86 register numbers
36///
37namespace N86 {
38 enum {
39 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
40 };
41}
42
Evan Cheng13bcc6c2011-07-07 21:06:52 +000043namespace X86_MC {
44 std::string ParseX86Triple(StringRef TT);
45
46 /// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in
47 /// the specified arguments. If we can't run cpuid on the host, return true.
48 bool GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
49 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
50
51 void DetectFamilyModel(unsigned EAX, unsigned &Family, unsigned &Model);
Evan Cheng4d1ca962011-07-08 01:53:10 +000052
Evan Chengd60fa58b2011-07-18 20:57:22 +000053 unsigned getDwarfRegFlavour(StringRef TT, bool isEH);
54
55 unsigned getX86RegNum(unsigned RegNo);
56
57 void InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI);
58
59 /// createX86MCSubtargetInfo - Create a X86 MCSubtargetInfo instance.
Evan Cheng4d1ca962011-07-08 01:53:10 +000060 /// This is exposed so Asm parser, etc. do not need to go through
61 /// TargetRegistry.
62 MCSubtargetInfo *createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
63 StringRef FS);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000064}
Evan Cheng4d1ca962011-07-08 01:53:10 +000065
Evan Chenge862d592011-06-24 20:42:09 +000066} // End llvm namespace
67
Evan Cheng4d1ca962011-07-08 01:53:10 +000068
Evan Cheng24753312011-06-24 01:44:41 +000069// Defines symbolic names for X86 registers. This defines a mapping from
70// register name to register number.
71//
Evan Chengd9997ac2011-06-27 18:32:37 +000072#define GET_REGINFO_ENUM
73#include "X86GenRegisterInfo.inc"
Evan Chengb2681be2011-06-24 23:59:54 +000074
Evan Cheng1e210d02011-06-28 20:07:07 +000075// Defines symbolic names for the X86 instructions.
76//
77#define GET_INSTRINFO_ENUM
78#include "X86GenInstrInfo.inc"
79
Evan Chengbc153d42011-07-14 20:59:42 +000080#define GET_SUBTARGETINFO_ENUM
81#include "X86GenSubtargetInfo.inc"
82
Evan Chengb2681be2011-06-24 23:59:54 +000083#endif