blob: 6d2dd901f33b66eb942fa891dea706010d2d7fa2 [file] [log] [blame]
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00001//===-- MipsSEInstrInfo.h - Mips32/64 Instruction Information ---*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips32/64 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef MIPSSEINSTRUCTIONINFO_H
15#define MIPSSEINSTRUCTIONINFO_H
16
17#include "MipsInstrInfo.h"
Akira Hatanakacb37e132012-07-31 23:41:32 +000018#include "MipsSERegisterInfo.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000019
20namespace llvm {
21
22class MipsSEInstrInfo : public MipsInstrInfo {
Akira Hatanakacb37e132012-07-31 23:41:32 +000023 const MipsSERegisterInfo RI;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000024 bool IsN64;
Akira Hatanakacb37e132012-07-31 23:41:32 +000025
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000026public:
27 explicit MipsSEInstrInfo(MipsTargetMachine &TM);
28
Akira Hatanakacb37e132012-07-31 23:41:32 +000029 virtual const MipsRegisterInfo &getRegisterInfo() const;
30
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000031 /// isLoadFromStackSlot - If the specified machine instruction is a direct
32 /// load from a stack slot, return the virtual or physical register number of
33 /// the destination along with the FrameIndex of the loaded stack slot. If
34 /// not, return 0. This predicate must return 0 if the instruction has
35 /// any side effects other than loading from the stack slot.
36 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
37 int &FrameIndex) const;
38
39 /// isStoreToStackSlot - If the specified machine instruction is a direct
40 /// store to a stack slot, return the virtual or physical register number of
41 /// the source reg along with the FrameIndex of the loaded stack slot. If
42 /// not, return 0. This predicate must return 0 if the instruction has
43 /// any side effects other than storing to the stack slot.
44 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
45 int &FrameIndex) const;
46
47 virtual void copyPhysReg(MachineBasicBlock &MBB,
48 MachineBasicBlock::iterator MI, DebugLoc DL,
49 unsigned DestReg, unsigned SrcReg,
50 bool KillSrc) const;
51
Akira Hatanaka465facca2013-03-29 02:14:12 +000052 virtual void storeRegToStack(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MI,
54 unsigned SrcReg, bool isKill, int FrameIndex,
55 const TargetRegisterClass *RC,
56 const TargetRegisterInfo *TRI,
57 int64_t Offset) const;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000058
Akira Hatanaka465facca2013-03-29 02:14:12 +000059 virtual void loadRegFromStack(MachineBasicBlock &MBB,
60 MachineBasicBlock::iterator MI,
61 unsigned DestReg, int FrameIndex,
62 const TargetRegisterClass *RC,
63 const TargetRegisterInfo *TRI,
64 int64_t Offset) const;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000065
66 virtual bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const;
67
Akira Hatanaka067d8152013-05-13 17:43:19 +000068 virtual unsigned getOppositeBranchOpc(unsigned Opc) const;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000069
Akira Hatanaka88d76cf2012-07-31 23:52:55 +000070 /// Adjust SP by Amount bytes.
71 void adjustStackPtr(unsigned SP, int64_t Amount, MachineBasicBlock &MBB,
72 MachineBasicBlock::iterator I) const;
73
Akira Hatanakabf493942012-08-23 00:21:05 +000074 /// Emit a series of instructions to load an immediate. If NewImm is a
75 /// non-NULL parameter, the last instruction is not emitted, but instead
76 /// its immediate operand is returned in NewImm.
77 unsigned loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
78 MachineBasicBlock::iterator II, DebugLoc DL,
79 unsigned *NewImm) const;
80
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000081private:
Akira Hatanaka067d8152013-05-13 17:43:19 +000082 virtual unsigned getAnalyzableBrOpc(unsigned Opc) const;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000083
Akira Hatanaka067d8152013-05-13 17:43:19 +000084 void expandRetRA(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000085 unsigned Opc) const;
Akira Hatanakafce4dd72013-05-16 19:57:23 +000086
Akira Hatanaka4be04b12013-06-11 18:48:16 +000087 std::pair<bool, bool> compareOpndSize(unsigned Opc,
88 const MachineFunction &MF) const;
Akira Hatanakaae9d8e22013-06-08 00:14:54 +000089
Akira Hatanaka16048332013-10-07 18:49:46 +000090 void expandPseudoMFHiLo(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
91 unsigned NewOpc) const;
92
Akira Hatanaka06aff572013-10-15 01:48:30 +000093 void expandPseudoMTLoHi(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
94 unsigned LoOpc, unsigned HiOpc,
95 bool HasExplicitDef) const;
96
Akira Hatanakafce4dd72013-05-16 19:57:23 +000097 /// Expand pseudo Int-to-FP conversion instructions.
98 ///
99 /// For example, the following pseudo instruction
100 /// PseudoCVT_D32_W D2, A5
101 /// gets expanded into these two instructions:
102 /// MTC1 F4, A5
103 /// CVT_D32_W D2, F4
104 ///
105 /// We do this expansion post-RA to avoid inserting a floating point copy
106 /// instruction between MTC1 and CVT_D32_W.
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000107 void expandCvtFPInt(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000108 unsigned CvtOpc, unsigned MovOpc, bool IsI64) const;
Akira Hatanakafce4dd72013-05-16 19:57:23 +0000109
Akira Hatanaka067d8152013-05-13 17:43:19 +0000110 void expandExtractElementF64(MachineBasicBlock &MBB,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000111 MachineBasicBlock::iterator I, bool FP64) const;
Akira Hatanaka067d8152013-05-13 17:43:19 +0000112 void expandBuildPairF64(MachineBasicBlock &MBB,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000113 MachineBasicBlock::iterator I, bool FP64) const;
Akira Hatanaka067d8152013-05-13 17:43:19 +0000114 void expandEhReturn(MachineBasicBlock &MBB,
Akira Hatanakac0b02062013-01-30 00:26:49 +0000115 MachineBasicBlock::iterator I) const;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000116};
117
118}
119
120#endif