Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // NEON-specific DAG Nodes. |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
| 19 | |
| 20 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
| 21 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
| 22 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 23 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
| 24 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 25 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 26 | |
| 27 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 28 | // narrow operations where the source and destination vectors have different |
| 29 | // types. The "SHINS" version is for shift and insert operations. |
| 30 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 31 | SDTCisVT<2, i32>]>; |
| 32 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 33 | SDTCisVT<2, i32>]>; |
| 34 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 35 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 36 | |
| 37 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 38 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 39 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 40 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 41 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 42 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 43 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 44 | |
| 45 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 46 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 47 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 48 | |
| 49 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 50 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 51 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 52 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 53 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 54 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 55 | |
| 56 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 57 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 58 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 59 | |
| 60 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 61 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 62 | |
| 63 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 64 | SDTCisVT<2, i32>]>; |
| 65 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 66 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 67 | |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 68 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; |
| 69 | def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; |
| 70 | def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; |
| 71 | |
Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 72 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 73 | |
Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 74 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 75 | // so the result is not constrained to match the source. |
| 76 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 77 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 78 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 79 | |
Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 80 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 81 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 82 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 83 | |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 84 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 85 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 86 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 87 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 88 | |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 89 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 90 | SDTCisSameAs<0, 2>, |
| 91 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 92 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 93 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 94 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 95 | |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 96 | def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 97 | SDTCisSameAs<1, 2>]>; |
| 98 | def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>; |
| 99 | def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>; |
| 100 | |
Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 101 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 102 | SDTCisSameAs<0, 2>]>; |
| 103 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 104 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 105 | |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 106 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 107 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 727be43 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 108 | unsigned EltBits = 0; |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 109 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 110 | return (EltBits == 32 && EltVal == 0); |
| 111 | }]>; |
| 112 | |
| 113 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 114 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 727be43 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 115 | unsigned EltBits = 0; |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 116 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 117 | return (EltBits == 8 && EltVal == 0xff); |
| 118 | }]>; |
| 119 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 120 | //===----------------------------------------------------------------------===// |
| 121 | // NEON operand definitions |
| 122 | //===----------------------------------------------------------------------===// |
| 123 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 124 | def nModImm : Operand<i32> { |
| 125 | let PrintMethod = "printNEONModImmOperand"; |
Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 126 | } |
| 127 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 128 | //===----------------------------------------------------------------------===// |
| 129 | // NEON load / store instructions |
| 130 | //===----------------------------------------------------------------------===// |
| 131 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 132 | // Use VLDM to load a Q register as a D register pair. |
| 133 | // This is a pseudo instruction that is expanded to VLDMD after reg alloc. |
Bob Wilson | 59f75bb | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 134 | def VLDMQ |
Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 135 | : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "", |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 136 | [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>; |
Evan Cheng | 9de7cfe | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 137 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 138 | // Use VSTM to store a Q register as a D register pair. |
| 139 | // This is a pseudo instruction that is expanded to VSTMD after reg alloc. |
Bob Wilson | 59f75bb | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 140 | def VSTMQ |
Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 141 | : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "", |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 142 | [(store (v2f64 QPR:$src), addrmode4:$addr)]>; |
Evan Cheng | 9de7cfe | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 143 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 144 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 145 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 146 | // Classes for VLD* pseudo-instructions with multi-register operands. |
| 147 | // These are expanded to real instructions after register allocation. |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 148 | class VLDQPseudo<InstrItinClass itin> |
| 149 | : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 150 | class VLDQWBPseudo<InstrItinClass itin> |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 151 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 152 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 153 | "$addr.addr = $wb">; |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 154 | class VLDQQPseudo<InstrItinClass itin> |
| 155 | : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 156 | class VLDQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 157 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 158 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 159 | "$addr.addr = $wb">; |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 160 | class VLDQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 161 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 162 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 163 | "$addr.addr = $wb, $src = $dst">; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 164 | |
Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 165 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 166 | class VLD1D<bits<4> op7_4, string Dt> |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 167 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd), |
| 168 | (ins addrmode6:$Rn), IIC_VLD1, |
| 169 | "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> { |
| 170 | let Rm = 0b1111; |
| 171 | let Inst{4} = Rn{4}; |
| 172 | } |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 173 | class VLD1Q<bits<4> op7_4, string Dt> |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 174 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2), |
| 175 | (ins addrmode6:$Rn), IIC_VLD1x2, |
| 176 | "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> { |
| 177 | let Rm = 0b1111; |
| 178 | let Inst{5-4} = Rn{5-4}; |
| 179 | } |
Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 180 | |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 181 | def VLD1d8 : VLD1D<{0,0,0,?}, "8">; |
| 182 | def VLD1d16 : VLD1D<{0,1,0,?}, "16">; |
| 183 | def VLD1d32 : VLD1D<{1,0,0,?}, "32">; |
| 184 | def VLD1d64 : VLD1D<{1,1,0,?}, "64">; |
Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 185 | |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 186 | def VLD1q8 : VLD1Q<{0,0,?,?}, "8">; |
| 187 | def VLD1q16 : VLD1Q<{0,1,?,?}, "16">; |
| 188 | def VLD1q32 : VLD1Q<{1,0,?,?}, "32">; |
| 189 | def VLD1q64 : VLD1Q<{1,1,?,?}, "64">; |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 190 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 191 | def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 192 | def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 193 | def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 194 | def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 195 | |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 196 | // ...with address register writeback: |
| 197 | class VLD1DWB<bits<4> op7_4, string Dt> |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 198 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb), |
| 199 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u, |
| 200 | "vld1", Dt, "\\{$Vd\\}, $Rn$Rm", |
| 201 | "$Rn.addr = $wb", []> { |
| 202 | let Inst{4} = Rn{4}; |
| 203 | } |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 204 | class VLD1QWB<bits<4> op7_4, string Dt> |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 205 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
| 206 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u, |
| 207 | "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm", |
| 208 | "$Rn.addr = $wb", []> { |
| 209 | let Inst{5-4} = Rn{5-4}; |
| 210 | } |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 211 | |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 212 | def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">; |
| 213 | def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">; |
| 214 | def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">; |
| 215 | def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 216 | |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 217 | def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">; |
| 218 | def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">; |
| 219 | def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">; |
| 220 | def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 221 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 222 | def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
| 223 | def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
| 224 | def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
| 225 | def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 226 | |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 227 | // ...with 3 registers (some of these are only for the disassembler): |
Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 228 | class VLD1D3<bits<4> op7_4, string Dt> |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 229 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
| 230 | (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt, |
| 231 | "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 232 | let Rm = 0b1111; |
| 233 | let Inst{4} = Rn{4}; |
| 234 | } |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 235 | class VLD1D3WB<bits<4> op7_4, string Dt> |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 236 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
| 237 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt, |
| 238 | "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 239 | let Inst{4} = Rn{4}; |
| 240 | } |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 241 | |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 242 | def VLD1d8T : VLD1D3<{0,0,0,?}, "8">; |
| 243 | def VLD1d16T : VLD1D3<{0,1,0,?}, "16">; |
| 244 | def VLD1d32T : VLD1D3<{1,0,0,?}, "32">; |
| 245 | def VLD1d64T : VLD1D3<{1,1,0,?}, "64">; |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 246 | |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 247 | def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">; |
| 248 | def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">; |
| 249 | def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">; |
| 250 | def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 251 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 252 | def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>; |
| 253 | def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 254 | |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 255 | // ...with 4 registers (some of these are only for the disassembler): |
| 256 | class VLD1D4<bits<4> op7_4, string Dt> |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 257 | : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 258 | (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt, |
| 259 | "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 260 | let Rm = 0b1111; |
| 261 | let Inst{5-4} = Rn{5-4}; |
| 262 | } |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 263 | class VLD1D4WB<bits<4> op7_4, string Dt> |
| 264 | : NLdSt<0,0b10,0b0010,op7_4, |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 265 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
| 266 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt, |
| 267 | "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb", |
| 268 | []> { |
| 269 | let Inst{5-4} = Rn{5-4}; |
| 270 | } |
Johnny Chen | b14a5c5 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 271 | |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 272 | def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">; |
| 273 | def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">; |
| 274 | def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">; |
| 275 | def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">; |
Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 276 | |
Owen Anderson | b3ca206 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 277 | def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">; |
| 278 | def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">; |
| 279 | def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">; |
| 280 | def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 281 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 282 | def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>; |
| 283 | def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 284 | |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 285 | // VLD2 : Vector Load (multiple 2-element structures) |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 286 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 287 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
| 288 | (ins addrmode6:$Rn), IIC_VLD2, |
| 289 | "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> { |
| 290 | let Rm = 0b1111; |
| 291 | let Inst{5-4} = Rn{5-4}; |
| 292 | } |
Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 293 | class VLD2Q<bits<4> op7_4, string Dt> |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 294 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 295 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 296 | (ins addrmode6:$Rn), IIC_VLD2x2, |
| 297 | "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 298 | let Rm = 0b1111; |
| 299 | let Inst{5-4} = Rn{5-4}; |
| 300 | } |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 301 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 302 | def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">; |
| 303 | def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">; |
| 304 | def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 305 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 306 | def VLD2q8 : VLD2Q<{0,0,?,?}, "8">; |
| 307 | def VLD2q16 : VLD2Q<{0,1,?,?}, "16">; |
| 308 | def VLD2q32 : VLD2Q<{1,0,?,?}, "32">; |
Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 309 | |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 310 | def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>; |
| 311 | def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>; |
| 312 | def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 313 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 314 | def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 315 | def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 316 | def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 317 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 318 | // ...with address register writeback: |
| 319 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 320 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
| 321 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u, |
| 322 | "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm", |
| 323 | "$Rn.addr = $wb", []> { |
| 324 | let Inst{5-4} = Rn{5-4}; |
| 325 | } |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 326 | class VLD2QWB<bits<4> op7_4, string Dt> |
| 327 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 328 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
| 329 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u, |
| 330 | "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 331 | "$Rn.addr = $wb", []> { |
| 332 | let Inst{5-4} = Rn{5-4}; |
| 333 | } |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 334 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 335 | def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">; |
| 336 | def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">; |
| 337 | def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 338 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 339 | def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">; |
| 340 | def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">; |
| 341 | def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">; |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 342 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 343 | def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 344 | def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 345 | def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 346 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 347 | def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 348 | def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 349 | def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 350 | |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 351 | // ...with double-spaced registers (for disassembly only): |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 352 | def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">; |
| 353 | def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">; |
| 354 | def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">; |
| 355 | def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">; |
| 356 | def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">; |
| 357 | def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">; |
Johnny Chen | b14a5c5 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 358 | |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 359 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 360 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 361 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
| 362 | (ins addrmode6:$Rn), IIC_VLD3, |
| 363 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 364 | let Rm = 0b1111; |
| 365 | let Inst{4} = Rn{4}; |
| 366 | } |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 367 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 368 | def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">; |
| 369 | def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">; |
| 370 | def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 371 | |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 372 | def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 373 | def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 374 | def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>; |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 375 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 376 | // ...with address register writeback: |
| 377 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 378 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 379 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
| 380 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u, |
| 381 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", |
| 382 | "$Rn.addr = $wb", []> { |
| 383 | let Inst{4} = Rn{4}; |
| 384 | } |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 385 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 386 | def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">; |
| 387 | def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">; |
| 388 | def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 389 | |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 390 | def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 391 | def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 392 | def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 393 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 394 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 395 | def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">; |
| 396 | def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">; |
| 397 | def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">; |
| 398 | def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">; |
| 399 | def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">; |
| 400 | def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 401 | |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 402 | def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 403 | def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 404 | def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 405 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 406 | // ...alternate versions to be allocated odd register numbers: |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 407 | def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 408 | def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 409 | def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 410 | |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 411 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 412 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 413 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 414 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 415 | (ins addrmode6:$Rn), IIC_VLD4, |
| 416 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 417 | let Rm = 0b1111; |
| 418 | let Inst{5-4} = Rn{5-4}; |
| 419 | } |
Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 420 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 421 | def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">; |
| 422 | def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">; |
| 423 | def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 424 | |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 425 | def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 426 | def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 427 | def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>; |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 428 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 429 | // ...with address register writeback: |
| 430 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 431 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 432 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
| 433 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, |
| 434 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 435 | "$Rn.addr = $wb", []> { |
| 436 | let Inst{5-4} = Rn{5-4}; |
| 437 | } |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 438 | |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 439 | def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">; |
| 440 | def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">; |
| 441 | def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 442 | |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 443 | def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>; |
| 444 | def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>; |
| 445 | def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>; |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 446 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 447 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 448 | def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">; |
| 449 | def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">; |
| 450 | def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">; |
| 451 | def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">; |
| 452 | def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">; |
| 453 | def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 454 | |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 455 | def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>; |
| 456 | def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>; |
| 457 | def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>; |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 458 | |
Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 459 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 460 | def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>; |
| 461 | def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>; |
| 462 | def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>; |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 463 | |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 464 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 465 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 466 | // Classes for VLD*LN pseudo-instructions with multi-register operands. |
| 467 | // These are expanded to real instructions after register allocation. |
| 468 | class VLDQLNPseudo<InstrItinClass itin> |
| 469 | : PseudoNLdSt<(outs QPR:$dst), |
| 470 | (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 471 | itin, "$src = $dst">; |
| 472 | class VLDQLNWBPseudo<InstrItinClass itin> |
| 473 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 474 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 475 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 476 | class VLDQQLNPseudo<InstrItinClass itin> |
| 477 | : PseudoNLdSt<(outs QQPR:$dst), |
| 478 | (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 479 | itin, "$src = $dst">; |
| 480 | class VLDQQLNWBPseudo<InstrItinClass itin> |
| 481 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 482 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 483 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 484 | class VLDQQQQLNPseudo<InstrItinClass itin> |
| 485 | : PseudoNLdSt<(outs QQQQPR:$dst), |
| 486 | (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 487 | itin, "$src = $dst">; |
| 488 | class VLDQQQQLNWBPseudo<InstrItinClass itin> |
| 489 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
| 490 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 491 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 492 | |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 493 | // VLD1LN : Vector Load (single element to one lane) |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 494 | class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 495 | PatFrag LoadOp> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 496 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 497 | (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane), |
| 498 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
| 499 | "$src = $Vd", |
| 500 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
| 501 | (i32 (LoadOp addrmode6:$Rn)), |
| 502 | imm:$lane))]> { |
| 503 | let Rm = 0b1111; |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 504 | } |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 505 | class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> { |
| 506 | let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src), |
| 507 | (i32 (LoadOp addrmode6:$addr)), |
| 508 | imm:$lane))]; |
| 509 | } |
| 510 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 511 | def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> { |
| 512 | let Inst{7-5} = lane{2-0}; |
| 513 | } |
| 514 | def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> { |
| 515 | let Inst{7-6} = lane{1-0}; |
| 516 | let Inst{4} = Rn{4}; |
| 517 | } |
| 518 | def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> { |
| 519 | let Inst{7} = lane{0}; |
| 520 | let Inst{5} = Rn{4}; |
| 521 | let Inst{4} = Rn{4}; |
| 522 | } |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 523 | |
| 524 | def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>; |
| 525 | def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>; |
| 526 | def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>; |
| 527 | |
| 528 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 529 | |
| 530 | // ...with address register writeback: |
| 531 | class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 532 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb), |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 533 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 534 | DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 535 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 536 | "$src = $Vd, $Rn.addr = $wb", []>; |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 537 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 538 | def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> { |
| 539 | let Inst{7-5} = lane{2-0}; |
| 540 | } |
| 541 | def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> { |
| 542 | let Inst{7-6} = lane{1-0}; |
| 543 | let Inst{4} = Rn{4}; |
| 544 | } |
| 545 | def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> { |
| 546 | let Inst{7} = lane{0}; |
| 547 | let Inst{5} = Rn{4}; |
| 548 | let Inst{4} = Rn{4}; |
| 549 | } |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 550 | |
| 551 | def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 552 | def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 553 | def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 554 | |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 555 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 556 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 557 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 558 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 559 | IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn", |
| 560 | "$src1 = $Vd, $src2 = $dst2", []> { |
| 561 | let Rm = 0b1111; |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 562 | let Inst{4} = Rn{4}; |
| 563 | } |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 564 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 565 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> { |
| 566 | let Inst{7-5} = lane{2-0}; |
| 567 | } |
| 568 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> { |
| 569 | let Inst{7-6} = lane{1-0}; |
| 570 | } |
| 571 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> { |
| 572 | let Inst{7} = lane{0}; |
| 573 | } |
Bob Wilson | c2728f4 | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 574 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 575 | def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 576 | def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 577 | def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 578 | |
Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 579 | // ...with double-spaced registers: |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 580 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> { |
| 581 | let Inst{7-6} = lane{1-0}; |
| 582 | } |
| 583 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> { |
| 584 | let Inst{7} = lane{0}; |
| 585 | } |
Bob Wilson | c2728f4 | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 586 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 587 | def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
| 588 | def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 589 | |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 590 | // ...with address register writeback: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 591 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 592 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 593 | (ins addrmode6:$Rn, am6offset:$Rm, |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 594 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 595 | "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm", |
| 596 | "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> { |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 597 | let Inst{4} = Rn{4}; |
| 598 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 599 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 600 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 601 | let Inst{7-5} = lane{2-0}; |
| 602 | } |
| 603 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 604 | let Inst{7-6} = lane{1-0}; |
| 605 | } |
| 606 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 607 | let Inst{7} = lane{0}; |
| 608 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 609 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 610 | def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 611 | def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 612 | def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 613 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 614 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 615 | let Inst{7-6} = lane{1-0}; |
| 616 | } |
| 617 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 618 | let Inst{7} = lane{0}; |
| 619 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 620 | |
Evan Cheng | 05f13e9 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 621 | def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
| 622 | def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 623 | |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 624 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 625 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 626 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 627 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 628 | nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 629 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn", |
| 630 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> { |
| 631 | let Rm = 0b1111; |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 632 | } |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 633 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 634 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> { |
| 635 | let Inst{7-5} = lane{2-0}; |
| 636 | } |
| 637 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> { |
| 638 | let Inst{7-6} = lane{1-0}; |
| 639 | } |
| 640 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> { |
| 641 | let Inst{7} = lane{0}; |
| 642 | } |
Bob Wilson | cf54e93 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 643 | |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 644 | def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 645 | def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 646 | def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 647 | |
Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 648 | // ...with double-spaced registers: |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 649 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> { |
| 650 | let Inst{7-6} = lane{1-0}; |
| 651 | } |
| 652 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> { |
| 653 | let Inst{7} = lane{0}; |
| 654 | } |
Bob Wilson | cf54e93 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 655 | |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 656 | def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
| 657 | def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 658 | |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 659 | // ...with address register writeback: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 660 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 661 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 662 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
| 663 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 664 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 665 | IIC_VLD3lnu, "vld3", Dt, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 666 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm", |
| 667 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb", |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 668 | []>; |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 669 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 670 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 671 | let Inst{7-5} = lane{2-0}; |
| 672 | } |
| 673 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 674 | let Inst{7-6} = lane{1-0}; |
| 675 | } |
| 676 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 677 | let Inst{7} = lane{0}; |
| 678 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 679 | |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 680 | def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 681 | def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 682 | def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 683 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 684 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 685 | let Inst{7-6} = lane{1-0}; |
| 686 | } |
| 687 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 688 | let Inst{7} = lane{0}; |
| 689 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 690 | |
Evan Cheng | a762400 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 691 | def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
| 692 | def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 693 | |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 694 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 695 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 696 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 697 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 698 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 699 | nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 700 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn", |
| 701 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> { |
| 702 | let Rm = 0b1111; |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 703 | let Inst{4} = Rn{4}; |
| 704 | } |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 705 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 706 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> { |
| 707 | let Inst{7-5} = lane{2-0}; |
| 708 | } |
| 709 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> { |
| 710 | let Inst{7-6} = lane{1-0}; |
| 711 | } |
| 712 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> { |
| 713 | let Inst{7} = lane{0}; |
| 714 | let Inst{5} = Rn{5}; |
| 715 | } |
Bob Wilson | 38ba472 | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 716 | |
Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 717 | def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 718 | def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 719 | def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 720 | |
Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 721 | // ...with double-spaced registers: |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 722 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> { |
| 723 | let Inst{7-6} = lane{1-0}; |
| 724 | } |
| 725 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> { |
| 726 | let Inst{7} = lane{0}; |
| 727 | let Inst{5} = Rn{5}; |
| 728 | } |
Bob Wilson | 38ba472 | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 729 | |
Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 730 | def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
| 731 | def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 732 | |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 733 | // ...with address register writeback: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 734 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | 9f20daf | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 735 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 736 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
| 737 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 738 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 739 | IIC_VLD4ln, "vld4", Dt, |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 740 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm", |
| 741 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb", |
| 742 | []> { |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 743 | let Inst{4} = Rn{4}; |
| 744 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 745 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 746 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 747 | let Inst{7-5} = lane{2-0}; |
| 748 | } |
| 749 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 750 | let Inst{7-6} = lane{1-0}; |
| 751 | } |
| 752 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 753 | let Inst{7} = lane{0}; |
| 754 | let Inst{5} = Rn{5}; |
| 755 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 756 | |
Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 757 | def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 758 | def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 759 | def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 760 | |
Owen Anderson | a838595 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 761 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 762 | let Inst{7-6} = lane{1-0}; |
| 763 | } |
| 764 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 765 | let Inst{7} = lane{0}; |
| 766 | let Inst{5} = Rn{5}; |
| 767 | } |
Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 768 | |
Evan Cheng | d7a404d | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 769 | def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
| 770 | def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 771 | |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 772 | // VLD1DUP : Vector Load (single element to all lanes) |
| 773 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
| 774 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
| 775 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
| 776 | // FIXME: Not yet implemented. |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 777 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | f042ead | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 778 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 779 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 780 | |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 781 | // Classes for VST* pseudo-instructions with multi-register operands. |
| 782 | // These are expanded to real instructions after register allocation. |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 783 | class VSTQPseudo<InstrItinClass itin> |
| 784 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">; |
| 785 | class VSTQWBPseudo<InstrItinClass itin> |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 786 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 787 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin, |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 788 | "$addr.addr = $wb">; |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 789 | class VSTQQPseudo<InstrItinClass itin> |
| 790 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">; |
| 791 | class VSTQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 792 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 793 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin, |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 794 | "$addr.addr = $wb">; |
Bob Wilson | dd29db5 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 795 | class VSTQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 796 | : PseudoNLdSt<(outs GPR:$wb), |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 797 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 798 | "$addr.addr = $wb">; |
| 799 | |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 800 | // VST1 : Vector Store (multiple single elements) |
| 801 | class VST1D<bits<4> op7_4, string Dt> |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 802 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd), |
| 803 | IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> { |
| 804 | let Rm = 0b1111; |
| 805 | let Inst{4} = Rn{4}; |
| 806 | } |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 807 | class VST1Q<bits<4> op7_4, string Dt> |
| 808 | : NLdSt<0,0b00,0b1010,op7_4, (outs), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 809 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2, |
| 810 | "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> { |
| 811 | let Rm = 0b1111; |
| 812 | let Inst{5-4} = Rn{5-4}; |
| 813 | } |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 814 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 815 | def VST1d8 : VST1D<{0,0,0,?}, "8">; |
| 816 | def VST1d16 : VST1D<{0,1,0,?}, "16">; |
| 817 | def VST1d32 : VST1D<{1,0,0,?}, "32">; |
| 818 | def VST1d64 : VST1D<{1,1,0,?}, "64">; |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 819 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 820 | def VST1q8 : VST1Q<{0,0,?,?}, "8">; |
| 821 | def VST1q16 : VST1Q<{0,1,?,?}, "16">; |
| 822 | def VST1q32 : VST1Q<{1,0,?,?}, "32">; |
| 823 | def VST1q64 : VST1Q<{1,1,?,?}, "64">; |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 824 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 825 | def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 826 | def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 827 | def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 828 | def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 829 | |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 830 | // ...with address register writeback: |
| 831 | class VST1DWB<bits<4> op7_4, string Dt> |
| 832 | : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 833 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u, |
| 834 | "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 835 | let Inst{4} = Rn{4}; |
| 836 | } |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 837 | class VST1QWB<bits<4> op7_4, string Dt> |
| 838 | : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 839 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2), |
| 840 | IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm", |
| 841 | "$Rn.addr = $wb", []> { |
| 842 | let Inst{5-4} = Rn{5-4}; |
| 843 | } |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 844 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 845 | def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">; |
| 846 | def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">; |
| 847 | def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">; |
| 848 | def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 849 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 850 | def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">; |
| 851 | def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">; |
| 852 | def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">; |
| 853 | def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 854 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 855 | def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
| 856 | def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
| 857 | def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
| 858 | def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 859 | |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 860 | // ...with 3 registers (some of these are only for the disassembler): |
Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 861 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | d5c472d | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 862 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 863 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), |
| 864 | IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> { |
| 865 | let Rm = 0b1111; |
| 866 | let Inst{4} = Rn{4}; |
| 867 | } |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 868 | class VST1D3WB<bits<4> op7_4, string Dt> |
| 869 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 870 | (ins addrmode6:$Rn, am6offset:$Rm, |
| 871 | DPR:$Vd, DPR:$src2, DPR:$src3), |
| 872 | IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm", |
| 873 | "$Rn.addr = $wb", []> { |
| 874 | let Inst{4} = Rn{4}; |
| 875 | } |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 876 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 877 | def VST1d8T : VST1D3<{0,0,0,?}, "8">; |
| 878 | def VST1d16T : VST1D3<{0,1,0,?}, "16">; |
| 879 | def VST1d32T : VST1D3<{1,0,0,?}, "32">; |
| 880 | def VST1d64T : VST1D3<{1,1,0,?}, "64">; |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 881 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 882 | def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">; |
| 883 | def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">; |
| 884 | def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">; |
| 885 | def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 886 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 887 | def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>; |
| 888 | def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>; |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 889 | |
Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 890 | // ...with 4 registers (some of these are only for the disassembler): |
| 891 | class VST1D4<bits<4> op7_4, string Dt> |
| 892 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 893 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 894 | IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "", |
| 895 | []> { |
| 896 | let Rm = 0b1111; |
| 897 | let Inst{5-4} = Rn{5-4}; |
| 898 | } |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 899 | class VST1D4WB<bits<4> op7_4, string Dt> |
| 900 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb), |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 901 | (ins addrmode6:$Rn, am6offset:$Rm, |
| 902 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u, |
| 903 | "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 904 | "$Rn.addr = $wb", []> { |
| 905 | let Inst{5-4} = Rn{5-4}; |
| 906 | } |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 907 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 908 | def VST1d8Q : VST1D4<{0,0,?,?}, "8">; |
| 909 | def VST1d16Q : VST1D4<{0,1,?,?}, "16">; |
| 910 | def VST1d32Q : VST1D4<{1,0,?,?}, "32">; |
| 911 | def VST1d64Q : VST1D4<{1,1,?,?}, "64">; |
Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 912 | |
Owen Anderson | 87c62e5 | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 913 | def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">; |
| 914 | def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">; |
| 915 | def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">; |
| 916 | def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 917 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 918 | def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>; |
| 919 | def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>; |
Bob Wilson | 4cec449 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 920 | |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 921 | // VST2 : Vector Store (multiple 2-element structures) |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 922 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 923 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 924 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), |
| 925 | IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> { |
| 926 | let Rm = 0b1111; |
| 927 | let Inst{5-4} = Rn{5-4}; |
| 928 | } |
Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 929 | class VST2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 930 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 931 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 932 | IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
| 933 | "", []> { |
| 934 | let Rm = 0b1111; |
| 935 | let Inst{5-4} = Rn{5-4}; |
| 936 | } |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 937 | |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 938 | def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">; |
| 939 | def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">; |
| 940 | def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 941 | |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 942 | def VST2q8 : VST2Q<{0,0,?,?}, "8">; |
| 943 | def VST2q16 : VST2Q<{0,1,?,?}, "16">; |
| 944 | def VST2q32 : VST2Q<{1,0,?,?}, "32">; |
Bob Wilson | 3dcb537 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 945 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 946 | def VST2d8Pseudo : VSTQPseudo<IIC_VST2>; |
| 947 | def VST2d16Pseudo : VSTQPseudo<IIC_VST2>; |
| 948 | def VST2d32Pseudo : VSTQPseudo<IIC_VST2>; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 949 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 950 | def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 951 | def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 952 | def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 953 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 954 | // ...with address register writeback: |
| 955 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 956 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 957 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2), |
| 958 | IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm", |
| 959 | "$Rn.addr = $wb", []> { |
| 960 | let Inst{5-4} = Rn{5-4}; |
| 961 | } |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 962 | class VST2QWB<bits<4> op7_4, string Dt> |
| 963 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 964 | (ins addrmode6:$Rn, am6offset:$Rm, |
| 965 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u, |
| 966 | "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 967 | "$Rn.addr = $wb", []> { |
| 968 | let Inst{5-4} = Rn{5-4}; |
| 969 | } |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 970 | |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 971 | def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">; |
| 972 | def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">; |
| 973 | def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 974 | |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 975 | def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">; |
| 976 | def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">; |
| 977 | def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">; |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 978 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 979 | def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 980 | def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 981 | def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 982 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 983 | def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 984 | def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 985 | def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 986 | |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 987 | // ...with double-spaced registers (for disassembly only): |
Owen Anderson | fa08e1e | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 988 | def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">; |
| 989 | def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">; |
| 990 | def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">; |
| 991 | def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">; |
| 992 | def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">; |
| 993 | def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">; |
Johnny Chen | d5c472d | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 994 | |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 995 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 996 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 997 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 998 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3, |
Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 999 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1000 | |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1001 | def VST3d8 : VST3D<0b0100, 0b0000, "8">; |
| 1002 | def VST3d16 : VST3D<0b0100, 0b0100, "16">; |
| 1003 | def VST3d32 : VST3D<0b0100, 0b1000, "32">; |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1004 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1005 | def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1006 | def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1007 | def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>; |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1008 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1009 | // ...with address register writeback: |
| 1010 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1011 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1012 | (ins addrmode6:$addr, am6offset:$offset, |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1013 | DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u, |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1014 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1015 | "$addr.addr = $wb", []>; |
| 1016 | |
| 1017 | def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">; |
| 1018 | def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">; |
| 1019 | def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">; |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1020 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1021 | def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1022 | def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1023 | def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1024 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1025 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1026 | def VST3q8 : VST3D<0b0101, 0b0000, "8">; |
| 1027 | def VST3q16 : VST3D<0b0101, 0b0100, "16">; |
| 1028 | def VST3q32 : VST3D<0b0101, 0b1000, "32">; |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1029 | def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">; |
| 1030 | def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">; |
| 1031 | def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1032 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1033 | def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1034 | def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1035 | def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1036 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1037 | // ...alternate versions to be allocated odd register numbers: |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1038 | def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1039 | def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1040 | def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 2346486 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1041 | |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1042 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1043 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1044 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1045 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1046 | IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | 9129376 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 1047 | "", []>; |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1048 | |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1049 | def VST4d8 : VST4D<0b0000, 0b0000, "8">; |
| 1050 | def VST4d16 : VST4D<0b0000, 0b0100, "16">; |
| 1051 | def VST4d32 : VST4D<0b0000, 0b1000, "32">; |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1052 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1053 | def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1054 | def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1055 | def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>; |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1056 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1057 | // ...with address register writeback: |
| 1058 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1059 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1060 | (ins addrmode6:$addr, am6offset:$offset, |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1061 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u, |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1062 | "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1063 | "$addr.addr = $wb", []>; |
| 1064 | |
| 1065 | def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">; |
| 1066 | def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">; |
| 1067 | def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">; |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1068 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1069 | def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1070 | def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1071 | def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1072 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1073 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1074 | def VST4q8 : VST4D<0b0001, 0b0000, "8">; |
| 1075 | def VST4q16 : VST4D<0b0001, 0b0100, "16">; |
| 1076 | def VST4q32 : VST4D<0b0001, 0b1000, "32">; |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1077 | def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">; |
| 1078 | def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">; |
| 1079 | def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1080 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1081 | def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1082 | def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1083 | def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1084 | |
Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1085 | // ...alternate versions to be allocated odd register numbers: |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1086 | def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1087 | def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1088 | def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1089 | |
Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame^] | 1090 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
| 1091 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1092 | // Classes for VST*LN pseudo-instructions with multi-register operands. |
| 1093 | // These are expanded to real instructions after register allocation. |
| 1094 | class VSTQLNPseudo<InstrItinClass itin> |
| 1095 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 1096 | itin, "">; |
| 1097 | class VSTQLNWBPseudo<InstrItinClass itin> |
| 1098 | : PseudoNLdSt<(outs GPR:$wb), |
| 1099 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 1100 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1101 | class VSTQQLNPseudo<InstrItinClass itin> |
| 1102 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 1103 | itin, "">; |
| 1104 | class VSTQQLNWBPseudo<InstrItinClass itin> |
| 1105 | : PseudoNLdSt<(outs GPR:$wb), |
| 1106 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 1107 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1108 | class VSTQQQQLNPseudo<InstrItinClass itin> |
| 1109 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 1110 | itin, "">; |
| 1111 | class VSTQQQQLNWBPseudo<InstrItinClass itin> |
| 1112 | : PseudoNLdSt<(outs GPR:$wb), |
| 1113 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 1114 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1115 | |
Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1116 | // VST1LN : Vector Store (single element from one lane) |
Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame^] | 1117 | class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1118 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
| 1119 | (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane), |
| 1120 | IIC_VST1ln, "vst1", Dt, "\\{$src[$lane]\\}, $addr", "", []>; |
| 1121 | |
| 1122 | def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8">; |
| 1123 | def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16">; |
| 1124 | def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32">; |
| 1125 | |
| 1126 | def VST1LNq8Pseudo : VSTQLNPseudo<IIC_VST1ln>; |
| 1127 | def VST1LNq16Pseudo : VSTQLNPseudo<IIC_VST1ln>; |
| 1128 | def VST1LNq32Pseudo : VSTQLNPseudo<IIC_VST1ln>; |
| 1129 | |
| 1130 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
| 1131 | |
| 1132 | // ...with address register writeback: |
| 1133 | class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1134 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
| 1135 | (ins addrmode6:$addr, am6offset:$offset, |
| 1136 | DPR:$src, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt, |
| 1137 | "\\{$src[$lane]\\}, $addr$offset", |
| 1138 | "$addr.addr = $wb", []>; |
| 1139 | |
| 1140 | def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8">; |
| 1141 | def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16">; |
| 1142 | def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32">; |
| 1143 | |
| 1144 | def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>; |
| 1145 | def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>; |
| 1146 | def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>; |
Bob Wilson | e7ef4a9 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1147 | |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1148 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1149 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1150 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1151 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1152 | IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr", |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1153 | "", []>; |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1154 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1155 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">; |
| 1156 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">; |
| 1157 | def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | b851eb3 | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1158 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1159 | def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1160 | def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1161 | def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1162 | |
Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1163 | // ...with double-spaced registers: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1164 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">; |
| 1165 | def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | b851eb3 | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1166 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1167 | def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
| 1168 | def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1169 | |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1170 | // ...with address register writeback: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1171 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1172 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1173 | (ins addrmode6:$addr, am6offset:$offset, |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1174 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt, |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1175 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1176 | "$addr.addr = $wb", []>; |
| 1177 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1178 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">; |
| 1179 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">; |
| 1180 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1181 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1182 | def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1183 | def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1184 | def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1185 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1186 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">; |
| 1187 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1188 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1189 | def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
| 1190 | def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1191 | |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1192 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1193 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1194 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1195 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1196 | nohash_imm:$lane), IIC_VST3ln, "vst3", Dt, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1197 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>; |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1198 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1199 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">; |
| 1200 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">; |
| 1201 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | c4090308 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1202 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1203 | def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1204 | def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1205 | def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1206 | |
Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1207 | // ...with double-spaced registers: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1208 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">; |
| 1209 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | c4090308 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1210 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1211 | def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
| 1212 | def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1213 | |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1214 | // ...with address register writeback: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1215 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1216 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1217 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1218 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1219 | IIC_VST3lnu, "vst3", Dt, |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1220 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset", |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1221 | "$addr.addr = $wb", []>; |
| 1222 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1223 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">; |
| 1224 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">; |
| 1225 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1226 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1227 | def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1228 | def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1229 | def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1230 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1231 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">; |
| 1232 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1233 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1234 | def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
| 1235 | def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1236 | |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1237 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1238 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1239 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1240 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1241 | nohash_imm:$lane), IIC_VST4ln, "vst4", Dt, |
Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 1242 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr", |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1243 | "", []>; |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1244 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1245 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">; |
| 1246 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">; |
| 1247 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1248 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1249 | def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1250 | def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1251 | def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1252 | |
Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1253 | // ...with double-spaced registers: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1254 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">; |
| 1255 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1256 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1257 | def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
| 1258 | def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1259 | |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1260 | // ...with address register writeback: |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1261 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1262 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1263 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1264 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1265 | IIC_VST4lnu, "vst4", Dt, |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1266 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset", |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1267 | "$addr.addr = $wb", []>; |
| 1268 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1269 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">; |
| 1270 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">; |
| 1271 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1272 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1273 | def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 1274 | def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 1275 | def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1276 | |
Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1277 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">; |
| 1278 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1279 | |
Evan Cheng | 94ad008 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1280 | def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
| 1281 | def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1282 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1283 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1284 | |
Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1285 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1286 | //===----------------------------------------------------------------------===// |
| 1287 | // NEON pattern fragments |
| 1288 | //===----------------------------------------------------------------------===// |
| 1289 | |
| 1290 | // Extract D sub-registers of Q registers. |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1291 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1292 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1293 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1294 | }]>; |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1295 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1296 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1297 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1298 | }]>; |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1299 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1300 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1301 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1302 | }]>; |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1303 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1304 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1305 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1306 | }]>; |
| 1307 | |
Anton Korobeynikov | cd41d07 | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 1308 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1309 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1310 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); |
| 1311 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1312 | }]>; |
| 1313 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1314 | // Translate lane numbers from Q registers to D subregs. |
| 1315 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1316 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1317 | }]>; |
| 1318 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1319 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1320 | }]>; |
| 1321 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1322 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1323 | }]>; |
| 1324 | |
| 1325 | //===----------------------------------------------------------------------===// |
| 1326 | // Instruction Classes |
| 1327 | //===----------------------------------------------------------------------===// |
| 1328 | |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1329 | // Basic 2-register operations: single-, double- and quad-register. |
| 1330 | class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1331 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1332 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Johnny Chen | e99953c | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 1333 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
| 1334 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), |
| 1335 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1336 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1337 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1338 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Johnny Chen | e99953c | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 1339 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
| 1340 | (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "", |
| 1341 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1342 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1343 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1344 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Johnny Chen | e99953c | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 1345 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
| 1346 | (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "", |
| 1347 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1348 | |
Bob Wilson | cb2deb2 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 1349 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1350 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Johnny Chen | d82f900 | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1351 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1352 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1353 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1354 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1355 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1356 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 1357 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1358 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1359 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1360 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1361 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1362 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1363 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 1364 | |
Bob Wilson | 4cd8a12 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 1365 | // Narrow 2-register operations. |
| 1366 | class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1367 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1368 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1369 | ValueType TyD, ValueType TyQ, SDNode OpNode> |
| 1370 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), |
| 1371 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
| 1372 | [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>; |
| 1373 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1374 | // Narrow 2-register intrinsics. |
| 1375 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1376 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1377 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1378 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1379 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1380 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1381 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>; |
| 1382 | |
Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1383 | // Long 2-register operations (currently only used for VMOVL). |
| 1384 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1385 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1386 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1387 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1388 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1389 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1390 | [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1391 | |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1392 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1393 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1394 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2), |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1395 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1396 | OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1397 | "$src1 = $dst1, $src2 = $dst2", []>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1398 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1399 | InstrItinClass itin, string OpcodeStr, string Dt> |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1400 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1401 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1402 | "$src1 = $dst1, $src2 = $dst2", []>; |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1403 | |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1404 | // Basic 3-register operations: single-, double- and quad-register. |
| 1405 | class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1406 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
| 1407 | SDNode OpNode, bit Commutable> |
| 1408 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1409 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, |
| 1410 | IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> { |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1411 | let isCommutable = Commutable; |
| 1412 | } |
| 1413 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1414 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1415 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1416 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1417 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9e44cf2 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1418 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1419 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 1420 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1421 | let isCommutable = Commutable; |
| 1422 | } |
| 1423 | // Same as N3VD but no data type. |
| 1424 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1425 | InstrItinClass itin, string OpcodeStr, |
| 1426 | ValueType ResTy, ValueType OpTy, |
| 1427 | SDNode OpNode, bit Commutable> |
| 1428 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1429 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1430 | OpcodeStr, "$dst, $src1, $src2", "", |
| 1431 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{ |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1432 | let isCommutable = Commutable; |
| 1433 | } |
Johnny Chen | 6094cda | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 1434 | |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1435 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1436 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1437 | ValueType Ty, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1438 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1439 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1440 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1441 | [(set (Ty DPR:$dst), |
| 1442 | (Ty (ShOp (Ty DPR:$src1), |
| 1443 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1444 | let isCommutable = 0; |
| 1445 | } |
| 1446 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1447 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1448 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1449 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1450 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","", |
| 1451 | [(set (Ty DPR:$dst), |
| 1452 | (Ty (ShOp (Ty DPR:$src1), |
| 1453 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1454 | let isCommutable = 0; |
| 1455 | } |
| 1456 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1457 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1458 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1459 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1460 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 15c9770 | 2010-10-21 18:09:17 +0000 | [diff] [blame] | 1461 | (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin, |
| 1462 | OpcodeStr, Dt, "$Qd, $Qn, $Qm", "", |
| 1463 | [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> { |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1464 | let isCommutable = Commutable; |
| 1465 | } |
| 1466 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1467 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1468 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1469 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1470 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1471 | OpcodeStr, "$dst, $src1, $src2", "", |
| 1472 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{ |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1473 | let isCommutable = Commutable; |
| 1474 | } |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1475 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1476 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1477 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1478 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1479 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1480 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1481 | [(set (ResTy QPR:$dst), |
| 1482 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1483 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1484 | imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1485 | let isCommutable = 0; |
| 1486 | } |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1487 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1488 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1489 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1490 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1491 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","", |
| 1492 | [(set (ResTy QPR:$dst), |
| 1493 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1494 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1495 | imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1496 | let isCommutable = 0; |
| 1497 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1498 | |
| 1499 | // Basic 3-register intrinsics, both double- and quad-register. |
| 1500 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1501 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1502 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1503 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9e44cf2 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1504 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin, |
| 1505 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 1506 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1507 | let isCommutable = Commutable; |
| 1508 | } |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1509 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1510 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1511 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1512 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1513 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1514 | [(set (Ty DPR:$dst), |
| 1515 | (Ty (IntOp (Ty DPR:$src1), |
| 1516 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), |
| 1517 | imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1518 | let isCommutable = 0; |
| 1519 | } |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1520 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1521 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1522 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1523 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1524 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1525 | [(set (Ty DPR:$dst), |
| 1526 | (Ty (IntOp (Ty DPR:$src1), |
| 1527 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1528 | let isCommutable = 0; |
| 1529 | } |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1530 | class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1531 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 1532 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1533 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1534 | (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin, |
| 1535 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 1536 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> { |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 1537 | let isCommutable = 0; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1538 | } |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1539 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1540 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1541 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1542 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1543 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 9e44cf2 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1544 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin, |
| 1545 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 1546 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1547 | let isCommutable = Commutable; |
| 1548 | } |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1549 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1550 | string OpcodeStr, string Dt, |
| 1551 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1552 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1553 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1554 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1555 | [(set (ResTy QPR:$dst), |
| 1556 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1557 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1558 | imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1559 | let isCommutable = 0; |
| 1560 | } |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1561 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1562 | string OpcodeStr, string Dt, |
| 1563 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1564 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1565 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1566 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1567 | [(set (ResTy QPR:$dst), |
| 1568 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1569 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1570 | imm:$lane)))))]> { |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1571 | let isCommutable = 0; |
| 1572 | } |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1573 | class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1574 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 1575 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1576 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 1577 | (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin, |
| 1578 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 1579 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> { |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 1580 | let isCommutable = 0; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1581 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1582 | |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1583 | // Multiply-Add/Sub operations: single-, double- and quad-register. |
| 1584 | class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1585 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1586 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
| 1587 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1588 | (outs DPR_VFP2:$dst), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1589 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin, |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1590 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>; |
| 1591 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1592 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1593 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1594 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1595 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | f48719f | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 1596 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1597 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1598 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 1599 | (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>; |
| 1600 | |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1601 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1602 | string OpcodeStr, string Dt, |
| 1603 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1604 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1605 | (outs DPR:$dst), |
| 1606 | (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1607 | NVMulSLFrm, itin, |
| 1608 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1609 | [(set (Ty DPR:$dst), |
| 1610 | (Ty (ShOp (Ty DPR:$src1), |
| 1611 | (Ty (MulOp DPR:$src2, |
| 1612 | (Ty (NEONvduplane (Ty DPR_VFP2:$src3), |
| 1613 | imm:$lane)))))))]>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1614 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1615 | string OpcodeStr, string Dt, |
| 1616 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1617 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | f48719f | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 1618 | (outs DPR:$Vd), |
| 1619 | (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1620 | NVMulSLFrm, itin, |
Owen Anderson | f48719f | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 1621 | OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd", |
| 1622 | [(set (Ty DPR:$Vd), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1623 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | f48719f | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 1624 | (Ty (MulOp DPR:$Vn, |
| 1625 | (Ty (NEONvduplane (Ty DPR_8:$Vm), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1626 | imm:$lane)))))))]>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1627 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1628 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1629 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1630 | SDNode MulOp, SDNode OpNode> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1631 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | f48719f | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 1632 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 1633 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1634 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 1635 | (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1636 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1637 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1638 | SDNode MulOp, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1639 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1640 | (outs QPR:$dst), |
| 1641 | (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1642 | NVMulSLFrm, itin, |
| 1643 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1644 | [(set (ResTy QPR:$dst), |
| 1645 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1646 | (ResTy (MulOp QPR:$src2, |
| 1647 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
| 1648 | imm:$lane)))))))]>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1649 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1650 | string OpcodeStr, string Dt, |
| 1651 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1652 | SDNode MulOp, SDNode ShOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1653 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1654 | (outs QPR:$dst), |
| 1655 | (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1656 | NVMulSLFrm, itin, |
| 1657 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1658 | [(set (ResTy QPR:$dst), |
| 1659 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1660 | (ResTy (MulOp QPR:$src2, |
| 1661 | (ResTy (NEONvduplane (OpTy DPR_8:$src3), |
| 1662 | imm:$lane)))))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1663 | |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1664 | // Neon Intrinsic-Op instructions (VABA): double- and quad-register. |
| 1665 | class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1666 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1667 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 1668 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | b9c9167 | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 1669 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1670 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1671 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 1672 | (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>; |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1673 | class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1674 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1675 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 1676 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | b9c9167 | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 1677 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 1678 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1679 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 1680 | (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>; |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1681 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1682 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 1683 | // The destination register is also used as the first source operand register. |
| 1684 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1685 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1686 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1687 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1688 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1689 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1690 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), |
| 1691 | (OpTy DPR:$src2), (OpTy DPR:$src3))))]>; |
| 1692 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1693 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1694 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1695 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1696 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1697 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1698 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), |
| 1699 | (OpTy QPR:$src2), (OpTy QPR:$src3))))]>; |
| 1700 | |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1701 | // Long Multiply-Add/Sub operations. |
| 1702 | class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1703 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1704 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 1705 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 3d02646 | 2010-10-22 19:05:25 +0000 | [diff] [blame] | 1706 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1707 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1708 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 1709 | (TyQ (MulOp (TyD DPR:$Vn), |
| 1710 | (TyD DPR:$Vm)))))]>; |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1711 | class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1712 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1713 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 1714 | : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst), |
| 1715 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1716 | NVMulSLFrm, itin, |
| 1717 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1718 | [(set QPR:$dst, |
| 1719 | (OpNode (TyQ QPR:$src1), |
| 1720 | (TyQ (MulOp (TyD DPR:$src2), |
| 1721 | (TyD (NEONvduplane (TyD DPR_VFP2:$src3), |
| 1722 | imm:$lane))))))]>; |
| 1723 | class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1724 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1725 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 1726 | : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst), |
| 1727 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1728 | NVMulSLFrm, itin, |
| 1729 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1730 | [(set QPR:$dst, |
| 1731 | (OpNode (TyQ QPR:$src1), |
| 1732 | (TyQ (MulOp (TyD DPR:$src2), |
| 1733 | (TyD (NEONvduplane (TyD DPR_8:$src3), |
| 1734 | imm:$lane))))))]>; |
| 1735 | |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1736 | // Long Intrinsic-Op vector operations with explicit extend (VABAL). |
| 1737 | class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1738 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1739 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 1740 | SDNode OpNode> |
| 1741 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 1f6aad0 | 2010-10-25 21:29:04 +0000 | [diff] [blame] | 1742 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1743 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1744 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 1745 | (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 1746 | (TyD DPR:$Vm)))))))]>; |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1747 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1748 | // Neon Long 3-argument intrinsic. The destination register is |
| 1749 | // a quad-register and is also used as the first source operand register. |
| 1750 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1751 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1752 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1753 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9d0122a | 2010-10-22 19:35:48 +0000 | [diff] [blame] | 1754 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 1755 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 1756 | [(set QPR:$Vd, |
| 1757 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1758 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1759 | string OpcodeStr, string Dt, |
| 1760 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1761 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1762 | (outs QPR:$dst), |
| 1763 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1764 | NVMulSLFrm, itin, |
| 1765 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1766 | [(set (ResTy QPR:$dst), |
| 1767 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1768 | (OpTy DPR:$src2), |
| 1769 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
| 1770 | imm:$lane)))))]>; |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1771 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1772 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1773 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1774 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1775 | (outs QPR:$dst), |
| 1776 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1777 | NVMulSLFrm, itin, |
| 1778 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1779 | [(set (ResTy QPR:$dst), |
| 1780 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1781 | (OpTy DPR:$src2), |
| 1782 | (OpTy (NEONvduplane (OpTy DPR_8:$src3), |
| 1783 | imm:$lane)))))]>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1784 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1785 | // Narrowing 3-register intrinsics. |
| 1786 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1787 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1788 | Intrinsic IntOp, bit Commutable> |
| 1789 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1790 | (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1791 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1792 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> { |
| 1793 | let isCommutable = Commutable; |
| 1794 | } |
| 1795 | |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1796 | // Long 3-register operations. |
| 1797 | class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1798 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1799 | ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable> |
| 1800 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1801 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
| 1802 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1803 | [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> { |
| 1804 | let isCommutable = Commutable; |
| 1805 | } |
| 1806 | class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1807 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1808 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
| 1809 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1810 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1811 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1812 | [(set QPR:$dst, |
| 1813 | (TyQ (OpNode (TyD DPR:$src1), |
| 1814 | (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>; |
| 1815 | class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1816 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1817 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
| 1818 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1819 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1820 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1821 | [(set QPR:$dst, |
| 1822 | (TyQ (OpNode (TyD DPR:$src1), |
| 1823 | (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>; |
| 1824 | |
| 1825 | // Long 3-register operations with explicitly extended operands. |
| 1826 | class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1827 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1828 | ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp, |
| 1829 | bit Commutable> |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1830 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 15c9770 | 2010-10-21 18:09:17 +0000 | [diff] [blame] | 1831 | (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin, |
| 1832 | OpcodeStr, Dt, "$Qd, $Dn, $Dm", "", |
| 1833 | [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))), |
| 1834 | (TyQ (ExtOp (TyD DPR:$Dm)))))]> { |
| 1835 | let isCommutable = Commutable; |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1836 | } |
| 1837 | |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1838 | // Long 3-register intrinsics with explicit extend (VABDL). |
| 1839 | class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1840 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1841 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 1842 | bit Commutable> |
| 1843 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1844 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
| 1845 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1846 | [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1), |
| 1847 | (TyD DPR:$src2))))))]> { |
| 1848 | let isCommutable = Commutable; |
| 1849 | } |
| 1850 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1851 | // Long 3-register intrinsics. |
| 1852 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1853 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1854 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1855 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1856 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1857 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1858 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> { |
| 1859 | let isCommutable = Commutable; |
| 1860 | } |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1861 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1862 | string OpcodeStr, string Dt, |
| 1863 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1864 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1865 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1866 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1867 | [(set (ResTy QPR:$dst), |
| 1868 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1869 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1870 | imm:$lane)))))]>; |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1871 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1872 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1873 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1874 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1875 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1876 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1877 | [(set (ResTy QPR:$dst), |
| 1878 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1879 | (OpTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1880 | imm:$lane)))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1881 | |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1882 | // Wide 3-register operations. |
| 1883 | class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1884 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
| 1885 | SDNode OpNode, SDNode ExtOp, bit Commutable> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1886 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9561084 | 2010-10-21 18:20:25 +0000 | [diff] [blame] | 1887 | (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD, |
| 1888 | OpcodeStr, Dt, "$Qd, $Qn, $Dm", "", |
| 1889 | [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn), |
| 1890 | (TyQ (ExtOp (TyD DPR:$Dm)))))]> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1891 | let isCommutable = Commutable; |
| 1892 | } |
| 1893 | |
| 1894 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 1895 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1896 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1897 | string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1898 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1899 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1900 | (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1901 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 1902 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1903 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1904 | string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1905 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1906 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1907 | (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1908 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 1909 | |
| 1910 | // Pairwise long 2-register accumulate intrinsics, |
| 1911 | // both double- and quad-register. |
| 1912 | // The destination register is also used as the first source operand register. |
| 1913 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1914 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1915 | string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1916 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1917 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
Owen Anderson | 691ce68 | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 1918 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD, |
| 1919 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 1920 | [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1921 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1922 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1923 | string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1924 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1925 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
Owen Anderson | 691ce68 | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 1926 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ, |
| 1927 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 1928 | [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1929 | |
| 1930 | // Shift by immediate, |
| 1931 | // both double- and quad-register. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1932 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1933 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1934 | ValueType Ty, SDNode OpNode> |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1935 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1936 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1937 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1938 | [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1939 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1940 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1941 | ValueType Ty, SDNode OpNode> |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1942 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1943 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1944 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1945 | [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>; |
| 1946 | |
Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1947 | // Long shift by immediate. |
| 1948 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 1949 | string OpcodeStr, string Dt, |
| 1950 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 1951 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1952 | (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm, |
Johnny Chen | d82f900 | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1953 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1954 | [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src), |
| 1955 | (i32 imm:$SIMM))))]>; |
| 1956 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1957 | // Narrow shift by immediate. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1958 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1959 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1960 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1961 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1962 | (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1963 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1964 | [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src), |
| 1965 | (i32 imm:$SIMM))))]>; |
| 1966 | |
| 1967 | // Shift right by immediate and accumulate, |
| 1968 | // both double- and quad-register. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1969 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1970 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Owen Anderson | d7e8135 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 1971 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
| 1972 | (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
| 1973 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 1974 | [(set DPR:$Vd, (Ty (add DPR:$src1, |
| 1975 | (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1976 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1977 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Owen Anderson | d7e8135 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 1978 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
| 1979 | (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
| 1980 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 1981 | [(set QPR:$Vd, (Ty (add QPR:$src1, |
| 1982 | (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1983 | |
| 1984 | // Shift by immediate and insert, |
| 1985 | // both double- and quad-register. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1986 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1987 | Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp> |
Owen Anderson | 8576a42 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 1988 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
| 1989 | (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD, |
| 1990 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 1991 | [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1992 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1993 | Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp> |
Owen Anderson | 8576a42 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 1994 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
| 1995 | (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ, |
| 1996 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 1997 | [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1998 | |
| 1999 | // Convert, with fractional bits immediate, |
| 2000 | // both double- and quad-register. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2001 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2002 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2003 | Intrinsic IntOp> |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2004 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2005 | (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2006 | IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2007 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2008 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2009 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2010 | Intrinsic IntOp> |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2011 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2012 | (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2013 | IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2014 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2015 | |
| 2016 | //===----------------------------------------------------------------------===// |
| 2017 | // Multiclasses |
| 2018 | //===----------------------------------------------------------------------===// |
| 2019 | |
Bob Wilson | d76b9b7 | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 2020 | // Abbreviations used in multiclass suffixes: |
| 2021 | // Q = quarter int (8 bit) elements |
| 2022 | // H = half int (16 bit) elements |
| 2023 | // S = single int (32 bit) elements |
| 2024 | // D = double int (64 bit) elements |
| 2025 | |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2026 | // Neon 2-register vector operations -- for disassembly only. |
| 2027 | |
| 2028 | // First with only element sizes of 8, 16 and 32 bits: |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2029 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2030 | bits<5> op11_7, bit op4, string opc, string Dt, |
| 2031 | string asm> { |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2032 | // 64-bit vector types. |
| 2033 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
| 2034 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2035 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2036 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
| 2037 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2038 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2039 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 2040 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2041 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2042 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 2043 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 2044 | opc, "f32", asm, "", []> { |
| 2045 | let Inst{10} = 1; // overwrite F = 1 |
| 2046 | } |
| 2047 | |
| 2048 | // 128-bit vector types. |
| 2049 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
| 2050 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2051 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2052 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
| 2053 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2054 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2055 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 2056 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2057 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2058 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 2059 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 2060 | opc, "f32", asm, "", []> { |
| 2061 | let Inst{10} = 1; // overwrite F = 1 |
| 2062 | } |
| 2063 | } |
| 2064 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2065 | // Neon 3-register vector operations. |
| 2066 | |
| 2067 | // First with only element sizes of 8, 16 and 32 bits: |
| 2068 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2069 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2070 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2071 | string OpcodeStr, string Dt, |
| 2072 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2073 | // 64-bit vector types. |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2074 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2075 | OpcodeStr, !strconcat(Dt, "8"), |
| 2076 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2077 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2078 | OpcodeStr, !strconcat(Dt, "16"), |
| 2079 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2080 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2081 | OpcodeStr, !strconcat(Dt, "32"), |
| 2082 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2083 | |
| 2084 | // 128-bit vector types. |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2085 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2086 | OpcodeStr, !strconcat(Dt, "8"), |
| 2087 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2088 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2089 | OpcodeStr, !strconcat(Dt, "16"), |
| 2090 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2091 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2092 | OpcodeStr, !strconcat(Dt, "32"), |
| 2093 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2094 | } |
| 2095 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2096 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 2097 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 2098 | v4i16, ShOp>; |
| 2099 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2100 | v2i32, ShOp>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2101 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2102 | v8i16, v4i16, ShOp>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2103 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2104 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2105 | } |
| 2106 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2107 | // ....then also with element size 64 bits: |
| 2108 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2109 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2110 | string OpcodeStr, string Dt, |
| 2111 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2112 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2113 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2114 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2115 | OpcodeStr, !strconcat(Dt, "64"), |
| 2116 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2117 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2118 | OpcodeStr, !strconcat(Dt, "64"), |
| 2119 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2120 | } |
| 2121 | |
| 2122 | |
Bob Wilson | 4cd8a12 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2123 | // Neon Narrowing 2-register vector operations, |
| 2124 | // source operand element sizes of 16, 32 and 64 bits: |
| 2125 | multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2126 | bits<5> op11_7, bit op6, bit op4, |
| 2127 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2128 | SDNode OpNode> { |
| 2129 | def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2130 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2131 | v8i8, v8i16, OpNode>; |
| 2132 | def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2133 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2134 | v4i16, v4i32, OpNode>; |
| 2135 | def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2136 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2137 | v2i32, v2i64, OpNode>; |
| 2138 | } |
| 2139 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2140 | // Neon Narrowing 2-register vector intrinsics, |
| 2141 | // source operand element sizes of 16, 32 and 64 bits: |
| 2142 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2143 | bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2144 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2145 | Intrinsic IntOp> { |
| 2146 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2147 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2148 | v8i8, v8i16, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2149 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2150 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2151 | v4i16, v4i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2152 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2153 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2154 | v2i32, v2i64, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2155 | } |
| 2156 | |
| 2157 | |
| 2158 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 2159 | // source operand element sizes of 16, 32 and 64 bits: |
Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 2160 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
| 2161 | string OpcodeStr, string Dt, SDNode OpNode> { |
| 2162 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2163 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; |
| 2164 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2165 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2166 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2167 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2168 | } |
| 2169 | |
| 2170 | |
| 2171 | // Neon 3-register vector intrinsics. |
| 2172 | |
| 2173 | // First with only element sizes of 16 and 32 bits: |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2174 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2175 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2176 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2177 | string OpcodeStr, string Dt, |
| 2178 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2179 | // 64-bit vector types. |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2180 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2181 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2182 | v4i16, v4i16, IntOp, Commutable>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2183 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2184 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2185 | v2i32, v2i32, IntOp, Commutable>; |
| 2186 | |
| 2187 | // 128-bit vector types. |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2188 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2189 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2190 | v8i16, v8i16, IntOp, Commutable>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2191 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2192 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2193 | v4i32, v4i32, IntOp, Commutable>; |
| 2194 | } |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2195 | multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2196 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2197 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2198 | string OpcodeStr, string Dt, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2199 | Intrinsic IntOp> { |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2200 | // 64-bit vector types. |
| 2201 | def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16, |
| 2202 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2203 | v4i16, v4i16, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2204 | def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32, |
| 2205 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2206 | v2i32, v2i32, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2207 | |
| 2208 | // 128-bit vector types. |
| 2209 | def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
| 2210 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2211 | v8i16, v8i16, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2212 | def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
| 2213 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2214 | v4i32, v4i32, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2215 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2216 | |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2217 | multiclass N3VIntSL_HS<bits<4> op11_8, |
| 2218 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2219 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2220 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2221 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2222 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2223 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2224 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2225 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2226 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2227 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2228 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2229 | } |
| 2230 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2231 | // ....then also with element size of 8 bits: |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2232 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2233 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2234 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2235 | string OpcodeStr, string Dt, |
| 2236 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2237 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2238 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2239 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2240 | OpcodeStr, !strconcat(Dt, "8"), |
| 2241 | v8i8, v8i8, IntOp, Commutable>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2242 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2243 | OpcodeStr, !strconcat(Dt, "8"), |
| 2244 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2245 | } |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2246 | multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2247 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2248 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2249 | string OpcodeStr, string Dt, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2250 | Intrinsic IntOp> |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2251 | : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2252 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2253 | def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16, |
| 2254 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2255 | v8i8, v8i8, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2256 | def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
| 2257 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2258 | v16i8, v16i8, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2259 | } |
| 2260 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2261 | |
| 2262 | // ....then also with element size of 64 bits: |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2263 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2264 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2265 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2266 | string OpcodeStr, string Dt, |
| 2267 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2268 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2269 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2270 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2271 | OpcodeStr, !strconcat(Dt, "64"), |
| 2272 | v1i64, v1i64, IntOp, Commutable>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2273 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2274 | OpcodeStr, !strconcat(Dt, "64"), |
| 2275 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2276 | } |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2277 | multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2278 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2279 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2280 | string OpcodeStr, string Dt, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2281 | Intrinsic IntOp> |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2282 | : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2283 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2284 | def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32, |
| 2285 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2286 | v1i64, v1i64, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2287 | def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
| 2288 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2289 | v2i64, v2i64, IntOp>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2290 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2291 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2292 | // Neon Narrowing 3-register vector intrinsics, |
| 2293 | // source operand element sizes of 16, 32 and 64 bits: |
| 2294 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2295 | string OpcodeStr, string Dt, |
| 2296 | Intrinsic IntOp, bit Commutable = 0> { |
| 2297 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 2298 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2299 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2300 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 2301 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2302 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2303 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 2304 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2305 | v2i32, v2i64, IntOp, Commutable>; |
| 2306 | } |
| 2307 | |
| 2308 | |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2309 | // Neon Long 3-register vector operations. |
| 2310 | |
| 2311 | multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2312 | InstrItinClass itin16, InstrItinClass itin32, |
| 2313 | string OpcodeStr, string Dt, |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2314 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2315 | def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16, |
| 2316 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2317 | v8i16, v8i8, OpNode, Commutable>; |
| 2318 | def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16, |
| 2319 | OpcodeStr, !strconcat(Dt, "16"), |
| 2320 | v4i32, v4i16, OpNode, Commutable>; |
| 2321 | def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32, |
| 2322 | OpcodeStr, !strconcat(Dt, "32"), |
| 2323 | v2i64, v2i32, OpNode, Commutable>; |
| 2324 | } |
| 2325 | |
| 2326 | multiclass N3VLSL_HS<bit op24, bits<4> op11_8, |
| 2327 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2328 | SDNode OpNode> { |
| 2329 | def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr, |
| 2330 | !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2331 | def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr, |
| 2332 | !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 2333 | } |
| 2334 | |
| 2335 | multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2336 | InstrItinClass itin16, InstrItinClass itin32, |
| 2337 | string OpcodeStr, string Dt, |
| 2338 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 2339 | def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16, |
| 2340 | OpcodeStr, !strconcat(Dt, "8"), |
| 2341 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 2342 | def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16, |
| 2343 | OpcodeStr, !strconcat(Dt, "16"), |
| 2344 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 2345 | def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32, |
| 2346 | OpcodeStr, !strconcat(Dt, "32"), |
| 2347 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2348 | } |
| 2349 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2350 | // Neon Long 3-register vector intrinsics. |
| 2351 | |
| 2352 | // First with only element sizes of 16 and 32 bits: |
| 2353 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2354 | InstrItinClass itin16, InstrItinClass itin32, |
| 2355 | string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2356 | Intrinsic IntOp, bit Commutable = 0> { |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2357 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2358 | OpcodeStr, !strconcat(Dt, "16"), |
| 2359 | v4i32, v4i16, IntOp, Commutable>; |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2360 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2361 | OpcodeStr, !strconcat(Dt, "32"), |
| 2362 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2363 | } |
| 2364 | |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2365 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2366 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2367 | Intrinsic IntOp> { |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2368 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2369 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2370 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2371 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2372 | } |
| 2373 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2374 | // ....then also with element size of 8 bits: |
| 2375 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2376 | InstrItinClass itin16, InstrItinClass itin32, |
| 2377 | string OpcodeStr, string Dt, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2378 | Intrinsic IntOp, bit Commutable = 0> |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2379 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2380 | IntOp, Commutable> { |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2381 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2382 | OpcodeStr, !strconcat(Dt, "8"), |
| 2383 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2384 | } |
| 2385 | |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2386 | // ....with explicit extend (VABDL). |
| 2387 | multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2388 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2389 | Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> { |
| 2390 | def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin, |
| 2391 | OpcodeStr, !strconcat(Dt, "8"), |
| 2392 | v8i16, v8i8, IntOp, ExtOp, Commutable>; |
| 2393 | def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin, |
| 2394 | OpcodeStr, !strconcat(Dt, "16"), |
| 2395 | v4i32, v4i16, IntOp, ExtOp, Commutable>; |
| 2396 | def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin, |
| 2397 | OpcodeStr, !strconcat(Dt, "32"), |
| 2398 | v2i64, v2i32, IntOp, ExtOp, Commutable>; |
| 2399 | } |
| 2400 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2401 | |
| 2402 | // Neon Wide 3-register vector intrinsics, |
| 2403 | // source operand element sizes of 8, 16 and 32 bits: |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2404 | multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2405 | string OpcodeStr, string Dt, |
| 2406 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 2407 | def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4, |
| 2408 | OpcodeStr, !strconcat(Dt, "8"), |
| 2409 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 2410 | def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4, |
| 2411 | OpcodeStr, !strconcat(Dt, "16"), |
| 2412 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 2413 | def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4, |
| 2414 | OpcodeStr, !strconcat(Dt, "32"), |
| 2415 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2416 | } |
| 2417 | |
| 2418 | |
| 2419 | // Neon Multiply-Op vector operations, |
| 2420 | // element sizes of 8, 16 and 32 bits: |
| 2421 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2422 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2423 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2424 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2425 | // 64-bit vector types. |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2426 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2427 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2428 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2429 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2430 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2431 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2432 | |
| 2433 | // 128-bit vector types. |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2434 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2435 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2436 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2437 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2438 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2439 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2440 | } |
| 2441 | |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2442 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
| 2443 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2444 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2445 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2446 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2447 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2448 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2449 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2450 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2451 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 2452 | mul, ShOp>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2453 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2454 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 2455 | mul, ShOp>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2456 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2457 | |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2458 | // Neon Intrinsic-Op vector operations, |
| 2459 | // element sizes of 8, 16 and 32 bits: |
| 2460 | multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2461 | InstrItinClass itinD, InstrItinClass itinQ, |
| 2462 | string OpcodeStr, string Dt, Intrinsic IntOp, |
| 2463 | SDNode OpNode> { |
| 2464 | // 64-bit vector types. |
| 2465 | def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD, |
| 2466 | OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>; |
| 2467 | def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD, |
| 2468 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>; |
| 2469 | def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD, |
| 2470 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>; |
| 2471 | |
| 2472 | // 128-bit vector types. |
| 2473 | def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ, |
| 2474 | OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>; |
| 2475 | def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ, |
| 2476 | OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>; |
| 2477 | def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ, |
| 2478 | OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>; |
| 2479 | } |
| 2480 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2481 | // Neon 3-argument intrinsics, |
| 2482 | // element sizes of 8, 16 and 32 bits: |
| 2483 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2484 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2485 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2486 | // 64-bit vector types. |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2487 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2488 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2489 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2490 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2491 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2492 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2493 | |
| 2494 | // 128-bit vector types. |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2495 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2496 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2497 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2498 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2499 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2500 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2501 | } |
| 2502 | |
| 2503 | |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2504 | // Neon Long Multiply-Op vector operations, |
| 2505 | // element sizes of 8, 16 and 32 bits: |
| 2506 | multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2507 | InstrItinClass itin16, InstrItinClass itin32, |
| 2508 | string OpcodeStr, string Dt, SDNode MulOp, |
| 2509 | SDNode OpNode> { |
| 2510 | def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr, |
| 2511 | !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>; |
| 2512 | def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr, |
| 2513 | !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>; |
| 2514 | def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr, |
| 2515 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 2516 | } |
| 2517 | |
| 2518 | multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr, |
| 2519 | string Dt, SDNode MulOp, SDNode OpNode> { |
| 2520 | def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr, |
| 2521 | !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>; |
| 2522 | def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr, |
| 2523 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 2524 | } |
| 2525 | |
| 2526 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2527 | // Neon Long 3-argument intrinsics. |
| 2528 | |
| 2529 | // First with only element sizes of 16 and 32 bits: |
| 2530 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2531 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2532 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2533 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2534 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2535 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2536 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2537 | } |
| 2538 | |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2539 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2540 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2541 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2542 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2543 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2544 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2545 | } |
| 2546 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2547 | // ....then also with element size of 8 bits: |
| 2548 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2549 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2550 | string OpcodeStr, string Dt, Intrinsic IntOp> |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2551 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { |
| 2552 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2553 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2554 | } |
| 2555 | |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2556 | // ....with explicit extend (VABAL). |
| 2557 | multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2558 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2559 | Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> { |
| 2560 | def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin, |
| 2561 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, |
| 2562 | IntOp, ExtOp, OpNode>; |
| 2563 | def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin, |
| 2564 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, |
| 2565 | IntOp, ExtOp, OpNode>; |
| 2566 | def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin, |
| 2567 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, |
| 2568 | IntOp, ExtOp, OpNode>; |
| 2569 | } |
| 2570 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2571 | |
| 2572 | // Neon 2-register vector intrinsics, |
| 2573 | // element sizes of 8, 16 and 32 bits: |
| 2574 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2575 | bits<5> op11_7, bit op4, |
| 2576 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2577 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2578 | // 64-bit vector types. |
| 2579 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2580 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2581 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2582 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2583 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2584 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2585 | |
| 2586 | // 128-bit vector types. |
| 2587 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2588 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2589 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2590 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2591 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2592 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2593 | } |
| 2594 | |
| 2595 | |
| 2596 | // Neon Pairwise long 2-register intrinsics, |
| 2597 | // element sizes of 8, 16 and 32 bits: |
| 2598 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2599 | bits<5> op11_7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2600 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2601 | // 64-bit vector types. |
| 2602 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2603 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2604 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2605 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2606 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2607 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2608 | |
| 2609 | // 128-bit vector types. |
| 2610 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2611 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2612 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2613 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2614 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2615 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2616 | } |
| 2617 | |
| 2618 | |
| 2619 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 2620 | // element sizes of 8, 16 and 32 bits: |
| 2621 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2622 | bits<5> op11_7, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2623 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2624 | // 64-bit vector types. |
| 2625 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2626 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2627 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2628 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2629 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2630 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2631 | |
| 2632 | // 128-bit vector types. |
| 2633 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2634 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2635 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2636 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2637 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2638 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2639 | } |
| 2640 | |
| 2641 | |
| 2642 | // Neon 2-register vector shift by immediate, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2643 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2644 | // element sizes of 8, 16, 32 and 64 bits: |
| 2645 | multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2646 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2647 | SDNode OpNode, Format f> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2648 | // 64-bit vector types. |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2649 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2650 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2651 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2652 | } |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2653 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2654 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2655 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2656 | } |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2657 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2658 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2659 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2660 | } |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2661 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2662 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2663 | // imm6 = xxxxxx |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2664 | |
| 2665 | // 128-bit vector types. |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2666 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2667 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2668 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2669 | } |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2670 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2671 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2672 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2673 | } |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2674 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2675 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2676 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2677 | } |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2678 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2679 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2680 | // imm6 = xxxxxx |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2681 | } |
| 2682 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2683 | // Neon Shift-Accumulate vector operations, |
| 2684 | // element sizes of 8, 16, 32 and 64 bits: |
| 2685 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2686 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2687 | // 64-bit vector types. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2688 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2689 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2690 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2691 | } |
| 2692 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2693 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2694 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2695 | } |
| 2696 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2697 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2698 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2699 | } |
| 2700 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2701 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2702 | // imm6 = xxxxxx |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2703 | |
| 2704 | // 128-bit vector types. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2705 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2706 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2707 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2708 | } |
| 2709 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2710 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2711 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2712 | } |
| 2713 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2714 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2715 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2716 | } |
| 2717 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2718 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2719 | // imm6 = xxxxxx |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2720 | } |
| 2721 | |
| 2722 | |
| 2723 | // Neon Shift-Insert vector operations, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2724 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2725 | // element sizes of 8, 16, 32 and 64 bits: |
| 2726 | multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2727 | string OpcodeStr, SDNode ShOp, |
| 2728 | Format f> { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2729 | // 64-bit vector types. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2730 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2731 | f, OpcodeStr, "8", v8i8, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2732 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2733 | } |
| 2734 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2735 | f, OpcodeStr, "16", v4i16, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2736 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2737 | } |
| 2738 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2739 | f, OpcodeStr, "32", v2i32, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2740 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2741 | } |
| 2742 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2743 | f, OpcodeStr, "64", v1i64, ShOp>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2744 | // imm6 = xxxxxx |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2745 | |
| 2746 | // 128-bit vector types. |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2747 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2748 | f, OpcodeStr, "8", v16i8, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2749 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2750 | } |
| 2751 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2752 | f, OpcodeStr, "16", v8i16, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2753 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2754 | } |
| 2755 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2756 | f, OpcodeStr, "32", v4i32, ShOp> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2757 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2758 | } |
| 2759 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2760 | f, OpcodeStr, "64", v2i64, ShOp>; |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2761 | // imm6 = xxxxxx |
| 2762 | } |
| 2763 | |
| 2764 | // Neon Shift Long operations, |
| 2765 | // element sizes of 8, 16, 32 bits: |
| 2766 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2767 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2768 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2769 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2770 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2771 | } |
| 2772 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2773 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2774 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2775 | } |
| 2776 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2777 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2778 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2779 | } |
| 2780 | } |
| 2781 | |
| 2782 | // Neon Shift Narrow operations, |
| 2783 | // element sizes of 16, 32, 64 bits: |
| 2784 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2785 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2786 | SDNode OpNode> { |
| 2787 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2788 | OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2789 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2790 | } |
| 2791 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2792 | OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2793 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2794 | } |
| 2795 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2796 | OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2797 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2798 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2799 | } |
| 2800 | |
| 2801 | //===----------------------------------------------------------------------===// |
| 2802 | // Instruction Definitions. |
| 2803 | //===----------------------------------------------------------------------===// |
| 2804 | |
| 2805 | // Vector Add Operations. |
| 2806 | |
| 2807 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2808 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2809 | add, 1>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2810 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2811 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2812 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2813 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2814 | // VADDL : Vector Add Long (Q = D + D) |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2815 | defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 2816 | "vaddl", "s", add, sext, 1>; |
| 2817 | defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 2818 | "vaddl", "u", add, zext, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2819 | // VADDW : Vector Add Wide (Q = Q + D) |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2820 | defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>; |
| 2821 | defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2822 | // VHADD : Vector Halving Add |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2823 | defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, |
| 2824 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2825 | "vhadd", "s", int_arm_neon_vhadds, 1>; |
| 2826 | defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, |
| 2827 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2828 | "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2829 | // VRHADD : Vector Rounding Halving Add |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2830 | defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, |
| 2831 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2832 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
| 2833 | defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, |
| 2834 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2835 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2836 | // VQADD : Vector Saturating Add |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2837 | defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, |
| 2838 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2839 | "vqadd", "s", int_arm_neon_vqadds, 1>; |
| 2840 | defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, |
| 2841 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2842 | "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2843 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2844 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 2845 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2846 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2847 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 2848 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2849 | |
| 2850 | // Vector Multiply Operations. |
| 2851 | |
| 2852 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2853 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2854 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2855 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", |
| 2856 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; |
| 2857 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", |
| 2858 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 2859 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32", |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2860 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 2861 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32", |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2862 | v4f32, v4f32, fmul, 1>; |
| 2863 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 2864 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 2865 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 2866 | v2f32, fmul>; |
| 2867 | |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2868 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 2869 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 2870 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 2871 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2872 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2873 | (SubReg_i16_lane imm:$lane)))>; |
| 2874 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 2875 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 2876 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 2877 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2878 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2879 | (SubReg_i32_lane imm:$lane)))>; |
| 2880 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 2881 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 2882 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 2883 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2884 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2885 | (SubReg_i32_lane imm:$lane)))>; |
| 2886 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2887 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2888 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2889 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2890 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2891 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 2892 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2893 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2894 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2895 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2896 | imm:$lane)))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2897 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 2898 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2899 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2900 | (SubReg_i16_lane imm:$lane)))>; |
| 2901 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2902 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2903 | imm:$lane)))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2904 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 2905 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2906 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2907 | (SubReg_i32_lane imm:$lane)))>; |
| 2908 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2909 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2910 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, |
| 2911 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2912 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2913 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 2914 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2915 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2916 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2917 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2918 | imm:$lane)))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2919 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 2920 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2921 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2922 | (SubReg_i16_lane imm:$lane)))>; |
| 2923 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2924 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2925 | imm:$lane)))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2926 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 2927 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2928 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2929 | (SubReg_i32_lane imm:$lane)))>; |
| 2930 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2931 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2932 | defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 2933 | "vmull", "s", NEONvmulls, 1>; |
| 2934 | defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 2935 | "vmull", "u", NEONvmullu, 1>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2936 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2937 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2938 | defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>; |
| 2939 | defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2940 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2941 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2942 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, |
| 2943 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; |
| 2944 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, |
| 2945 | "vqdmull", "s", int_arm_neon_vqdmull>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2946 | |
| 2947 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 2948 | |
| 2949 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2950 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2951 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2952 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2953 | v2f32, fmul, fadd>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2954 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2955 | v4f32, fmul, fadd>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2956 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2957 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2958 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2959 | v2f32, fmul, fadd>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2960 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2961 | v4f32, v2f32, fmul, fadd>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2962 | |
| 2963 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2964 | (mul (v8i16 QPR:$src2), |
| 2965 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2966 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2967 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2968 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2969 | (SubReg_i16_lane imm:$lane)))>; |
| 2970 | |
| 2971 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2972 | (mul (v4i32 QPR:$src2), |
| 2973 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2974 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2975 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2976 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2977 | (SubReg_i32_lane imm:$lane)))>; |
| 2978 | |
| 2979 | def : Pat<(v4f32 (fadd (v4f32 QPR:$src1), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2980 | (fmul (v4f32 QPR:$src2), |
| 2981 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2982 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 2983 | (v4f32 QPR:$src2), |
| 2984 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2985 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2986 | (SubReg_i32_lane imm:$lane)))>; |
| 2987 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2988 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2989 | defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 2990 | "vmlal", "s", NEONvmulls, add>; |
| 2991 | defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 2992 | "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2993 | |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2994 | defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>; |
| 2995 | defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2996 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2997 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2998 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2999 | "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3000 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3001 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3002 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | a9abf57 | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 3003 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3004 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3005 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3006 | v2f32, fmul, fsub>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3007 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3008 | v4f32, fmul, fsub>; |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3009 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3010 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3011 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3012 | v2f32, fmul, fsub>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3013 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3014 | v4f32, v2f32, fmul, fsub>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3015 | |
| 3016 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3017 | (mul (v8i16 QPR:$src2), |
| 3018 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3019 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3020 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3021 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3022 | (SubReg_i16_lane imm:$lane)))>; |
| 3023 | |
| 3024 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3025 | (mul (v4i32 QPR:$src2), |
| 3026 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3027 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3028 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3029 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3030 | (SubReg_i32_lane imm:$lane)))>; |
| 3031 | |
| 3032 | def : Pat<(v4f32 (fsub (v4f32 QPR:$src1), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3033 | (fmul (v4f32 QPR:$src2), |
| 3034 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 3035 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3036 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3037 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3038 | (SubReg_i32_lane imm:$lane)))>; |
| 3039 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3040 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3041 | defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3042 | "vmlsl", "s", NEONvmulls, sub>; |
| 3043 | defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3044 | "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3045 | |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3046 | defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>; |
| 3047 | defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3048 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3049 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3050 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3051 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3052 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3053 | |
| 3054 | // Vector Subtract Operations. |
| 3055 | |
| 3056 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3057 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3058 | "vsub", "i", sub, 0>; |
| 3059 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3060 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3061 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3062 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3063 | // VSUBL : Vector Subtract Long (Q = D - D) |
Bob Wilson | 38ab35a | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3064 | defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3065 | "vsubl", "s", sub, sext, 0>; |
| 3066 | defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3067 | "vsubl", "u", sub, zext, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3068 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Bob Wilson | d0c0548 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3069 | defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>; |
| 3070 | defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3071 | // VHSUB : Vector Halving Subtract |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3072 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3073 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3074 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3075 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3076 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3077 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3078 | // VQSUB : Vector Saturing Subtract |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3079 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3080 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3081 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3082 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3083 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3084 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3085 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3086 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 3087 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3088 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3089 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 3090 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3091 | |
| 3092 | // Vector Comparisons. |
| 3093 | |
| 3094 | // VCEQ : Vector Compare Equal |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3095 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3096 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3097 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3098 | NEONvceq, 1>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3099 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3100 | NEONvceq, 1>; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3101 | // For disassembly only. |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3102 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
Bob Wilson | 574f68f | 2010-06-25 20:54:44 +0000 | [diff] [blame] | 3103 | "$dst, $src, #0">; |
Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3104 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3105 | // VCGE : Vector Compare Greater Than or Equal |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3106 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3107 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; |
| 3108 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3109 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; |
Johnny Chen | bff23ca | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 3110 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, |
| 3111 | NEONvcge, 0>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3112 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3113 | NEONvcge, 0>; |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3114 | // For disassembly only. |
Owen Anderson | e5d0677 | 2010-10-25 17:49:32 +0000 | [diff] [blame] | 3115 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3116 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
| 3117 | "$dst, $src, #0">; |
| 3118 | // For disassembly only. |
Owen Anderson | c178b80 | 2010-10-25 17:33:02 +0000 | [diff] [blame] | 3119 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3120 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
| 3121 | "$dst, $src, #0">; |
| 3122 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3123 | // VCGT : Vector Compare Greater Than |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3124 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3125 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; |
| 3126 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3127 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3128 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3129 | NEONvcgt, 0>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3130 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3131 | NEONvcgt, 0>; |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3132 | // For disassembly only. |
Owen Anderson | feb3ee0 | 2010-10-25 18:03:59 +0000 | [diff] [blame] | 3133 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3134 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
| 3135 | "$dst, $src, #0">; |
| 3136 | // For disassembly only. |
Owen Anderson | feb3ee0 | 2010-10-25 18:03:59 +0000 | [diff] [blame] | 3137 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3138 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
| 3139 | "$dst, $src, #0">; |
| 3140 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3141 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3142 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", |
| 3143 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; |
| 3144 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", |
| 3145 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3146 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3147 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", |
| 3148 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
| 3149 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", |
| 3150 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3151 | // VTST : Vector Test Bits |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3152 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 9349437 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 3153 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3154 | |
| 3155 | // Vector Bitwise Operations. |
| 3156 | |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3157 | def vnotd : PatFrag<(ops node:$in), |
| 3158 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; |
| 3159 | def vnotq : PatFrag<(ops node:$in), |
| 3160 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; |
Chris Lattner | 6c223ee | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 3161 | |
| 3162 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3163 | // VAND : Vector Bitwise AND |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3164 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 3165 | v2i32, v2i32, and, 1>; |
| 3166 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 3167 | v4i32, v4i32, and, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3168 | |
| 3169 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3170 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 3171 | v2i32, v2i32, xor, 1>; |
| 3172 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 3173 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3174 | |
| 3175 | // VORR : Vector Bitwise OR |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3176 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 3177 | v2i32, v2i32, or, 1>; |
| 3178 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 3179 | v4i32, v4i32, or, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3180 | |
| 3181 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3182 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3183 | (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD, |
| 3184 | "vbic", "$dst, $src1, $src2", "", |
| 3185 | [(set DPR:$dst, (v2i32 (and DPR:$src1, |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3186 | (vnotd DPR:$src2))))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3187 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3188 | (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ, |
| 3189 | "vbic", "$dst, $src1, $src2", "", |
| 3190 | [(set QPR:$dst, (v4i32 (and QPR:$src1, |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3191 | (vnotq QPR:$src2))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3192 | |
| 3193 | // VORN : Vector Bitwise OR NOT |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3194 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst), |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3195 | (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD, |
| 3196 | "vorn", "$dst, $src1, $src2", "", |
| 3197 | [(set DPR:$dst, (v2i32 (or DPR:$src1, |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3198 | (vnotd DPR:$src2))))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3199 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst), |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3200 | (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ, |
| 3201 | "vorn", "$dst, $src1, $src2", "", |
| 3202 | [(set QPR:$dst, (v4i32 (or QPR:$src1, |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3203 | (vnotq QPR:$src2))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3204 | |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3205 | // VMVN : Vector Bitwise NOT (Immediate) |
| 3206 | |
| 3207 | let isReMaterializable = 1 in { |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3208 | |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3209 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst), |
| 3210 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 3211 | "vmvn", "i16", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3212 | [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> { |
| 3213 | let Inst{9} = SIMM{9}; |
| 3214 | } |
| 3215 | |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3216 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst), |
| 3217 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 3218 | "vmvn", "i16", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3219 | [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> { |
| 3220 | let Inst{9} = SIMM{9}; |
| 3221 | } |
| 3222 | |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3223 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst), |
| 3224 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 3225 | "vmvn", "i32", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3226 | [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> { |
| 3227 | let Inst{11-8} = SIMM{11-8}; |
| 3228 | } |
| 3229 | |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3230 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst), |
| 3231 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 3232 | "vmvn", "i32", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3233 | [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> { |
| 3234 | let Inst{11-8} = SIMM{11-8}; |
| 3235 | } |
Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 3236 | } |
| 3237 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3238 | // VMVN : Vector Bitwise NOT |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3239 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
Anton Korobeynikov | a3e4989 | 2010-04-07 18:20:36 +0000 | [diff] [blame] | 3240 | (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD, |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3241 | "vmvn", "$dst, $src", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3242 | [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3243 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
Anton Korobeynikov | a3e4989 | 2010-04-07 18:20:36 +0000 | [diff] [blame] | 3244 | (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD, |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3245 | "vmvn", "$dst, $src", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3246 | [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>; |
| 3247 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; |
| 3248 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3249 | |
| 3250 | // VBSL : Vector Bitwise Select |
Owen Anderson | dea09c7 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3251 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 3252 | (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3253 | N3RegFrm, IIC_VCNTiD, |
Owen Anderson | dea09c7 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3254 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 3255 | [(set DPR:$Vd, |
| 3256 | (v2i32 (or (and DPR:$Vn, DPR:$src1), |
| 3257 | (and DPR:$Vm, (vnotd DPR:$src1)))))]>; |
| 3258 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 3259 | (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 3260 | N3RegFrm, IIC_VCNTiQ, |
Owen Anderson | dea09c7 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 3261 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 3262 | [(set QPR:$Vd, |
| 3263 | (v4i32 (or (and QPR:$Vn, QPR:$src1), |
| 3264 | (and QPR:$Vm, (vnotq QPR:$src1)))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3265 | |
| 3266 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3267 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3268 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3269 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3270 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3271 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3272 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3273 | [/* For disassembly only; pattern left blank */]>; |
| 3274 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3275 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3276 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3277 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3278 | [/* For disassembly only; pattern left blank */]>; |
| 3279 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3280 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3281 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3282 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3283 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3284 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3285 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3286 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3287 | [/* For disassembly only; pattern left blank */]>; |
| 3288 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3289 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3290 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | dd001b8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 3291 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 3292 | [/* For disassembly only; pattern left blank */]>; |
| 3293 | |
| 3294 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3295 | // for equivalent operations with different register constraints; it just |
| 3296 | // inserts copies. |
| 3297 | |
| 3298 | // Vector Absolute Differences. |
| 3299 | |
| 3300 | // VABD : Vector Absolute Difference |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3301 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4650fd5 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 3302 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3303 | "vabd", "s", int_arm_neon_vabds, 1>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3304 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4650fd5 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 3305 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3306 | "vabd", "u", int_arm_neon_vabdu, 1>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3307 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3308 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3309 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3310 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3311 | |
| 3312 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3313 | defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, |
| 3314 | "vabdl", "s", int_arm_neon_vabds, zext, 1>; |
| 3315 | defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, |
| 3316 | "vabdl", "u", int_arm_neon_vabdu, zext, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3317 | |
| 3318 | // VABA : Vector Absolute Difference and Accumulate |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3319 | defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 3320 | "vaba", "s", int_arm_neon_vabds, add>; |
| 3321 | defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 3322 | "vaba", "u", int_arm_neon_vabdu, add>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3323 | |
| 3324 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Bob Wilson | f65c9ef | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3325 | defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD, |
| 3326 | "vabal", "s", int_arm_neon_vabds, zext, add>; |
| 3327 | defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD, |
| 3328 | "vabal", "u", int_arm_neon_vabdu, zext, add>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3329 | |
| 3330 | // Vector Maximum and Minimum. |
| 3331 | |
| 3332 | // VMAX : Vector Maximum |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3333 | defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3334 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3335 | "vmax", "s", int_arm_neon_vmaxs, 1>; |
| 3336 | defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3337 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3338 | "vmax", "u", int_arm_neon_vmaxu, 1>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3339 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 3340 | "vmax", "f32", |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3341 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3342 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 3343 | "vmax", "f32", |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3344 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
| 3345 | |
| 3346 | // VMIN : Vector Minimum |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3347 | defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, |
| 3348 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 3349 | "vmin", "s", int_arm_neon_vmins, 1>; |
| 3350 | defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, |
| 3351 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 3352 | "vmin", "u", int_arm_neon_vminu, 1>; |
| 3353 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 3354 | "vmin", "f32", |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3355 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3356 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 3357 | "vmin", "f32", |
Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3358 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3359 | |
| 3360 | // Vector Pairwise Operations. |
| 3361 | |
| 3362 | // VPADD : Vector Pairwise Add |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3363 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 3364 | "vpadd", "i8", |
| 3365 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 3366 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 3367 | "vpadd", "i16", |
| 3368 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 3369 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 3370 | "vpadd", "i32", |
| 3371 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
Anton Korobeynikov | 140a65c | 2010-04-07 18:20:29 +0000 | [diff] [blame] | 3372 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, |
Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3373 | IIC_VPBIND, "vpadd", "f32", |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3374 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3375 | |
| 3376 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3377 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3378 | int_arm_neon_vpaddls>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3379 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3380 | int_arm_neon_vpaddlu>; |
| 3381 | |
| 3382 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3383 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3384 | int_arm_neon_vpadals>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3385 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3386 | int_arm_neon_vpadalu>; |
| 3387 | |
| 3388 | // VPMAX : Vector Pairwise Maximum |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3389 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3390 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3391 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3392 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3393 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3394 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3395 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3396 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3397 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3398 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3399 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3400 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3401 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3402 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3403 | |
| 3404 | // VPMIN : Vector Pairwise Minimum |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3405 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3406 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3407 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3408 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3409 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3410 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3411 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3412 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3413 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3414 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3415 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3416 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; |
Evan Cheng | e790afc | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3417 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin", |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3418 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3419 | |
| 3420 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 3421 | |
| 3422 | // VRECPE : Vector Reciprocal Estimate |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3423 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3424 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3425 | v2i32, v2i32, int_arm_neon_vrecpe>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3426 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3427 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3428 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3429 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3430 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3431 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3432 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3433 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3434 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3435 | |
| 3436 | // VRECPS : Vector Reciprocal Step |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3437 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3438 | IIC_VRECSD, "vrecps", "f32", |
| 3439 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3440 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3441 | IIC_VRECSQ, "vrecps", "f32", |
| 3442 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3443 | |
| 3444 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3445 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3446 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3447 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 3448 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3449 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3450 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 3451 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3452 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3453 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
| 3454 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3455 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3456 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3457 | |
| 3458 | // VRSQRTS : Vector Reciprocal Square Root Step |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3459 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3460 | IIC_VRECSD, "vrsqrts", "f32", |
| 3461 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3462 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3463 | IIC_VRECSQ, "vrsqrts", "f32", |
| 3464 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3465 | |
| 3466 | // Vector Shifts. |
| 3467 | |
| 3468 | // VSHL : Vector Shift |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3469 | defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3470 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3471 | "vshl", "s", int_arm_neon_vshifts>; |
Owen Anderson | 3665fee | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3472 | defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3473 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | e185799 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3474 | "vshl", "u", int_arm_neon_vshiftu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3475 | // VSHL : Vector Shift Left (Immediate) |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3476 | defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl, |
| 3477 | N2RegVShLFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3478 | // VSHR : Vector Shift Right (Immediate) |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3479 | defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs, |
| 3480 | N2RegVShRFrm>; |
| 3481 | defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru, |
| 3482 | N2RegVShRFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3483 | |
| 3484 | // VSHLL : Vector Shift Left Long |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3485 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 3486 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3487 | |
| 3488 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3489 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3490 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3491 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3492 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 3493 | ResTy, OpTy, OpNode> { |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3494 | let Inst{21-16} = op21_16; |
| 3495 | } |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3496 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3497 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3498 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3499 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3500 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3501 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3502 | |
| 3503 | // VSHRN : Vector Shift Right and Narrow |
Evan Cheng | 1969887 | 2010-10-01 21:48:06 +0000 | [diff] [blame] | 3504 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3505 | NEONvshrn>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3506 | |
| 3507 | // VRSHL : Vector Rounding Shift |
Owen Anderson | 2888e2c | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 3508 | defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3509 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 2888e2c | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 3510 | "vrshl", "s", int_arm_neon_vrshifts>; |
| 3511 | defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3512 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 2888e2c | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 3513 | "vrshl", "u", int_arm_neon_vrshiftu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3514 | // VRSHR : Vector Rounding Shift Right |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3515 | defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs, |
| 3516 | N2RegVShRFrm>; |
| 3517 | defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru, |
| 3518 | N2RegVShRFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3519 | |
| 3520 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3521 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3522 | NEONvrshrn>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3523 | |
| 3524 | // VQSHL : Vector Saturating Shift |
Owen Anderson | 825b2d1 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 3525 | defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3526 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 825b2d1 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 3527 | "vqshl", "s", int_arm_neon_vqshifts>; |
| 3528 | defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3529 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 825b2d1 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 3530 | "vqshl", "u", int_arm_neon_vqshiftu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3531 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3532 | defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls, |
| 3533 | N2RegVShLFrm>; |
| 3534 | defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu, |
| 3535 | N2RegVShLFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3536 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3537 | defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu, |
| 3538 | N2RegVShLFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3539 | |
| 3540 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3541 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3542 | NEONvqshrns>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3543 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3544 | NEONvqshrnu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3545 | |
| 3546 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3547 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3548 | NEONvqshrnsu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3549 | |
| 3550 | // VQRSHL : Vector Saturating Rounding Shift |
Owen Anderson | 825b2d1 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 3551 | defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3552 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 825b2d1 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 3553 | "vqrshl", "s", int_arm_neon_vqrshifts>; |
| 3554 | defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3555 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 825b2d1 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 3556 | "vqrshl", "u", int_arm_neon_vqrshiftu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3557 | |
| 3558 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3559 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3560 | NEONvqrshrns>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3561 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3562 | NEONvqrshrnu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3563 | |
| 3564 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3565 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3566 | NEONvqrshrnsu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3567 | |
| 3568 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3569 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 3570 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3571 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3572 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 3573 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3574 | |
| 3575 | // VSLI : Vector Shift Left and Insert |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3576 | defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3577 | // VSRI : Vector Shift Right and Insert |
Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3578 | defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3579 | |
| 3580 | // Vector Absolute and Saturating Absolute. |
| 3581 | |
| 3582 | // VABS : Vector Absolute Value |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3583 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3584 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3585 | int_arm_neon_vabs>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3586 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3587 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3588 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3589 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3590 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3591 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3592 | |
| 3593 | // VQABS : Vector Saturating Absolute Value |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3594 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3595 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3596 | int_arm_neon_vqabs>; |
| 3597 | |
| 3598 | // Vector Negate. |
| 3599 | |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3600 | def vnegd : PatFrag<(ops node:$in), |
| 3601 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; |
| 3602 | def vnegq : PatFrag<(ops node:$in), |
| 3603 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3604 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3605 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3606 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3607 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3608 | [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3609 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3610 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 3611 | IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3612 | [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3613 | |
Chris Lattner | 3dad5fb | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 3614 | // VNEG : Vector Negate (integer) |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3615 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 3616 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 3617 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 3618 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 3619 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 3620 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3621 | |
| 3622 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3623 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3624 | (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3625 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3626 | [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>; |
| 3627 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3628 | (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3629 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3630 | [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>; |
| 3631 | |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3632 | def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>; |
| 3633 | def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>; |
| 3634 | def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>; |
| 3635 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; |
| 3636 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; |
| 3637 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3638 | |
| 3639 | // VQNEG : Vector Saturating Negate |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3640 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3641 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3642 | int_arm_neon_vqneg>; |
| 3643 | |
| 3644 | // Vector Bit Counting Operations. |
| 3645 | |
| 3646 | // VCLS : Vector Count Leading Sign Bits |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3647 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3648 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3649 | int_arm_neon_vcls>; |
| 3650 | // VCLZ : Vector Count Leading Zeros |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3651 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3652 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3653 | int_arm_neon_vclz>; |
| 3654 | // VCNT : Vector Count One Bits |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3655 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3656 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3657 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3658 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3659 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3660 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 3661 | |
Johnny Chen | 86ba44a | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 3662 | // Vector Swap -- for disassembly only. |
| 3663 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
| 3664 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 3665 | "vswp", "$dst, $src", "", []>; |
| 3666 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
| 3667 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 3668 | "vswp", "$dst, $src", "", []>; |
| 3669 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3670 | // Vector Move Operations. |
| 3671 | |
| 3672 | // VMOV : Vector Move (Register) |
| 3673 | |
Evan Cheng | 79efd71 | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 3674 | let neverHasSideEffects = 1 in { |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3675 | def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 3676 | N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3677 | def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 3678 | N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3679 | |
Evan Cheng | cd67c21 | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 3680 | // Pseudo vector move instructions for QQ and QQQQ registers. This should |
Evan Cheng | 31cdcd4 | 2010-05-06 06:36:08 +0000 | [diff] [blame] | 3681 | // be expanded after register allocation is completed. |
| 3682 | def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src), |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 3683 | NoItinerary, "", []>; |
Evan Cheng | cd67c21 | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 3684 | |
| 3685 | def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src), |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 3686 | NoItinerary, "", []>; |
Evan Cheng | 79efd71 | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 3687 | } // neverHasSideEffects |
Evan Cheng | 31cdcd4 | 2010-05-06 06:36:08 +0000 | [diff] [blame] | 3688 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3689 | // VMOV : Vector Move (Immediate) |
| 3690 | |
Evan Cheng | cd04ed3 | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 3691 | let isReMaterializable = 1 in { |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3692 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst), |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3693 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3694 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3695 | [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3696 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst), |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3697 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3698 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3699 | [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3700 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3701 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst), |
| 3702 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3703 | "vmov", "i16", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3704 | [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> { |
| 3705 | let Inst{9} = SIMM{9}; |
| 3706 | } |
| 3707 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3708 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst), |
| 3709 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3710 | "vmov", "i16", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3711 | [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> { |
| 3712 | let Inst{9} = SIMM{9}; |
| 3713 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3714 | |
Bob Wilson | bd54a53 | 2010-07-14 06:30:44 +0000 | [diff] [blame] | 3715 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst), |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3716 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3717 | "vmov", "i32", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3718 | [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> { |
| 3719 | let Inst{11-8} = SIMM{11-8}; |
| 3720 | } |
| 3721 | |
Bob Wilson | bd54a53 | 2010-07-14 06:30:44 +0000 | [diff] [blame] | 3722 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst), |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3723 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3724 | "vmov", "i32", "$dst, $SIMM", "", |
Owen Anderson | 284cb36 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 3725 | [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> { |
| 3726 | let Inst{11-8} = SIMM{11-8}; |
| 3727 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3728 | |
| 3729 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst), |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3730 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3731 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3732 | [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3733 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst), |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3734 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3735 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3736 | [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>; |
Evan Cheng | cd04ed3 | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 3737 | } // isReMaterializable |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3738 | |
| 3739 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 3740 | |
Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3741 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Owen Anderson | ed9652f | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 3742 | (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane), |
| 3743 | IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]", |
| 3744 | [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V), |
| 3745 | imm:$lane))]> { |
| 3746 | let Inst{21} = lane{2}; |
| 3747 | let Inst{6-5} = lane{1-0}; |
| 3748 | } |
Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3749 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Owen Anderson | ed9652f | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 3750 | (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane), |
| 3751 | IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]", |
| 3752 | [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V), |
| 3753 | imm:$lane))]> { |
| 3754 | let Inst{21} = lane{1}; |
| 3755 | let Inst{6} = lane{0}; |
| 3756 | } |
Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3757 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Owen Anderson | ed9652f | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 3758 | (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane), |
| 3759 | IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]", |
| 3760 | [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V), |
| 3761 | imm:$lane))]> { |
| 3762 | let Inst{21} = lane{2}; |
| 3763 | let Inst{6-5} = lane{1-0}; |
| 3764 | } |
Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3765 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Owen Anderson | ed9652f | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 3766 | (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane), |
| 3767 | IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]", |
| 3768 | [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V), |
| 3769 | imm:$lane))]> { |
| 3770 | let Inst{21} = lane{1}; |
| 3771 | let Inst{6} = lane{0}; |
| 3772 | } |
Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3773 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Owen Anderson | ed9652f | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 3774 | (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane), |
| 3775 | IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]", |
| 3776 | [(set GPR:$R, (extractelt (v2i32 DPR:$V), |
| 3777 | imm:$lane))]> { |
| 3778 | let Inst{21} = lane{0}; |
| 3779 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3780 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 3781 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 3782 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3783 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3784 | (SubReg_i8_lane imm:$lane))>; |
| 3785 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 3786 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3787 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3788 | (SubReg_i16_lane imm:$lane))>; |
| 3789 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 3790 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3791 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3792 | (SubReg_i8_lane imm:$lane))>; |
| 3793 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 3794 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3795 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3796 | (SubReg_i16_lane imm:$lane))>; |
| 3797 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 3798 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3799 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3800 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | cd41d07 | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 3801 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3802 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | 8d0fbeb | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 3803 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3804 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3805 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | 8d0fbeb | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 3806 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3807 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3808 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3809 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3810 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3811 | |
| 3812 | |
| 3813 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 3814 | |
Owen Anderson | ed9652f | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 3815 | let Constraints = "$src1 = $V" in { |
| 3816 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V), |
| 3817 | (ins DPR:$src1, GPR:$R, nohash_imm:$lane), |
| 3818 | IIC_VMOVISL, "vmov", "8", "$V[$lane], $R", |
| 3819 | [(set DPR:$V, (vector_insert (v8i8 DPR:$src1), |
| 3820 | GPR:$R, imm:$lane))]> { |
| 3821 | let Inst{21} = lane{2}; |
| 3822 | let Inst{6-5} = lane{1-0}; |
| 3823 | } |
| 3824 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V), |
| 3825 | (ins DPR:$src1, GPR:$R, nohash_imm:$lane), |
| 3826 | IIC_VMOVISL, "vmov", "16", "$V[$lane], $R", |
| 3827 | [(set DPR:$V, (vector_insert (v4i16 DPR:$src1), |
| 3828 | GPR:$R, imm:$lane))]> { |
| 3829 | let Inst{21} = lane{1}; |
| 3830 | let Inst{6} = lane{0}; |
| 3831 | } |
| 3832 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V), |
| 3833 | (ins DPR:$src1, GPR:$R, nohash_imm:$lane), |
| 3834 | IIC_VMOVISL, "vmov", "32", "$V[$lane], $R", |
| 3835 | [(set DPR:$V, (insertelt (v2i32 DPR:$src1), |
| 3836 | GPR:$R, imm:$lane))]> { |
| 3837 | let Inst{21} = lane{0}; |
| 3838 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3839 | } |
| 3840 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
| 3841 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3842 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3843 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3844 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3845 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3846 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
| 3847 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3848 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3849 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3850 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3851 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3852 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
| 3853 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3854 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3855 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3856 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3857 | (DSubReg_i32_reg imm:$lane)))>; |
| 3858 | |
Anton Korobeynikov | 3681144 | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 3859 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 0f38d98 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3860 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 3861 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3862 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 0f38d98 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3863 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 3864 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3865 | |
| 3866 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3867 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3868 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3869 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3870 | |
Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3871 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3872 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Chris Lattner | ce81b3c | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 3873 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3874 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; |
Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3875 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3876 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3877 | |
Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3878 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 3879 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3880 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 3881 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3882 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 3883 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3884 | |
| 3885 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 3886 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 3887 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3888 | dsub_0)>; |
Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3889 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 3890 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 3891 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3892 | dsub_0)>; |
Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3893 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 3894 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 3895 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3896 | dsub_0)>; |
Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3897 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3898 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 3899 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3900 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3901 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3902 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3903 | [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3904 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3905 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3906 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3907 | [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3908 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3909 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 3910 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 3911 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 3912 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 3913 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 3914 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3915 | |
| 3916 | def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3917 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3918 | [(set DPR:$dst, (v2f32 (NEONvdup |
| 3919 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3920 | def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3921 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3922 | [(set QPR:$dst, (v4f32 (NEONvdup |
| 3923 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3924 | |
| 3925 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 3926 | |
Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3927 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, |
| 3928 | ValueType Ty> |
| 3929 | : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
| 3930 | IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]", |
| 3931 | [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3932 | |
Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3933 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, |
Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3934 | ValueType ResTy, ValueType OpTy> |
Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3935 | : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 3936 | IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]", |
Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3937 | [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), |
| 3938 | imm:$lane)))]>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3939 | |
Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3940 | // Inst{19-16} is partially specified depending on the element size. |
| 3941 | |
Owen Anderson | 40d24a4 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 3942 | def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> { |
| 3943 | let Inst{19-17} = lane{2-0}; |
| 3944 | } |
| 3945 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> { |
| 3946 | let Inst{19-18} = lane{1-0}; |
| 3947 | } |
| 3948 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> { |
| 3949 | let Inst{19} = lane{0}; |
| 3950 | } |
| 3951 | def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> { |
| 3952 | let Inst{19} = lane{0}; |
| 3953 | } |
| 3954 | def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> { |
| 3955 | let Inst{19-17} = lane{2-0}; |
| 3956 | } |
| 3957 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> { |
| 3958 | let Inst{19-18} = lane{1-0}; |
| 3959 | } |
| 3960 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> { |
| 3961 | let Inst{19} = lane{0}; |
| 3962 | } |
| 3963 | def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> { |
| 3964 | let Inst{19} = lane{0}; |
| 3965 | } |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3966 | |
Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3967 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 3968 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 3969 | (DSubReg_i8_reg imm:$lane))), |
| 3970 | (SubReg_i8_lane imm:$lane)))>; |
| 3971 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 3972 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 3973 | (DSubReg_i16_reg imm:$lane))), |
| 3974 | (SubReg_i16_lane imm:$lane)))>; |
| 3975 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 3976 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 3977 | (DSubReg_i32_reg imm:$lane))), |
| 3978 | (SubReg_i32_lane imm:$lane)))>; |
| 3979 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
| 3980 | (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src, |
| 3981 | (DSubReg_i32_reg imm:$lane))), |
| 3982 | (SubReg_i32_lane imm:$lane)))>; |
| 3983 | |
Jim Grosbach | 2e3e2a0 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 3984 | def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3985 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Jim Grosbach | 2e3e2a0 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 3986 | def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3987 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 23b28cb | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3988 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3989 | // VMOVN : Vector Narrowing Move |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 3990 | defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN, |
Bob Wilson | 4cd8a12 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 3991 | "vmovn", "i", trunc>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3992 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3993 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 3994 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 3995 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 3996 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 3997 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 3998 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3999 | // VMOVL : Vector Lengthening Move |
Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 4000 | defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; |
| 4001 | defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4002 | |
| 4003 | // Vector Conversions. |
| 4004 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4005 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4006 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4007 | v2i32, v2f32, fp_to_sint>; |
| 4008 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4009 | v2i32, v2f32, fp_to_uint>; |
| 4010 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4011 | v2f32, v2i32, sint_to_fp>; |
| 4012 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4013 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4014 | |
Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4015 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4016 | v4i32, v4f32, fp_to_sint>; |
| 4017 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4018 | v4i32, v4f32, fp_to_uint>; |
| 4019 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4020 | v4f32, v4i32, sint_to_fp>; |
| 4021 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4022 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4023 | |
| 4024 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4025 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4026 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4027 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4028 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4029 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4030 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4031 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4032 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
| 4033 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4034 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4035 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4036 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4037 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4038 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4039 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4040 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4041 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
| 4042 | |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4043 | // Vector Reverse. |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4044 | |
| 4045 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 4046 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4047 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4048 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst), |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4049 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4050 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4051 | [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4052 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4053 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 4054 | (ins QPR:$src), IIC_VMOVQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4055 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4056 | [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4057 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4058 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 4059 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 4060 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
| 4061 | def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4062 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4063 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 4064 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 4065 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
| 4066 | def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4067 | |
| 4068 | // VREV32 : Vector Reverse elements within 32-bit words |
| 4069 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4070 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4071 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst), |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4072 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4073 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4074 | [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4075 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4076 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 4077 | (ins QPR:$src), IIC_VMOVQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4078 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4079 | [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4080 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4081 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 4082 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4083 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4084 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 4085 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4086 | |
| 4087 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 4088 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4089 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4090 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst), |
David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 4091 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4092 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4093 | [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>; |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4094 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4095 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst), |
Evan Cheng | 2a5d764 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 4096 | (ins QPR:$src), IIC_VMOVQ, |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4097 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4098 | [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4099 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4100 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 4101 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4102 | |
Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 4103 | // Other Vector Shuffles. |
| 4104 | |
| 4105 | // VEXT : Vector Extract |
| 4106 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4107 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4108 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst), |
| 4109 | (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm, |
| 4110 | IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
| 4111 | [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs), |
Owen Anderson | 14be930 | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 4112 | (Ty DPR:$rhs), imm:$index)))]> { |
| 4113 | bits<4> index; |
| 4114 | let Inst{11-8} = index{3-0}; |
| 4115 | } |
Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 4116 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4117 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4118 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst), |
| 4119 | (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm, |
| 4120 | IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
| 4121 | [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs), |
Owen Anderson | 14be930 | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 4122 | (Ty QPR:$rhs), imm:$index)))]> { |
| 4123 | bits<4> index; |
| 4124 | let Inst{11-8} = index{3-0}; |
| 4125 | } |
Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 4126 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4127 | def VEXTd8 : VEXTd<"vext", "8", v8i8>; |
| 4128 | def VEXTd16 : VEXTd<"vext", "16", v4i16>; |
| 4129 | def VEXTd32 : VEXTd<"vext", "32", v2i32>; |
| 4130 | def VEXTdf : VEXTd<"vext", "32", v2f32>; |
Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 4131 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4132 | def VEXTq8 : VEXTq<"vext", "8", v16i8>; |
| 4133 | def VEXTq16 : VEXTq<"vext", "16", v8i16>; |
| 4134 | def VEXTq32 : VEXTq<"vext", "32", v4i32>; |
| 4135 | def VEXTqf : VEXTq<"vext", "32", v4f32>; |
Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 4136 | |
Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4137 | // VTRN : Vector Transpose |
| 4138 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4139 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 4140 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 4141 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4142 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4143 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 4144 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 4145 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4146 | |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4147 | // VUZP : Vector Unzip (Deinterleave) |
| 4148 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4149 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 4150 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 4151 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4152 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4153 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 4154 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 4155 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4156 | |
| 4157 | // VZIP : Vector Zip (Interleave) |
| 4158 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4159 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 4160 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 4161 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 4162 | |
Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4163 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 4164 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 4165 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 4166 | |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4167 | // Vector Table Lookup and Table Extension. |
| 4168 | |
| 4169 | // VTBL : Vector Table Lookup |
| 4170 | def VTBL1 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4171 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd), |
| 4172 | (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1, |
| 4173 | "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "", |
| 4174 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4175 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4176 | def VTBL2 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4177 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd), |
| 4178 | (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2, |
| 4179 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>; |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4180 | def VTBL3 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4181 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd), |
| 4182 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3, |
| 4183 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>; |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4184 | def VTBL4 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4185 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd), |
| 4186 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), |
Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 4187 | NVTBLFrm, IIC_VTB4, |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4188 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>; |
Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4189 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4190 | |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4191 | def VTBL2Pseudo |
Jim Grosbach | 233b3a2 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4192 | : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4193 | def VTBL3Pseudo |
Jim Grosbach | 233b3a2 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4194 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4195 | def VTBL4Pseudo |
Jim Grosbach | 233b3a2 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4196 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4197 | |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4198 | // VTBX : Vector Table Extension |
| 4199 | def VTBX1 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4200 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd), |
| 4201 | (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1, |
| 4202 | "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd", |
| 4203 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1 |
| 4204 | DPR:$orig, DPR:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4205 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4206 | def VTBX2 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4207 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd), |
| 4208 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2, |
| 4209 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>; |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4210 | def VTBX3 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4211 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd), |
| 4212 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), |
Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 4213 | NVTBLFrm, IIC_VTBX3, |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4214 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", |
| 4215 | "$orig = $Vd", []>; |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4216 | def VTBX4 |
Owen Anderson | 2ef6688 | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 4217 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn, |
| 4218 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4, |
| 4219 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", |
| 4220 | "$orig = $Vd", []>; |
Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 4221 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 4222 | |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4223 | def VTBX2Pseudo |
| 4224 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src), |
Jim Grosbach | 233b3a2 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4225 | IIC_VTBX2, "$orig = $dst", []>; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4226 | def VTBX3Pseudo |
| 4227 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 233b3a2 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4228 | IIC_VTBX3, "$orig = $dst", []>; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4229 | def VTBX4Pseudo |
| 4230 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 233b3a2 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 4231 | IIC_VTBX4, "$orig = $dst", []>; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 4232 | |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4233 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4234 | // NEON instructions for single-precision FP math |
| 4235 | //===----------------------------------------------------------------------===// |
| 4236 | |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4237 | class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst> |
| 4238 | : NEONFPPat<(ResTy (OpNode SPR:$a)), |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4239 | (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4240 | SPR:$a, ssub_0))), |
| 4241 | ssub_0)>; |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4242 | |
| 4243 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 4244 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4245 | (EXTRACT_SUBREG (v2f32 |
| 4246 | (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4247 | SPR:$a, ssub_0), |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4248 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4249 | SPR:$b, ssub_0))), |
| 4250 | ssub_0)>; |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4251 | |
| 4252 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 4253 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
| 4254 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4255 | SPR:$acc, ssub_0), |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4256 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4257 | SPR:$a, ssub_0), |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4258 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4259 | SPR:$b, ssub_0)), |
| 4260 | ssub_0)>; |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4261 | |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4262 | // These need separate instructions because they must use DPR_VFP2 register |
| 4263 | // class which have SPR sub-registers. |
| 4264 | |
| 4265 | // Vector Add Operations used for single-precision FP |
| 4266 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4267 | def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>; |
| 4268 | def : N3VSPat<fadd, VADDfd_sfp>; |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4269 | |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4270 | // Vector Sub Operations used for single-precision FP |
| 4271 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4272 | def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>; |
| 4273 | def : N3VSPat<fsub, VSUBfd_sfp>; |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4274 | |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4275 | // Vector Multiply Operations used for single-precision FP |
| 4276 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4277 | def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>; |
| 4278 | def : N3VSPat<fmul, VMULfd_sfp>; |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4279 | |
| 4280 | // Vector Multiply-Accumulate/Subtract used for single-precision FP |
Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 4281 | // vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so |
| 4282 | // we want to avoid them for now. e.g., alternating vmla/vadd instructions. |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4283 | |
Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 4284 | //let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4285 | //def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32", |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4286 | // v2f32, fmul, fadd>; |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4287 | //def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>; |
Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 4288 | |
| 4289 | //let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4290 | //def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32", |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4291 | // v2f32, fmul, fsub>; |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4292 | //def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>; |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4293 | |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4294 | // Vector Absolute used for single-precision FP |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4295 | let neverHasSideEffects = 1 in |
Bob Wilson | cb2deb2 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 4296 | def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0, |
| 4297 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 4298 | "vabs", "f32", "$dst, $src", "", []>; |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4299 | def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>; |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4300 | |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4301 | // Vector Negate used for single-precision FP |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4302 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4303 | def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
| 4304 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 4305 | "vneg", "f32", "$dst, $src", "", []>; |
| 4306 | def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>; |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4307 | |
Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 4308 | // Vector Maximum used for single-precision FP |
| 4309 | let neverHasSideEffects = 1 in |
| 4310 | def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4311 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND, |
Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 4312 | "vmax", "f32", "$dst, $src1, $src2", "", []>; |
| 4313 | def : N3VSPat<NEONfmax, VMAXfd_sfp>; |
| 4314 | |
| 4315 | // Vector Minimum used for single-precision FP |
| 4316 | let neverHasSideEffects = 1 in |
| 4317 | def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4318 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND, |
Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 4319 | "vmin", "f32", "$dst, $src1, $src2", "", []>; |
| 4320 | def : N3VSPat<NEONfmin, VMINfd_sfp>; |
| 4321 | |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4322 | // Vector Convert between single-precision FP and integer |
| 4323 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4324 | def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4325 | v2i32, v2f32, fp_to_sint>; |
Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 4326 | def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>; |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4327 | |
| 4328 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4329 | def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4330 | v2i32, v2f32, fp_to_uint>; |
Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 4331 | def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>; |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4332 | |
| 4333 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4334 | def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4335 | v2f32, v2i32, sint_to_fp>; |
Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 4336 | def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>; |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4337 | |
| 4338 | let neverHasSideEffects = 1 in |
Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4339 | def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4340 | v2f32, v2i32, uint_to_fp>; |
Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 4341 | def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>; |
David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 4342 | |
Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 4343 | //===----------------------------------------------------------------------===// |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4344 | // Non-Instruction Patterns |
| 4345 | //===----------------------------------------------------------------------===// |
| 4346 | |
| 4347 | // bit_convert |
| 4348 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 4349 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 4350 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 4351 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 4352 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 4353 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 4354 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 4355 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 4356 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 4357 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 4358 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 4359 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 4360 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 4361 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 4362 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 4363 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 4364 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 4365 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 4366 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 4367 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 4368 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 4369 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 4370 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 4371 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 4372 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 4373 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 4374 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 4375 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 4376 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 4377 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 4378 | |
| 4379 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 4380 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 4381 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 4382 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 4383 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 4384 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 4385 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 4386 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 4387 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 4388 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 4389 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 4390 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 4391 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 4392 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 4393 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 4394 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 4395 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 4396 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 4397 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 4398 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 4399 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 4400 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 4401 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 4402 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 4403 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 4404 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 4405 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 4406 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 4407 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 4408 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |