blob: f17ce836e4f72b590226da946357c99d44aaa842 [file] [log] [blame]
Bob Wilson2e076c42009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonbad47f62010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsoneb54d512009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilsoncce31f62009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson2e076c42009-06-22 23:27:02 +000079
Bob Wilson32cd8552009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsonea3a4022009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9e899072010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +000095
Bob Wilson38ab35a2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsona3f19012010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson2e076c42009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson6eae5202010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilsond95ccd62009-11-06 23:33:28 +0000126}
127
Bob Wilson2e076c42009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson6b853c32010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilson59f75bb2010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng1958cef2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson6b853c32010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000137
Bob Wilson6b853c32010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilson59f75bb2010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng1958cef2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson6b853c32010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000143
Evan Chengdd7f5662010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson340861d2010-03-23 05:25:43 +0000145
Bob Wilson75a64082010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilson35fafca2010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson35fafca2010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilson75a64082010-09-02 16:00:54 +0000164
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson340861d2010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson340861d2010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000180
Owen Andersonad402342010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000185
Owen Andersonad402342010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000190
Evan Cheng05f13e92010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000195
Bob Wilson496766c2010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson496766c2010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson496766c2010-03-20 17:59:03 +0000211
Owen Andersonb3ca2062010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000216
Owen Andersonb3ca2062010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000221
Evan Cheng05f13e92010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000226
Bob Wilsonc286c882010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson496766c2010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilsonc286c882010-03-22 18:22:06 +0000241
Owen Andersonb3ca2062010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000246
Owen Andersonb3ca2062010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000251
Evan Cheng05f13e92010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000254
Bob Wilsonc286c882010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson496766c2010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersonb3ca2062010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chenb14a5c52010-02-23 20:51:23 +0000271
Owen Andersonb3ca2062010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000276
Owen Andersonb3ca2062010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +0000281
Evan Cheng05f13e92010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000284
Bob Wilson20f79e32009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
288 (ins addrmode6:$Rn), IIC_VLD2,
289 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
290 let Rm = 0b1111;
291 let Inst{5-4} = Rn{5-4};
292}
Bob Wilsona7f236a2010-03-18 20:18:39 +0000293class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilsond0926692010-03-20 18:14:26 +0000294 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
296 (ins addrmode6:$Rn), IIC_VLD2x2,
297 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
298 let Rm = 0b1111;
299 let Inst{5-4} = Rn{5-4};
300}
Bob Wilson20f79e32009-08-05 00:49:09 +0000301
Owen Anderson526ffd52010-11-02 01:24:55 +0000302def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
303def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
304def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000305
Owen Anderson526ffd52010-11-02 01:24:55 +0000306def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
307def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
308def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilsone6b778d2009-10-06 22:01:59 +0000309
Bob Wilsondd29db52010-09-14 20:59:49 +0000310def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
311def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
312def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000313
Evan Cheng05f13e92010-10-09 01:03:04 +0000314def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
315def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
316def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000317
Bob Wilsoncf324652010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000320 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
321 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
322 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
323 "$Rn.addr = $wb", []> {
324 let Inst{5-4} = Rn{5-4};
325}
Bob Wilsoncf324652010-03-20 20:10:51 +0000326class VLD2QWB<bits<4> op7_4, string Dt>
327 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000328 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
329 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
330 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
331 "$Rn.addr = $wb", []> {
332 let Inst{5-4} = Rn{5-4};
333}
Bob Wilsoncf324652010-03-20 20:10:51 +0000334
Owen Anderson526ffd52010-11-02 01:24:55 +0000335def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
336def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
337def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000338
Owen Anderson526ffd52010-11-02 01:24:55 +0000339def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
340def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
341def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000342
Evan Cheng05f13e92010-10-09 01:03:04 +0000343def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
344def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
345def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000346
Evan Cheng05f13e92010-10-09 01:03:04 +0000347def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
348def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
349def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000350
Bob Wilsond0926692010-03-20 18:14:26 +0000351// ...with double-spaced registers (for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000352def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
353def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
354def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
355def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
356def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
357def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenb14a5c52010-02-23 20:51:23 +0000358
Bob Wilson20f79e32009-08-05 00:49:09 +0000359// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000360class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000361 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
362 (ins addrmode6:$Rn), IIC_VLD3,
363 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
364 let Rm = 0b1111;
365 let Inst{4} = Rn{4};
366}
Bob Wilson20f79e32009-08-05 00:49:09 +0000367
Owen Anderson526ffd52010-11-02 01:24:55 +0000368def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
369def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
370def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000371
Bob Wilsondd29db52010-09-14 20:59:49 +0000372def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
373def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
374def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000375
Bob Wilsoncf324652010-03-20 20:10:51 +0000376// ...with address register writeback:
377class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000379 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
380 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
381 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{4} = Rn{4};
384}
Bob Wilsoncf324652010-03-20 20:10:51 +0000385
Owen Anderson526ffd52010-11-02 01:24:55 +0000386def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
387def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
388def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000389
Evan Chenga7624002010-10-09 01:45:34 +0000390def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
391def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
392def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000393
Bob Wilsoncf324652010-03-20 20:10:51 +0000394// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000395def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
396def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
397def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
398def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
399def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
400def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000401
Evan Chenga7624002010-10-09 01:45:34 +0000402def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
403def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
404def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000405
Bob Wilsoncf324652010-03-20 20:10:51 +0000406// ...alternate versions to be allocated odd register numbers:
Evan Chenga7624002010-10-09 01:45:34 +0000407def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
408def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson6bbefc22009-10-07 17:24:55 +0000410
Bob Wilson20f79e32009-08-05 00:49:09 +0000411// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000412class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
415 (ins addrmode6:$Rn), IIC_VLD4,
416 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
417 let Rm = 0b1111;
418 let Inst{5-4} = Rn{5-4};
419}
Bob Wilson20f79e32009-08-05 00:49:09 +0000420
Owen Anderson526ffd52010-11-02 01:24:55 +0000421def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
422def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
423def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000424
Bob Wilsondd29db52010-09-14 20:59:49 +0000425def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
426def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
427def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000428
Bob Wilsoncf324652010-03-20 20:10:51 +0000429// ...with address register writeback:
430class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
431 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000432 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
433 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
434 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{5-4} = Rn{5-4};
437}
Bob Wilsoncf324652010-03-20 20:10:51 +0000438
Owen Anderson526ffd52010-11-02 01:24:55 +0000439def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
440def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
441def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000442
Bob Wilsondd29db52010-09-14 20:59:49 +0000443def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
444def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
445def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000446
Bob Wilsoncf324652010-03-20 20:10:51 +0000447// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000448def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
449def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
450def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
451def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
452def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
453def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000454
Bob Wilsondd29db52010-09-14 20:59:49 +0000455def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
456def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
457def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000458
Bob Wilsoncf324652010-03-20 20:10:51 +0000459// ...alternate versions to be allocated odd register numbers:
Bob Wilsondd29db52010-09-14 20:59:49 +0000460def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
461def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilson50820a22009-10-07 21:53:04 +0000463
Bob Wilsondc449902010-11-01 22:04:05 +0000464} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
465
Bob Wilsond5c57a52010-09-13 23:01:35 +0000466// Classes for VLD*LN pseudo-instructions with multi-register operands.
467// These are expanded to real instructions after register allocation.
468class VLDQLNPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QPR:$dst),
470 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
471 itin, "$src = $dst">;
472class VLDQLNWBPseudo<InstrItinClass itin>
473 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
474 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
475 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
476class VLDQQLNPseudo<InstrItinClass itin>
477 : PseudoNLdSt<(outs QQPR:$dst),
478 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
479 itin, "$src = $dst">;
480class VLDQQLNWBPseudo<InstrItinClass itin>
481 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
483 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
484class VLDQQQQLNPseudo<InstrItinClass itin>
485 : PseudoNLdSt<(outs QQQQPR:$dst),
486 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
487 itin, "$src = $dst">;
488class VLDQQQQLNWBPseudo<InstrItinClass itin>
489 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
490 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
491 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
492
Bob Wilson50820a22009-10-07 21:53:04 +0000493// VLD1LN : Vector Load (single element to one lane)
Bob Wilsondc449902010-11-01 22:04:05 +0000494class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
495 PatFrag LoadOp>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000496 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersona8385952010-11-02 20:40:59 +0000497 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
498 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
499 "$src = $Vd",
500 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
501 (i32 (LoadOp addrmode6:$Rn)),
502 imm:$lane))]> {
503 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000504}
Bob Wilsondc449902010-11-01 22:04:05 +0000505class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
506 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
507 (i32 (LoadOp addrmode6:$addr)),
508 imm:$lane))];
509}
510
Owen Andersona8385952010-11-02 20:40:59 +0000511def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
512 let Inst{7-5} = lane{2-0};
513}
514def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
515 let Inst{7-6} = lane{1-0};
516 let Inst{4} = Rn{4};
517}
518def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
519 let Inst{7} = lane{0};
520 let Inst{5} = Rn{4};
521 let Inst{4} = Rn{4};
522}
Bob Wilsondc449902010-11-01 22:04:05 +0000523
524def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
525def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
526def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
527
528let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
529
530// ...with address register writeback:
531class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000532 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersona8385952010-11-02 20:40:59 +0000533 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsondc449902010-11-01 22:04:05 +0000534 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersona8385952010-11-02 20:40:59 +0000535 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson9f20daf2010-11-02 20:47:39 +0000536 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsondc449902010-11-01 22:04:05 +0000537
Owen Andersona8385952010-11-02 20:40:59 +0000538def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
539 let Inst{7-5} = lane{2-0};
540}
541def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
542 let Inst{7-6} = lane{1-0};
543 let Inst{4} = Rn{4};
544}
545def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
546 let Inst{7} = lane{0};
547 let Inst{5} = Rn{4};
548 let Inst{4} = Rn{4};
549}
Bob Wilsondc449902010-11-01 22:04:05 +0000550
551def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
552def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
553def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilsonab3a9472009-10-07 18:09:32 +0000554
Bob Wilsonda9817c2009-09-01 04:26:28 +0000555// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000556class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000557 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersona8385952010-11-02 20:40:59 +0000558 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
559 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
560 "$src1 = $Vd, $src2 = $dst2", []> {
561 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000562 let Inst{4} = Rn{4};
563}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000564
Owen Andersona8385952010-11-02 20:40:59 +0000565def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
566 let Inst{7-5} = lane{2-0};
567}
568def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
569 let Inst{7-6} = lane{1-0};
570}
571def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
572 let Inst{7} = lane{0};
573}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000574
Evan Cheng05f13e92010-10-09 01:03:04 +0000575def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
576def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
577def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000578
Bob Wilson9b158422010-03-20 20:39:53 +0000579// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000580def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
581 let Inst{7-6} = lane{1-0};
582}
583def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
584 let Inst{7} = lane{0};
585}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000586
Evan Cheng05f13e92010-10-09 01:03:04 +0000587def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
588def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000589
Bob Wilson9152d962010-03-20 20:47:18 +0000590// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000591class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000592 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersona8385952010-11-02 20:40:59 +0000593 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Cheng05f13e92010-10-09 01:03:04 +0000594 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersona8385952010-11-02 20:40:59 +0000595 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
596 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
Owen Andersona8385952010-11-02 20:40:59 +0000597 let Inst{4} = Rn{4};
598}
Bob Wilson9152d962010-03-20 20:47:18 +0000599
Owen Andersona8385952010-11-02 20:40:59 +0000600def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
601 let Inst{7-5} = lane{2-0};
602}
603def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
604 let Inst{7-6} = lane{1-0};
605}
606def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
607 let Inst{7} = lane{0};
608}
Bob Wilson9152d962010-03-20 20:47:18 +0000609
Evan Cheng05f13e92010-10-09 01:03:04 +0000610def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
611def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
612def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000613
Owen Andersona8385952010-11-02 20:40:59 +0000614def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
615 let Inst{7-6} = lane{1-0};
616}
617def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
618 let Inst{7} = lane{0};
619}
Bob Wilson9152d962010-03-20 20:47:18 +0000620
Evan Cheng05f13e92010-10-09 01:03:04 +0000621def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
622def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000623
Bob Wilsonda9817c2009-09-01 04:26:28 +0000624// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000625class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000626 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersona8385952010-11-02 20:40:59 +0000627 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Chenga7624002010-10-09 01:45:34 +0000628 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersona8385952010-11-02 20:40:59 +0000629 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
630 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
631 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000632}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000633
Owen Andersona8385952010-11-02 20:40:59 +0000634def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
635 let Inst{7-5} = lane{2-0};
636}
637def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
638 let Inst{7-6} = lane{1-0};
639}
640def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
641 let Inst{7} = lane{0};
642}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000643
Evan Chenga7624002010-10-09 01:45:34 +0000644def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
645def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
646def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000647
Bob Wilson9b158422010-03-20 20:39:53 +0000648// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000649def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
650 let Inst{7-6} = lane{1-0};
651}
652def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
653 let Inst{7} = lane{0};
654}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000655
Evan Chenga7624002010-10-09 01:45:34 +0000656def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
657def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000658
Bob Wilson9152d962010-03-20 20:47:18 +0000659// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000660class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000662 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
663 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000664 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Chenga7624002010-10-09 01:45:34 +0000665 IIC_VLD3lnu, "vld3", Dt,
Owen Andersona8385952010-11-02 20:40:59 +0000666 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
667 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson9f20daf2010-11-02 20:47:39 +0000668 []>;
Bob Wilson9152d962010-03-20 20:47:18 +0000669
Owen Andersona8385952010-11-02 20:40:59 +0000670def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilson9152d962010-03-20 20:47:18 +0000679
Evan Chenga7624002010-10-09 01:45:34 +0000680def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
681def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
682def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000683
Owen Andersona8385952010-11-02 20:40:59 +0000684def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
685 let Inst{7-6} = lane{1-0};
686}
687def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
688 let Inst{7} = lane{0};
689}
Bob Wilson9152d962010-03-20 20:47:18 +0000690
Evan Chenga7624002010-10-09 01:45:34 +0000691def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
692def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000693
Bob Wilsonda9817c2009-09-01 04:26:28 +0000694// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000695class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000696 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000697 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
698 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Chengd7a404d2010-10-09 04:07:58 +0000699 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersona8385952010-11-02 20:40:59 +0000700 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
701 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
702 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000703 let Inst{4} = Rn{4};
704}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000705
Owen Andersona8385952010-11-02 20:40:59 +0000706def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
713 let Inst{7} = lane{0};
714 let Inst{5} = Rn{5};
715}
Bob Wilson38ba4722009-10-08 22:53:57 +0000716
Evan Chengd7a404d2010-10-09 04:07:58 +0000717def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
718def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
719def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000720
Bob Wilson9b158422010-03-20 20:39:53 +0000721// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000722def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
726 let Inst{7} = lane{0};
727 let Inst{5} = Rn{5};
728}
Bob Wilson38ba4722009-10-08 22:53:57 +0000729
Evan Chengd7a404d2010-10-09 04:07:58 +0000730def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
731def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilson50820a22009-10-07 21:53:04 +0000732
Bob Wilson9152d962010-03-20 20:47:18 +0000733// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000734class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000735 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
737 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000738 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Chengd7a404d2010-10-09 04:07:58 +0000739 IIC_VLD4ln, "vld4", Dt,
Owen Andersona8385952010-11-02 20:40:59 +0000740"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
741"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
742 []> {
Owen Andersona8385952010-11-02 20:40:59 +0000743 let Inst{4} = Rn{4};
744}
Bob Wilson9152d962010-03-20 20:47:18 +0000745
Owen Andersona8385952010-11-02 20:40:59 +0000746def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
747 let Inst{7-5} = lane{2-0};
748}
749def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
750 let Inst{7-6} = lane{1-0};
751}
752def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
753 let Inst{7} = lane{0};
754 let Inst{5} = Rn{5};
755}
Bob Wilson9152d962010-03-20 20:47:18 +0000756
Evan Chengd7a404d2010-10-09 04:07:58 +0000757def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
758def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
759def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000760
Owen Andersona8385952010-11-02 20:40:59 +0000761def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
762 let Inst{7-6} = lane{1-0};
763}
764def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
765 let Inst{7} = lane{0};
766 let Inst{5} = Rn{5};
767}
Bob Wilson9152d962010-03-20 20:47:18 +0000768
Evan Chengd7a404d2010-10-09 04:07:58 +0000769def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
770def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000771
Bob Wilson50820a22009-10-07 21:53:04 +0000772// VLD1DUP : Vector Load (single element to all lanes)
773// VLD2DUP : Vector Load (single 2-element structure to all lanes)
774// VLD3DUP : Vector Load (single 3-element structure to all lanes)
775// VLD4DUP : Vector Load (single 4-element structure to all lanes)
776// FIXME: Not yet implemented.
Evan Chengdd7f5662010-05-19 06:07:03 +0000777} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonf042ead2009-08-12 00:49:01 +0000778
Evan Chengdd7f5662010-05-19 06:07:03 +0000779let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson322cbff2010-03-20 20:54:36 +0000780
Bob Wilson9392b0e2010-08-25 23:27:42 +0000781// Classes for VST* pseudo-instructions with multi-register operands.
782// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +0000783class VSTQPseudo<InstrItinClass itin>
784 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
785class VSTQWBPseudo<InstrItinClass itin>
Bob Wilson950882b2010-08-28 05:12:57 +0000786 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000787 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilson950882b2010-08-28 05:12:57 +0000788 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000789class VSTQQPseudo<InstrItinClass itin>
790 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
791class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +0000792 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000793 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +0000794 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000795class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +0000796 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng94ad0082010-10-11 22:03:18 +0000797 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +0000798 "$addr.addr = $wb">;
799
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000800// VST1 : Vector Store (multiple single elements)
801class VST1D<bits<4> op7_4, string Dt>
Owen Anderson87c62e52010-11-02 21:06:06 +0000802 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
803 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
804 let Rm = 0b1111;
805 let Inst{4} = Rn{4};
806}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000807class VST1Q<bits<4> op7_4, string Dt>
808 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Anderson87c62e52010-11-02 21:06:06 +0000809 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
810 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
811 let Rm = 0b1111;
812 let Inst{5-4} = Rn{5-4};
813}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000814
Owen Anderson87c62e52010-11-02 21:06:06 +0000815def VST1d8 : VST1D<{0,0,0,?}, "8">;
816def VST1d16 : VST1D<{0,1,0,?}, "16">;
817def VST1d32 : VST1D<{1,0,0,?}, "32">;
818def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000819
Owen Anderson87c62e52010-11-02 21:06:06 +0000820def VST1q8 : VST1Q<{0,0,?,?}, "8">;
821def VST1q16 : VST1Q<{0,1,?,?}, "16">;
822def VST1q32 : VST1Q<{1,0,?,?}, "32">;
823def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000824
Evan Cheng94ad0082010-10-11 22:03:18 +0000825def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
826def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
827def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilson950882b2010-08-28 05:12:57 +0000829
Bob Wilson322cbff2010-03-20 20:54:36 +0000830// ...with address register writeback:
831class VST1DWB<bits<4> op7_4, string Dt>
832 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Anderson87c62e52010-11-02 21:06:06 +0000833 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
834 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilson322cbff2010-03-20 20:54:36 +0000837class VST1QWB<bits<4> op7_4, string Dt>
838 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Anderson87c62e52010-11-02 21:06:06 +0000839 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
840 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
841 "$Rn.addr = $wb", []> {
842 let Inst{5-4} = Rn{5-4};
843}
Bob Wilson322cbff2010-03-20 20:54:36 +0000844
Owen Anderson87c62e52010-11-02 21:06:06 +0000845def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
846def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
847def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
848def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +0000849
Owen Anderson87c62e52010-11-02 21:06:06 +0000850def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
851def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
852def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
853def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +0000854
Evan Cheng94ad0082010-10-11 22:03:18 +0000855def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
856def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
857def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +0000859
Bob Wilsonc286c882010-03-22 18:22:06 +0000860// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +0000861class VST1D3<bits<4> op7_4, string Dt>
Johnny Chend5c472d2010-02-24 02:57:20 +0000862 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Anderson87c62e52010-11-02 21:06:06 +0000863 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
864 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
865 let Rm = 0b1111;
866 let Inst{4} = Rn{4};
867}
Bob Wilson322cbff2010-03-20 20:54:36 +0000868class VST1D3WB<bits<4> op7_4, string Dt>
869 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Anderson87c62e52010-11-02 21:06:06 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
871 DPR:$Vd, DPR:$src2, DPR:$src3),
872 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
873 "$Rn.addr = $wb", []> {
874 let Inst{4} = Rn{4};
875}
Bob Wilsonc286c882010-03-22 18:22:06 +0000876
Owen Anderson87c62e52010-11-02 21:06:06 +0000877def VST1d8T : VST1D3<{0,0,0,?}, "8">;
878def VST1d16T : VST1D3<{0,1,0,?}, "16">;
879def VST1d32T : VST1D3<{1,0,0,?}, "32">;
880def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000881
Owen Anderson87c62e52010-11-02 21:06:06 +0000882def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
883def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
884def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
885def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000886
Evan Cheng94ad0082010-10-11 22:03:18 +0000887def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
888def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson97919e92010-08-26 18:51:29 +0000889
Bob Wilsonc286c882010-03-22 18:22:06 +0000890// ...with 4 registers (some of these are only for the disassembler):
891class VST1D4<bits<4> op7_4, string Dt>
892 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Anderson87c62e52010-11-02 21:06:06 +0000893 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
894 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
895 []> {
896 let Rm = 0b1111;
897 let Inst{5-4} = Rn{5-4};
898}
Bob Wilson322cbff2010-03-20 20:54:36 +0000899class VST1D4WB<bits<4> op7_4, string Dt>
900 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Anderson87c62e52010-11-02 21:06:06 +0000901 (ins addrmode6:$Rn, am6offset:$Rm,
902 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
903 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
904 "$Rn.addr = $wb", []> {
905 let Inst{5-4} = Rn{5-4};
906}
Bob Wilson322cbff2010-03-20 20:54:36 +0000907
Owen Anderson87c62e52010-11-02 21:06:06 +0000908def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
909def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
910def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
911def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +0000912
Owen Anderson87c62e52010-11-02 21:06:06 +0000913def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
914def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
915def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
916def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +0000917
Evan Cheng94ad0082010-10-11 22:03:18 +0000918def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
919def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson4cec4492010-08-26 05:33:30 +0000920
Bob Wilson01270312009-08-06 18:47:44 +0000921// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +0000922class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
923 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000924 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
925 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
926 let Rm = 0b1111;
927 let Inst{5-4} = Rn{5-4};
928}
Bob Wilsona7f236a2010-03-18 20:18:39 +0000929class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson89ba42c2010-03-20 21:15:48 +0000930 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
932 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
933 "", []> {
934 let Rm = 0b1111;
935 let Inst{5-4} = Rn{5-4};
936}
Bob Wilson01270312009-08-06 18:47:44 +0000937
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000938def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
939def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
940def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +0000941
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000942def VST2q8 : VST2Q<{0,0,?,?}, "8">;
943def VST2q16 : VST2Q<{0,1,?,?}, "16">;
944def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilson3dcb5372009-10-07 18:47:39 +0000945
Evan Cheng94ad0082010-10-11 22:03:18 +0000946def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
947def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
948def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilson950882b2010-08-28 05:12:57 +0000949
Evan Cheng94ad0082010-10-11 22:03:18 +0000950def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
951def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
952def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilson950882b2010-08-28 05:12:57 +0000953
Bob Wilsonb18adef2010-03-20 21:45:18 +0000954// ...with address register writeback:
955class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000957 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
958 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
959 "$Rn.addr = $wb", []> {
960 let Inst{5-4} = Rn{5-4};
961}
Bob Wilsonb18adef2010-03-20 21:45:18 +0000962class VST2QWB<bits<4> op7_4, string Dt>
963 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000964 (ins addrmode6:$Rn, am6offset:$Rm,
965 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
966 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
967 "$Rn.addr = $wb", []> {
968 let Inst{5-4} = Rn{5-4};
969}
Bob Wilsonb18adef2010-03-20 21:45:18 +0000970
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000971def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
972def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
973def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +0000974
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000975def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
976def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
977def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +0000978
Evan Cheng94ad0082010-10-11 22:03:18 +0000979def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
980def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
981def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilson950882b2010-08-28 05:12:57 +0000982
Evan Cheng94ad0082010-10-11 22:03:18 +0000983def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
984def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
985def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +0000986
Bob Wilson89ba42c2010-03-20 21:15:48 +0000987// ...with double-spaced registers (for disassembly only):
Owen Andersonfa08e1e2010-11-02 21:16:58 +0000988def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
989def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
990def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
991def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
992def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
993def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend5c472d2010-02-24 02:57:20 +0000994
Bob Wilson01270312009-08-06 18:47:44 +0000995// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +0000996class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
997 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng94ad0082010-10-11 22:03:18 +0000998 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilsona7f236a2010-03-18 20:18:39 +0000999 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson01270312009-08-06 18:47:44 +00001000
Bob Wilson89ba42c2010-03-20 21:15:48 +00001001def VST3d8 : VST3D<0b0100, 0b0000, "8">;
1002def VST3d16 : VST3D<0b0100, 0b0100, "16">;
1003def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001004
Evan Cheng94ad0082010-10-11 22:03:18 +00001005def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1006def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1007def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson97919e92010-08-26 18:51:29 +00001008
Bob Wilsonb18adef2010-03-20 21:45:18 +00001009// ...with address register writeback:
1010class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1011 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001012 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng94ad0082010-10-11 22:03:18 +00001013 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilsonae08a732010-03-20 22:13:40 +00001014 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilsonb18adef2010-03-20 21:45:18 +00001015 "$addr.addr = $wb", []>;
1016
1017def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
1018def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
1019def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001020
Evan Cheng94ad0082010-10-11 22:03:18 +00001021def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1022def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1023def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001024
Bob Wilsonb18adef2010-03-20 21:45:18 +00001025// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson89ba42c2010-03-20 21:15:48 +00001026def VST3q8 : VST3D<0b0101, 0b0000, "8">;
1027def VST3q16 : VST3D<0b0101, 0b0100, "16">;
1028def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001029def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
1030def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
1031def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001032
Evan Cheng94ad0082010-10-11 22:03:18 +00001033def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1034def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1035def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001036
Bob Wilsonb18adef2010-03-20 21:45:18 +00001037// ...alternate versions to be allocated odd register numbers:
Evan Cheng94ad0082010-10-11 22:03:18 +00001038def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1039def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1040def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson23464862009-10-07 20:30:08 +00001041
Bob Wilson01270312009-08-06 18:47:44 +00001042// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001043class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1044 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilson50820a22009-10-07 21:53:04 +00001045 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng94ad0082010-10-11 22:03:18 +00001046 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson91293762009-08-25 17:46:06 +00001047 "", []>;
Bob Wilson01270312009-08-06 18:47:44 +00001048
Bob Wilson89ba42c2010-03-20 21:15:48 +00001049def VST4d8 : VST4D<0b0000, 0b0000, "8">;
1050def VST4d16 : VST4D<0b0000, 0b0100, "16">;
1051def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilsond7797752009-09-01 18:51:56 +00001052
Evan Cheng94ad0082010-10-11 22:03:18 +00001053def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1054def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1055def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001056
Bob Wilsonb18adef2010-03-20 21:45:18 +00001057// ...with address register writeback:
1058class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1059 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001060 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng94ad0082010-10-11 22:03:18 +00001061 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilsonae08a732010-03-20 22:13:40 +00001062 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilsonb18adef2010-03-20 21:45:18 +00001063 "$addr.addr = $wb", []>;
1064
1065def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
1066def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
1067def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001068
Evan Cheng94ad0082010-10-11 22:03:18 +00001069def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1070def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1071def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001072
Bob Wilsonb18adef2010-03-20 21:45:18 +00001073// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson89ba42c2010-03-20 21:15:48 +00001074def VST4q8 : VST4D<0b0001, 0b0000, "8">;
1075def VST4q16 : VST4D<0b0001, 0b0100, "16">;
1076def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001077def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
1078def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
1079def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001080
Evan Cheng94ad0082010-10-11 22:03:18 +00001081def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1082def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1083def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001084
Bob Wilsonb18adef2010-03-20 21:45:18 +00001085// ...alternate versions to be allocated odd register numbers:
Evan Cheng94ad0082010-10-11 22:03:18 +00001086def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1087def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1088def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson50820a22009-10-07 21:53:04 +00001089
Bob Wilsond80b29d2010-11-02 21:18:25 +00001090} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1091
Bob Wilsond5c57a52010-09-13 23:01:35 +00001092// Classes for VST*LN pseudo-instructions with multi-register operands.
1093// These are expanded to real instructions after register allocation.
1094class VSTQLNPseudo<InstrItinClass itin>
1095 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1096 itin, "">;
1097class VSTQLNWBPseudo<InstrItinClass itin>
1098 : PseudoNLdSt<(outs GPR:$wb),
1099 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1100 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1101class VSTQQLNPseudo<InstrItinClass itin>
1102 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1103 itin, "">;
1104class VSTQQLNWBPseudo<InstrItinClass itin>
1105 : PseudoNLdSt<(outs GPR:$wb),
1106 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1107 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1108class VSTQQQQLNPseudo<InstrItinClass itin>
1109 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1110 itin, "">;
1111class VSTQQQQLNWBPseudo<InstrItinClass itin>
1112 : PseudoNLdSt<(outs GPR:$wb),
1113 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1114 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1115
Bob Wilson50820a22009-10-07 21:53:04 +00001116// VST1LN : Vector Store (single element from one lane)
Bob Wilsond80b29d2010-11-02 21:18:25 +00001117class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1118 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
1119 (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane),
1120 IIC_VST1ln, "vst1", Dt, "\\{$src[$lane]\\}, $addr", "", []>;
1121
1122def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8">;
1123def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16">;
1124def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32">;
1125
1126def VST1LNq8Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1127def VST1LNq16Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1128def VST1LNq32Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1129
1130let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1131
1132// ...with address register writeback:
1133class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1134 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
1135 (ins addrmode6:$addr, am6offset:$offset,
1136 DPR:$src, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
1137 "\\{$src[$lane]\\}, $addr$offset",
1138 "$addr.addr = $wb", []>;
1139
1140def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8">;
1141def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16">;
1142def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32">;
1143
1144def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1145def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1146def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilsone7ef4a92009-10-07 20:49:18 +00001147
Bob Wilsond7797752009-09-01 18:51:56 +00001148// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001149class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1150 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9e899072010-02-17 00:31:29 +00001151 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001152 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9e899072010-02-17 00:31:29 +00001153 "", []>;
Bob Wilsond7797752009-09-01 18:51:56 +00001154
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001155def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
1156def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
1157def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonb851eb32009-10-08 23:38:24 +00001158
Evan Cheng94ad0082010-10-11 22:03:18 +00001159def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1160def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1161def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001162
Bob Wilson9b158422010-03-20 20:39:53 +00001163// ...with double-spaced registers:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001164def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
1165def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonb851eb32009-10-08 23:38:24 +00001166
Evan Cheng94ad0082010-10-11 22:03:18 +00001167def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1168def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001169
Bob Wilson59e51412010-03-20 21:57:36 +00001170// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001171class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1172 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001173 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng94ad0082010-10-11 22:03:18 +00001174 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilsonae08a732010-03-20 22:13:40 +00001175 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilson59e51412010-03-20 21:57:36 +00001176 "$addr.addr = $wb", []>;
1177
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001178def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
1179def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
1180def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilson59e51412010-03-20 21:57:36 +00001181
Evan Cheng94ad0082010-10-11 22:03:18 +00001182def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1183def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1184def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001185
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001186def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
1187def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilson59e51412010-03-20 21:57:36 +00001188
Evan Cheng94ad0082010-10-11 22:03:18 +00001189def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1190def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001191
Bob Wilsond7797752009-09-01 18:51:56 +00001192// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001193class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1194 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9e899072010-02-17 00:31:29 +00001195 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng94ad0082010-10-11 22:03:18 +00001196 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001197 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilsond7797752009-09-01 18:51:56 +00001198
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001199def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1200def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1201def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilsonc40903082009-10-08 23:51:31 +00001202
Evan Cheng94ad0082010-10-11 22:03:18 +00001203def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1204def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1205def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001206
Bob Wilson9b158422010-03-20 20:39:53 +00001207// ...with double-spaced registers:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001208def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1209def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilsonc40903082009-10-08 23:51:31 +00001210
Evan Cheng94ad0082010-10-11 22:03:18 +00001211def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1212def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001213
Bob Wilson59e51412010-03-20 21:57:36 +00001214// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001215class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1216 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001217 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson59e51412010-03-20 21:57:36 +00001218 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001219 IIC_VST3lnu, "vst3", Dt,
Bob Wilsonae08a732010-03-20 22:13:40 +00001220 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilson59e51412010-03-20 21:57:36 +00001221 "$addr.addr = $wb", []>;
1222
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001223def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1224def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1225def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilson59e51412010-03-20 21:57:36 +00001226
Evan Cheng94ad0082010-10-11 22:03:18 +00001227def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1228def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1229def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001230
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001231def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1232def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilson59e51412010-03-20 21:57:36 +00001233
Evan Cheng94ad0082010-10-11 22:03:18 +00001234def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1235def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001236
Bob Wilsond7797752009-09-01 18:51:56 +00001237// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001238class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1239 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9e899072010-02-17 00:31:29 +00001240 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng94ad0082010-10-11 22:03:18 +00001241 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson7430a982010-01-18 01:24:43 +00001242 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9e899072010-02-17 00:31:29 +00001243 "", []>;
Bob Wilsond7797752009-09-01 18:51:56 +00001244
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001245def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1246def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1247def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson84e79672009-10-09 00:01:36 +00001248
Evan Cheng94ad0082010-10-11 22:03:18 +00001249def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1250def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1251def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001252
Bob Wilson9b158422010-03-20 20:39:53 +00001253// ...with double-spaced registers:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001254def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1255def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson84e79672009-10-09 00:01:36 +00001256
Evan Cheng94ad0082010-10-11 22:03:18 +00001257def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1258def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson84e79672009-10-09 00:01:36 +00001259
Bob Wilson59e51412010-03-20 21:57:36 +00001260// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001261class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1262 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001263 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson59e51412010-03-20 21:57:36 +00001264 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001265 IIC_VST4lnu, "vst4", Dt,
Bob Wilsonae08a732010-03-20 22:13:40 +00001266 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilson59e51412010-03-20 21:57:36 +00001267 "$addr.addr = $wb", []>;
1268
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001269def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1270def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1271def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilson59e51412010-03-20 21:57:36 +00001272
Evan Cheng94ad0082010-10-11 22:03:18 +00001273def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1274def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1275def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001276
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001277def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1278def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilson59e51412010-03-20 21:57:36 +00001279
Evan Cheng94ad0082010-10-11 22:03:18 +00001280def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1281def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001282
Evan Chengdd7f5662010-05-19 06:07:03 +00001283} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson01270312009-08-06 18:47:44 +00001284
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001285
Bob Wilson2e076c42009-06-22 23:27:02 +00001286//===----------------------------------------------------------------------===//
1287// NEON pattern fragments
1288//===----------------------------------------------------------------------===//
1289
1290// Extract D sub-registers of Q registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001291def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001292 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1293 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001294}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001295def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001296 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1297 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001298}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001299def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001300 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1301 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001302}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001303def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001304 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1305 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001306}]>;
1307
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00001308// Extract S sub-registers of Q/D registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001309def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001310 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1311 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001312}]>;
1313
Bob Wilson2e076c42009-06-22 23:27:02 +00001314// Translate lane numbers from Q registers to D subregs.
1315def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001316 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001317}]>;
1318def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001319 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001320}]>;
1321def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001322 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001323}]>;
1324
1325//===----------------------------------------------------------------------===//
1326// Instruction Classes
1327//===----------------------------------------------------------------------===//
1328
Bob Wilson004d2802010-02-17 22:23:11 +00001329// Basic 2-register operations: single-, double- and quad-register.
1330class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1331 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1332 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chene99953c2010-03-24 19:47:14 +00001333 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1334 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1335 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001336class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001337 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1338 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chene99953c2010-03-24 19:47:14 +00001339 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1340 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1341 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001342class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001343 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1344 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chene99953c2010-03-24 19:47:14 +00001345 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1346 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1347 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001348
Bob Wilsoncb2deb22010-02-17 22:42:54 +00001349// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001350class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chend82f9002010-03-25 20:39:04 +00001351 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001352 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001353 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1354 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001355 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001356 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1357class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwinafcaf792009-09-23 21:38:08 +00001358 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001359 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001360 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1361 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001362 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001363 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1364
Bob Wilson4cd8a122010-08-30 20:02:30 +00001365// Narrow 2-register operations.
1366class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1367 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1368 InstrItinClass itin, string OpcodeStr, string Dt,
1369 ValueType TyD, ValueType TyQ, SDNode OpNode>
1370 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1371 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1372 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1373
Bob Wilson2e076c42009-06-22 23:27:02 +00001374// Narrow 2-register intrinsics.
1375class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1376 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001377 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinafcaf792009-09-23 21:38:08 +00001378 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001379 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001380 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001381 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1382
Bob Wilson9a511c02010-08-20 04:54:02 +00001383// Long 2-register operations (currently only used for VMOVL).
1384class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1385 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1386 InstrItinClass itin, string OpcodeStr, string Dt,
1387 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001388 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001389 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson9a511c02010-08-20 04:54:02 +00001390 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001391
Bob Wilsone2231072009-08-08 06:13:25 +00001392// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Cheng738a97a2009-11-23 21:57:23 +00001393class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsone2231072009-08-08 06:13:25 +00001394 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwinafcaf792009-09-23 21:38:08 +00001395 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Cheng738a97a2009-11-23 21:57:23 +00001396 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen274a0d32010-03-17 23:26:50 +00001397 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwinafcaf792009-09-23 21:38:08 +00001398class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Cheng738a97a2009-11-23 21:57:23 +00001399 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsone2231072009-08-08 06:13:25 +00001400 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9e899072010-02-17 00:31:29 +00001401 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen274a0d32010-03-17 23:26:50 +00001402 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsone2231072009-08-08 06:13:25 +00001403
Bob Wilson004d2802010-02-17 22:23:11 +00001404// Basic 3-register operations: single-, double- and quad-register.
1405class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1406 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1407 SDNode OpNode, bit Commutable>
1408 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001409 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1410 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson004d2802010-02-17 22:23:11 +00001411 let isCommutable = Commutable;
1412}
1413
Bob Wilson2e076c42009-06-22 23:27:02 +00001414class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001415 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001416 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001417 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001418 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1419 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1420 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001421 let isCommutable = Commutable;
1422}
1423// Same as N3VD but no data type.
1424class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1425 InstrItinClass itin, string OpcodeStr,
1426 ValueType ResTy, ValueType OpTy,
1427 SDNode OpNode, bit Commutable>
1428 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001429 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9e899072010-02-17 00:31:29 +00001430 OpcodeStr, "$dst, $src1, $src2", "",
1431 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001432 let isCommutable = Commutable;
1433}
Johnny Chen6094cda2010-03-27 01:03:13 +00001434
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001435class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001436 InstrItinClass itin, string OpcodeStr, string Dt,
1437 ValueType Ty, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001438 : N3V<0, 1, op21_20, op11_8, 1, 0,
1439 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1440 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1441 [(set (Ty DPR:$dst),
1442 (Ty (ShOp (Ty DPR:$src1),
1443 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001444 let isCommutable = 0;
1445}
1446class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001447 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001448 : N3V<0, 1, op21_20, op11_8, 1, 0,
1449 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1450 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1451 [(set (Ty DPR:$dst),
1452 (Ty (ShOp (Ty DPR:$src1),
1453 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001454 let isCommutable = 0;
1455}
1456
Bob Wilson2e076c42009-06-22 23:27:02 +00001457class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001458 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001459 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001460 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson15c97702010-10-21 18:09:17 +00001461 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1462 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1463 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001464 let isCommutable = Commutable;
1465}
1466class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1467 InstrItinClass itin, string OpcodeStr,
Bob Wilson9e899072010-02-17 00:31:29 +00001468 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Cheng738a97a2009-11-23 21:57:23 +00001469 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001470 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9e899072010-02-17 00:31:29 +00001471 OpcodeStr, "$dst, $src1, $src2", "",
1472 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001473 let isCommutable = Commutable;
1474}
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001475class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001476 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001477 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001478 : N3V<1, 1, op21_20, op11_8, 1, 0,
1479 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1480 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1481 [(set (ResTy QPR:$dst),
1482 (ResTy (ShOp (ResTy QPR:$src1),
1483 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1484 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001485 let isCommutable = 0;
1486}
Bob Wilson9e899072010-02-17 00:31:29 +00001487class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00001488 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001489 : N3V<1, 1, op21_20, op11_8, 1, 0,
1490 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1491 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1492 [(set (ResTy QPR:$dst),
1493 (ResTy (ShOp (ResTy QPR:$src1),
1494 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1495 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001496 let isCommutable = 0;
1497}
Bob Wilson2e076c42009-06-22 23:27:02 +00001498
1499// Basic 3-register intrinsics, both double- and quad-register.
1500class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001501 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001502 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001503 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001504 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1505 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1506 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001507 let isCommutable = Commutable;
1508}
David Goodwinbea68482009-09-25 18:38:29 +00001509class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001510 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001511 : N3V<0, 1, op21_20, op11_8, 1, 0,
1512 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1513 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1514 [(set (Ty DPR:$dst),
1515 (Ty (IntOp (Ty DPR:$src1),
1516 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1517 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001518 let isCommutable = 0;
1519}
David Goodwinbea68482009-09-25 18:38:29 +00001520class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001521 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001522 : N3V<0, 1, op21_20, op11_8, 1, 0,
1523 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1524 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1525 [(set (Ty DPR:$dst),
1526 (Ty (IntOp (Ty DPR:$src1),
1527 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001528 let isCommutable = 0;
1529}
Owen Anderson3665fee2010-10-26 20:56:57 +00001530class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1531 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001532 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001533 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1534 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1535 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1536 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001537 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001538}
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001539
Bob Wilson2e076c42009-06-22 23:27:02 +00001540class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001541 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001542 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001543 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001544 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1545 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1546 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001547 let isCommutable = Commutable;
1548}
David Goodwinbea68482009-09-25 18:38:29 +00001549class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001550 string OpcodeStr, string Dt,
1551 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001552 : N3V<1, 1, op21_20, op11_8, 1, 0,
1553 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1554 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1555 [(set (ResTy QPR:$dst),
1556 (ResTy (IntOp (ResTy QPR:$src1),
1557 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1558 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001559 let isCommutable = 0;
1560}
David Goodwinbea68482009-09-25 18:38:29 +00001561class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001562 string OpcodeStr, string Dt,
1563 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001564 : N3V<1, 1, op21_20, op11_8, 1, 0,
1565 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1566 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1567 [(set (ResTy QPR:$dst),
1568 (ResTy (IntOp (ResTy QPR:$src1),
1569 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1570 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001571 let isCommutable = 0;
1572}
Owen Anderson3665fee2010-10-26 20:56:57 +00001573class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1574 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001575 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001576 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1577 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1578 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1579 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001580 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001581}
Bob Wilson2e076c42009-06-22 23:27:02 +00001582
Bob Wilson004d2802010-02-17 22:23:11 +00001583// Multiply-Add/Sub operations: single-, double- and quad-register.
1584class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1585 InstrItinClass itin, string OpcodeStr, string Dt,
1586 ValueType Ty, SDNode MulOp, SDNode OpNode>
1587 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1588 (outs DPR_VFP2:$dst),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001589 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson004d2802010-02-17 22:23:11 +00001590 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1591
Bob Wilson2e076c42009-06-22 23:27:02 +00001592class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001593 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001594 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00001595 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00001596 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1597 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1598 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1599 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1600
David Goodwinbea68482009-09-25 18:38:29 +00001601class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001602 string OpcodeStr, string Dt,
1603 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001604 : N3V<0, 1, op21_20, op11_8, 1, 0,
1605 (outs DPR:$dst),
1606 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1607 NVMulSLFrm, itin,
1608 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1609 [(set (Ty DPR:$dst),
1610 (Ty (ShOp (Ty DPR:$src1),
1611 (Ty (MulOp DPR:$src2,
1612 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1613 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001614class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001615 string OpcodeStr, string Dt,
1616 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001617 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonf48719f2010-10-22 18:54:37 +00001618 (outs DPR:$Vd),
1619 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001620 NVMulSLFrm, itin,
Owen Andersonf48719f2010-10-22 18:54:37 +00001621 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1622 [(set (Ty DPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001623 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonf48719f2010-10-22 18:54:37 +00001624 (Ty (MulOp DPR:$Vn,
1625 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001626 imm:$lane)))))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001627
Bob Wilson2e076c42009-06-22 23:27:02 +00001628class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001629 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwinbea68482009-09-25 18:38:29 +00001630 SDNode MulOp, SDNode OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00001631 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00001632 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1633 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1634 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1635 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001636class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001637 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001638 SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001639 : N3V<1, 1, op21_20, op11_8, 1, 0,
1640 (outs QPR:$dst),
1641 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1642 NVMulSLFrm, itin,
1643 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1644 [(set (ResTy QPR:$dst),
1645 (ResTy (ShOp (ResTy QPR:$src1),
1646 (ResTy (MulOp QPR:$src2,
1647 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1648 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001649class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001650 string OpcodeStr, string Dt,
1651 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001652 SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001653 : N3V<1, 1, op21_20, op11_8, 1, 0,
1654 (outs QPR:$dst),
1655 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1656 NVMulSLFrm, itin,
1657 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1658 [(set (ResTy QPR:$dst),
1659 (ResTy (ShOp (ResTy QPR:$src1),
1660 (ResTy (MulOp QPR:$src2,
1661 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1662 imm:$lane)))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001663
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001664// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1665class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1666 InstrItinClass itin, string OpcodeStr, string Dt,
1667 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1668 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00001669 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1670 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1671 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1672 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001673class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1674 InstrItinClass itin, string OpcodeStr, string Dt,
1675 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1676 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00001677 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1678 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1679 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1680 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001681
Bob Wilson2e076c42009-06-22 23:27:02 +00001682// Neon 3-argument intrinsics, both double- and quad-register.
1683// The destination register is also used as the first source operand register.
1684class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001685 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001686 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001687 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001688 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001689 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson2e076c42009-06-22 23:27:02 +00001690 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1691 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1692class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001693 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001694 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001695 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001696 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001697 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson2e076c42009-06-22 23:27:02 +00001698 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1699 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1700
Bob Wilson38ab35a2010-09-01 23:50:19 +00001701// Long Multiply-Add/Sub operations.
1702class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1703 InstrItinClass itin, string OpcodeStr, string Dt,
1704 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1705 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson3d026462010-10-22 19:05:25 +00001706 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1707 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1708 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1709 (TyQ (MulOp (TyD DPR:$Vn),
1710 (TyD DPR:$Vm)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00001711class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1712 InstrItinClass itin, string OpcodeStr, string Dt,
1713 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1714 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1715 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1716 NVMulSLFrm, itin,
1717 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1718 [(set QPR:$dst,
1719 (OpNode (TyQ QPR:$src1),
1720 (TyQ (MulOp (TyD DPR:$src2),
1721 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1722 imm:$lane))))))]>;
1723class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1724 InstrItinClass itin, string OpcodeStr, string Dt,
1725 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1726 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1727 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1728 NVMulSLFrm, itin,
1729 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1730 [(set QPR:$dst,
1731 (OpNode (TyQ QPR:$src1),
1732 (TyQ (MulOp (TyD DPR:$src2),
1733 (TyD (NEONvduplane (TyD DPR_8:$src3),
1734 imm:$lane))))))]>;
1735
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001736// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1737class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1738 InstrItinClass itin, string OpcodeStr, string Dt,
1739 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1740 SDNode OpNode>
1741 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson1f6aad02010-10-25 21:29:04 +00001742 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1743 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1744 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1745 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1746 (TyD DPR:$Vm)))))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00001747
Bob Wilson2e076c42009-06-22 23:27:02 +00001748// Neon Long 3-argument intrinsic. The destination register is
1749// a quad-register and is also used as the first source operand register.
1750class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001751 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001752 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001753 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d0122a2010-10-22 19:35:48 +00001754 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1755 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1756 [(set QPR:$Vd,
1757 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001758class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001759 string OpcodeStr, string Dt,
1760 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001761 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1762 (outs QPR:$dst),
1763 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1764 NVMulSLFrm, itin,
1765 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1766 [(set (ResTy QPR:$dst),
1767 (ResTy (IntOp (ResTy QPR:$src1),
1768 (OpTy DPR:$src2),
1769 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1770 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00001771class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1772 InstrItinClass itin, string OpcodeStr, string Dt,
1773 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001774 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1775 (outs QPR:$dst),
1776 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1777 NVMulSLFrm, itin,
1778 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1779 [(set (ResTy QPR:$dst),
1780 (ResTy (IntOp (ResTy QPR:$src1),
1781 (OpTy DPR:$src2),
1782 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1783 imm:$lane)))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001784
Bob Wilson2e076c42009-06-22 23:27:02 +00001785// Narrowing 3-register intrinsics.
1786class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001787 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson2e076c42009-06-22 23:27:02 +00001788 Intrinsic IntOp, bit Commutable>
1789 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001790 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Cheng738a97a2009-11-23 21:57:23 +00001791 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001792 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1793 let isCommutable = Commutable;
1794}
1795
Bob Wilsond0c05482010-08-29 05:57:34 +00001796// Long 3-register operations.
1797class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1798 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00001799 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1800 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1801 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1802 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1803 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1804 let isCommutable = Commutable;
1805}
1806class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1807 InstrItinClass itin, string OpcodeStr, string Dt,
1808 ValueType TyQ, ValueType TyD, SDNode OpNode>
1809 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1810 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1811 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1812 [(set QPR:$dst,
1813 (TyQ (OpNode (TyD DPR:$src1),
1814 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1815class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1816 InstrItinClass itin, string OpcodeStr, string Dt,
1817 ValueType TyQ, ValueType TyD, SDNode OpNode>
1818 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1819 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1820 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1821 [(set QPR:$dst,
1822 (TyQ (OpNode (TyD DPR:$src1),
1823 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1824
1825// Long 3-register operations with explicitly extended operands.
1826class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1827 InstrItinClass itin, string OpcodeStr, string Dt,
1828 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1829 bit Commutable>
Bob Wilsond0c05482010-08-29 05:57:34 +00001830 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson15c97702010-10-21 18:09:17 +00001831 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1832 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1833 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1834 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1835 let isCommutable = Commutable;
Bob Wilsond0c05482010-08-29 05:57:34 +00001836}
1837
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001838// Long 3-register intrinsics with explicit extend (VABDL).
1839class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1840 InstrItinClass itin, string OpcodeStr, string Dt,
1841 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1842 bit Commutable>
1843 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1844 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1845 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1846 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1847 (TyD DPR:$src2))))))]> {
1848 let isCommutable = Commutable;
1849}
1850
Bob Wilson2e076c42009-06-22 23:27:02 +00001851// Long 3-register intrinsics.
1852class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001853 InstrItinClass itin, string OpcodeStr, string Dt,
1854 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001855 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001856 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001857 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001858 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1859 let isCommutable = Commutable;
1860}
David Goodwinbea68482009-09-25 18:38:29 +00001861class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001862 string OpcodeStr, string Dt,
1863 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001864 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1865 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1866 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1867 [(set (ResTy QPR:$dst),
1868 (ResTy (IntOp (OpTy DPR:$src1),
1869 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1870 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00001871class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1872 InstrItinClass itin, string OpcodeStr, string Dt,
1873 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001874 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1875 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1876 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1877 [(set (ResTy QPR:$dst),
1878 (ResTy (IntOp (OpTy DPR:$src1),
1879 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1880 imm:$lane)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001881
Bob Wilsond0c05482010-08-29 05:57:34 +00001882// Wide 3-register operations.
1883class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1884 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1885 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001886 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson95610842010-10-21 18:20:25 +00001887 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1888 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1889 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1890 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001891 let isCommutable = Commutable;
1892}
1893
1894// Pairwise long 2-register intrinsics, both double- and quad-register.
1895class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00001896 bits<2> op17_16, bits<5> op11_7, bit op4,
1897 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001898 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1899 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001900 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001901 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1902class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00001903 bits<2> op17_16, bits<5> op11_7, bit op4,
1904 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001905 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1906 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001907 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001908 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1909
1910// Pairwise long 2-register accumulate intrinsics,
1911// both double- and quad-register.
1912// The destination register is also used as the first source operand register.
1913class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00001914 bits<2> op17_16, bits<5> op11_7, bit op4,
1915 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001916 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1917 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00001918 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1919 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1920 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001921class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00001922 bits<2> op17_16, bits<5> op11_7, bit op4,
1923 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001924 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1925 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00001926 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1927 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1928 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001929
1930// Shift by immediate,
1931// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001932class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001933 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00001934 ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001935 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001936 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001937 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001938 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001939class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001940 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00001941 ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001942 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001943 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001944 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001945 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1946
Johnny Chen274a0d32010-03-17 23:26:50 +00001947// Long shift by immediate.
1948class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1949 string OpcodeStr, string Dt,
1950 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1951 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001952 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chend82f9002010-03-25 20:39:04 +00001953 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen274a0d32010-03-17 23:26:50 +00001954 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1955 (i32 imm:$SIMM))))]>;
1956
Bob Wilson2e076c42009-06-22 23:27:02 +00001957// Narrow shift by immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001958class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001959 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001960 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001961 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001962 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001963 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001964 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1965 (i32 imm:$SIMM))))]>;
1966
1967// Shift right by immediate and accumulate,
1968// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001969class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001970 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00001971 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1972 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1973 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1974 [(set DPR:$Vd, (Ty (add DPR:$src1,
1975 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001976class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001977 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00001978 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1979 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1980 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1981 [(set QPR:$Vd, (Ty (add QPR:$src1,
1982 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001983
1984// Shift by immediate and insert,
1985// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001986class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001987 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00001988 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1989 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1990 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1991 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001992class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00001993 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00001994 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1995 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1996 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1997 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001998
1999// Convert, with fractional bits immediate,
2000// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002001class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002002 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002003 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002004 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002005 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2006 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2007 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002008class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002009 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002010 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002011 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002012 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2013 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2014 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002015
2016//===----------------------------------------------------------------------===//
2017// Multiclasses
2018//===----------------------------------------------------------------------===//
2019
Bob Wilsond76b9b72009-10-03 04:44:16 +00002020// Abbreviations used in multiclass suffixes:
2021// Q = quarter int (8 bit) elements
2022// H = half int (16 bit) elements
2023// S = single int (32 bit) elements
2024// D = double int (64 bit) elements
2025
Johnny Chen886915e2010-02-23 00:33:12 +00002026// Neon 2-register vector operations -- for disassembly only.
2027
2028// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002029multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2030 bits<5> op11_7, bit op4, string opc, string Dt,
2031 string asm> {
Johnny Chen886915e2010-02-23 00:33:12 +00002032 // 64-bit vector types.
2033 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2034 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002035 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chen886915e2010-02-23 00:33:12 +00002036 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2037 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002038 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chen886915e2010-02-23 00:33:12 +00002039 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2040 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002041 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chen886915e2010-02-23 00:33:12 +00002042 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2043 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2044 opc, "f32", asm, "", []> {
2045 let Inst{10} = 1; // overwrite F = 1
2046 }
2047
2048 // 128-bit vector types.
2049 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2050 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002051 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chen886915e2010-02-23 00:33:12 +00002052 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2053 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002054 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chen886915e2010-02-23 00:33:12 +00002055 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2056 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002057 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chen886915e2010-02-23 00:33:12 +00002058 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2059 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2060 opc, "f32", asm, "", []> {
2061 let Inst{10} = 1; // overwrite F = 1
2062 }
2063}
2064
Bob Wilson2e076c42009-06-22 23:27:02 +00002065// Neon 3-register vector operations.
2066
2067// First with only element sizes of 8, 16 and 32 bits:
2068multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002069 InstrItinClass itinD16, InstrItinClass itinD32,
2070 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002071 string OpcodeStr, string Dt,
2072 SDNode OpNode, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002073 // 64-bit vector types.
David Goodwinafcaf792009-09-23 21:38:08 +00002074 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002075 OpcodeStr, !strconcat(Dt, "8"),
2076 v8i8, v8i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002077 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002078 OpcodeStr, !strconcat(Dt, "16"),
2079 v4i16, v4i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002080 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002081 OpcodeStr, !strconcat(Dt, "32"),
2082 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002083
2084 // 128-bit vector types.
David Goodwinafcaf792009-09-23 21:38:08 +00002085 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002086 OpcodeStr, !strconcat(Dt, "8"),
2087 v16i8, v16i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002088 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002089 OpcodeStr, !strconcat(Dt, "16"),
2090 v8i16, v8i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002091 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002092 OpcodeStr, !strconcat(Dt, "32"),
2093 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002094}
2095
Evan Cheng738a97a2009-11-23 21:57:23 +00002096multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2097 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2098 v4i16, ShOp>;
2099 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002100 v2i32, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002101 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chenga33fc862009-11-21 06:21:52 +00002102 v8i16, v4i16, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002103 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002104 v4i32, v2i32, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002105}
2106
Bob Wilson2e076c42009-06-22 23:27:02 +00002107// ....then also with element size 64 bits:
2108multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002109 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002110 string OpcodeStr, string Dt,
2111 SDNode OpNode, bit Commutable = 0>
David Goodwinafcaf792009-09-23 21:38:08 +00002112 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002113 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwinafcaf792009-09-23 21:38:08 +00002114 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Cheng738a97a2009-11-23 21:57:23 +00002115 OpcodeStr, !strconcat(Dt, "64"),
2116 v1i64, v1i64, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002117 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002118 OpcodeStr, !strconcat(Dt, "64"),
2119 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002120}
2121
2122
Bob Wilson4cd8a122010-08-30 20:02:30 +00002123// Neon Narrowing 2-register vector operations,
2124// source operand element sizes of 16, 32 and 64 bits:
2125multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2126 bits<5> op11_7, bit op6, bit op4,
2127 InstrItinClass itin, string OpcodeStr, string Dt,
2128 SDNode OpNode> {
2129 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2130 itin, OpcodeStr, !strconcat(Dt, "16"),
2131 v8i8, v8i16, OpNode>;
2132 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2133 itin, OpcodeStr, !strconcat(Dt, "32"),
2134 v4i16, v4i32, OpNode>;
2135 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2136 itin, OpcodeStr, !strconcat(Dt, "64"),
2137 v2i32, v2i64, OpNode>;
2138}
2139
Bob Wilson2e076c42009-06-22 23:27:02 +00002140// Neon Narrowing 2-register vector intrinsics,
2141// source operand element sizes of 16, 32 and 64 bits:
2142multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwinafcaf792009-09-23 21:38:08 +00002143 bits<5> op11_7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002144 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002145 Intrinsic IntOp> {
2146 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002147 itin, OpcodeStr, !strconcat(Dt, "16"),
2148 v8i8, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002149 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002150 itin, OpcodeStr, !strconcat(Dt, "32"),
2151 v4i16, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002152 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002153 itin, OpcodeStr, !strconcat(Dt, "64"),
2154 v2i32, v2i64, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002155}
2156
2157
2158// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2159// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson9a511c02010-08-20 04:54:02 +00002160multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2161 string OpcodeStr, string Dt, SDNode OpNode> {
2162 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2163 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2164 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2165 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2166 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2167 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002168}
2169
2170
2171// Neon 3-register vector intrinsics.
2172
2173// First with only element sizes of 16 and 32 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002174multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002175 InstrItinClass itinD16, InstrItinClass itinD32,
2176 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002177 string OpcodeStr, string Dt,
2178 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002179 // 64-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002180 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002181 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002182 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002183 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002184 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002185 v2i32, v2i32, IntOp, Commutable>;
2186
2187 // 128-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002188 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002189 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002190 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002191 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002192 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002193 v4i32, v4i32, IntOp, Commutable>;
2194}
Owen Anderson3665fee2010-10-26 20:56:57 +00002195multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2196 InstrItinClass itinD16, InstrItinClass itinD32,
2197 InstrItinClass itinQ16, InstrItinClass itinQ32,
2198 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002199 Intrinsic IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002200 // 64-bit vector types.
2201 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2202 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002203 v4i16, v4i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002204 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2205 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002206 v2i32, v2i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002207
2208 // 128-bit vector types.
2209 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2210 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002211 v8i16, v8i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002212 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2213 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002214 v4i32, v4i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002215}
Bob Wilson2e076c42009-06-22 23:27:02 +00002216
David Goodwinbea68482009-09-25 18:38:29 +00002217multiclass N3VIntSL_HS<bits<4> op11_8,
2218 InstrItinClass itinD16, InstrItinClass itinD32,
2219 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002220 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chenga33fc862009-11-21 06:21:52 +00002221 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002222 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002223 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002224 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002225 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002226 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002227 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002228 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002229}
2230
Bob Wilson2e076c42009-06-22 23:27:02 +00002231// ....then also with element size of 8 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002232multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002233 InstrItinClass itinD16, InstrItinClass itinD32,
2234 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002235 string OpcodeStr, string Dt,
2236 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002237 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002238 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002239 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002240 OpcodeStr, !strconcat(Dt, "8"),
2241 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002242 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002243 OpcodeStr, !strconcat(Dt, "8"),
2244 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002245}
Owen Anderson3665fee2010-10-26 20:56:57 +00002246multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2247 InstrItinClass itinD16, InstrItinClass itinD32,
2248 InstrItinClass itinQ16, InstrItinClass itinQ32,
2249 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002250 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002251 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002252 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002253 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2254 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002255 v8i8, v8i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002256 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2257 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002258 v16i8, v16i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002259}
2260
Bob Wilson2e076c42009-06-22 23:27:02 +00002261
2262// ....then also with element size of 64 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002263multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002264 InstrItinClass itinD16, InstrItinClass itinD32,
2265 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002266 string OpcodeStr, string Dt,
2267 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002268 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002269 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002270 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002271 OpcodeStr, !strconcat(Dt, "64"),
2272 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002273 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002274 OpcodeStr, !strconcat(Dt, "64"),
2275 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002276}
Owen Anderson3665fee2010-10-26 20:56:57 +00002277multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2278 InstrItinClass itinD16, InstrItinClass itinD32,
2279 InstrItinClass itinQ16, InstrItinClass itinQ32,
2280 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002281 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002282 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002283 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002284 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2285 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002286 v1i64, v1i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002287 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2288 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002289 v2i64, v2i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002290}
Bob Wilson2e076c42009-06-22 23:27:02 +00002291
Bob Wilson2e076c42009-06-22 23:27:02 +00002292// Neon Narrowing 3-register vector intrinsics,
2293// source operand element sizes of 16, 32 and 64 bits:
2294multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002295 string OpcodeStr, string Dt,
2296 Intrinsic IntOp, bit Commutable = 0> {
2297 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2298 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002299 v8i8, v8i16, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002300 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2301 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002302 v4i16, v4i32, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002303 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2304 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002305 v2i32, v2i64, IntOp, Commutable>;
2306}
2307
2308
Bob Wilsond0c05482010-08-29 05:57:34 +00002309// Neon Long 3-register vector operations.
2310
2311multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2312 InstrItinClass itin16, InstrItinClass itin32,
2313 string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002314 SDNode OpNode, bit Commutable = 0> {
Bob Wilsond0c05482010-08-29 05:57:34 +00002315 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2316 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002317 v8i16, v8i8, OpNode, Commutable>;
2318 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2319 OpcodeStr, !strconcat(Dt, "16"),
2320 v4i32, v4i16, OpNode, Commutable>;
2321 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2322 OpcodeStr, !strconcat(Dt, "32"),
2323 v2i64, v2i32, OpNode, Commutable>;
2324}
2325
2326multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2327 InstrItinClass itin, string OpcodeStr, string Dt,
2328 SDNode OpNode> {
2329 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2330 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2331 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2332 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2333}
2334
2335multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2336 InstrItinClass itin16, InstrItinClass itin32,
2337 string OpcodeStr, string Dt,
2338 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2339 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2340 OpcodeStr, !strconcat(Dt, "8"),
2341 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2342 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2343 OpcodeStr, !strconcat(Dt, "16"),
2344 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2345 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2346 OpcodeStr, !strconcat(Dt, "32"),
2347 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilsond0c05482010-08-29 05:57:34 +00002348}
2349
Bob Wilson2e076c42009-06-22 23:27:02 +00002350// Neon Long 3-register vector intrinsics.
2351
2352// First with only element sizes of 16 and 32 bits:
2353multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002354 InstrItinClass itin16, InstrItinClass itin32,
2355 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002356 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002357 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002358 OpcodeStr, !strconcat(Dt, "16"),
2359 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002360 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002361 OpcodeStr, !strconcat(Dt, "32"),
2362 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002363}
2364
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002365multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002366 InstrItinClass itin, string OpcodeStr, string Dt,
2367 Intrinsic IntOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002368 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002369 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002370 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002371 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002372}
2373
Bob Wilson2e076c42009-06-22 23:27:02 +00002374// ....then also with element size of 8 bits:
2375multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002376 InstrItinClass itin16, InstrItinClass itin32,
2377 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002378 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002379 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002380 IntOp, Commutable> {
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002381 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002382 OpcodeStr, !strconcat(Dt, "8"),
2383 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002384}
2385
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002386// ....with explicit extend (VABDL).
2387multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2388 InstrItinClass itin, string OpcodeStr, string Dt,
2389 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2390 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2391 OpcodeStr, !strconcat(Dt, "8"),
2392 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2393 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2394 OpcodeStr, !strconcat(Dt, "16"),
2395 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2396 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2397 OpcodeStr, !strconcat(Dt, "32"),
2398 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2399}
2400
Bob Wilson2e076c42009-06-22 23:27:02 +00002401
2402// Neon Wide 3-register vector intrinsics,
2403// source operand element sizes of 8, 16 and 32 bits:
Bob Wilsond0c05482010-08-29 05:57:34 +00002404multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2405 string OpcodeStr, string Dt,
2406 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2407 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2408 OpcodeStr, !strconcat(Dt, "8"),
2409 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2410 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2411 OpcodeStr, !strconcat(Dt, "16"),
2412 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2413 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2414 OpcodeStr, !strconcat(Dt, "32"),
2415 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002416}
2417
2418
2419// Neon Multiply-Op vector operations,
2420// element sizes of 8, 16 and 32 bits:
2421multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinbea68482009-09-25 18:38:29 +00002422 InstrItinClass itinD16, InstrItinClass itinD32,
2423 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002424 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002425 // 64-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002426 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002427 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002428 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002429 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002430 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002431 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002432
2433 // 128-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002434 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002435 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002436 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002437 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002438 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002439 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002440}
2441
David Goodwinbea68482009-09-25 18:38:29 +00002442multiclass N3VMulOpSL_HS<bits<4> op11_8,
2443 InstrItinClass itinD16, InstrItinClass itinD32,
2444 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002445 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002446 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002447 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002448 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002449 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002450 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002451 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2452 mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002453 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002454 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2455 mul, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002456}
Bob Wilson2e076c42009-06-22 23:27:02 +00002457
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002458// Neon Intrinsic-Op vector operations,
2459// element sizes of 8, 16 and 32 bits:
2460multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2461 InstrItinClass itinD, InstrItinClass itinQ,
2462 string OpcodeStr, string Dt, Intrinsic IntOp,
2463 SDNode OpNode> {
2464 // 64-bit vector types.
2465 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2466 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2467 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2468 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2469 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2470 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2471
2472 // 128-bit vector types.
2473 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2474 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2475 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2476 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2477 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2478 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2479}
2480
Bob Wilson2e076c42009-06-22 23:27:02 +00002481// Neon 3-argument intrinsics,
2482// element sizes of 8, 16 and 32 bits:
2483multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002484 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002485 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002486 // 64-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002487 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002488 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002489 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002490 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002491 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002492 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002493
2494 // 128-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002495 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002496 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002497 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002498 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002499 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002500 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002501}
2502
2503
Bob Wilson38ab35a2010-09-01 23:50:19 +00002504// Neon Long Multiply-Op vector operations,
2505// element sizes of 8, 16 and 32 bits:
2506multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2507 InstrItinClass itin16, InstrItinClass itin32,
2508 string OpcodeStr, string Dt, SDNode MulOp,
2509 SDNode OpNode> {
2510 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2511 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2512 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2513 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2514 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2515 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2516}
2517
2518multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2519 string Dt, SDNode MulOp, SDNode OpNode> {
2520 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2521 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2522 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2523 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2524}
2525
2526
Bob Wilson2e076c42009-06-22 23:27:02 +00002527// Neon Long 3-argument intrinsics.
2528
2529// First with only element sizes of 16 and 32 bits:
2530multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002531 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002532 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002533 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002534 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002535 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002536 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002537}
2538
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002539multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002540 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002541 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002542 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002543 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002544 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002545}
2546
Bob Wilson2e076c42009-06-22 23:27:02 +00002547// ....then also with element size of 8 bits:
2548multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002549 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002550 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002551 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2552 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002553 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002554}
2555
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002556// ....with explicit extend (VABAL).
2557multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2558 InstrItinClass itin, string OpcodeStr, string Dt,
2559 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2560 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2561 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2562 IntOp, ExtOp, OpNode>;
2563 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2564 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2565 IntOp, ExtOp, OpNode>;
2566 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2567 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2568 IntOp, ExtOp, OpNode>;
2569}
2570
Bob Wilson2e076c42009-06-22 23:27:02 +00002571
2572// Neon 2-register vector intrinsics,
2573// element sizes of 8, 16 and 32 bits:
2574multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwinafcaf792009-09-23 21:38:08 +00002575 bits<5> op11_7, bit op4,
2576 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002577 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002578 // 64-bit vector types.
2579 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002580 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002581 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002582 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002583 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002584 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002585
2586 // 128-bit vector types.
2587 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002588 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002589 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002590 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002591 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002592 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002593}
2594
2595
2596// Neon Pairwise long 2-register intrinsics,
2597// element sizes of 8, 16 and 32 bits:
2598multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2599 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002600 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002601 // 64-bit vector types.
2602 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002603 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002604 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002605 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002606 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002607 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002608
2609 // 128-bit vector types.
2610 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002611 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002612 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002613 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002614 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002615 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002616}
2617
2618
2619// Neon Pairwise long 2-register accumulate intrinsics,
2620// element sizes of 8, 16 and 32 bits:
2621multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2622 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002623 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002624 // 64-bit vector types.
2625 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002626 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002627 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002628 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002629 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002630 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002631
2632 // 128-bit vector types.
2633 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002634 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002635 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002636 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002637 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002638 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002639}
2640
2641
2642// Neon 2-register vector shift by immediate,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002643// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00002644// element sizes of 8, 16, 32 and 64 bits:
2645multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002646 InstrItinClass itin, string OpcodeStr, string Dt,
2647 SDNode OpNode, Format f> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002648 // 64-bit vector types.
Johnny Chen5d4e9172010-03-26 01:07:59 +00002649 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002650 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002651 let Inst{21-19} = 0b001; // imm6 = 001xxx
2652 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002653 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002654 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002655 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2656 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002657 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002658 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002659 let Inst{21} = 0b1; // imm6 = 1xxxxx
2660 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002661 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002662 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002663 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002664
2665 // 128-bit vector types.
Johnny Chen5d4e9172010-03-26 01:07:59 +00002666 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002667 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002668 let Inst{21-19} = 0b001; // imm6 = 001xxx
2669 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002670 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002671 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002672 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2673 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002674 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002675 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002676 let Inst{21} = 0b1; // imm6 = 1xxxxx
2677 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002678 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002679 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002680 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002681}
2682
Bob Wilson2e076c42009-06-22 23:27:02 +00002683// Neon Shift-Accumulate vector operations,
2684// element sizes of 8, 16, 32 and 64 bits:
2685multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002686 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002687 // 64-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002688 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002689 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002690 let Inst{21-19} = 0b001; // imm6 = 001xxx
2691 }
2692 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002693 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002694 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2695 }
2696 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002697 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002698 let Inst{21} = 0b1; // imm6 = 1xxxxx
2699 }
2700 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002701 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002702 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002703
2704 // 128-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002705 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002706 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002707 let Inst{21-19} = 0b001; // imm6 = 001xxx
2708 }
2709 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002710 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002711 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2712 }
2713 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002714 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002715 let Inst{21} = 0b1; // imm6 = 1xxxxx
2716 }
2717 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002718 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002719 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002720}
2721
2722
2723// Neon Shift-Insert vector operations,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002724// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00002725// element sizes of 8, 16, 32 and 64 bits:
2726multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002727 string OpcodeStr, SDNode ShOp,
2728 Format f> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002729 // 64-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002730 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002731 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002732 let Inst{21-19} = 0b001; // imm6 = 001xxx
2733 }
2734 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002735 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002736 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2737 }
2738 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002739 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002740 let Inst{21} = 0b1; // imm6 = 1xxxxx
2741 }
2742 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002743 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002744 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002745
2746 // 128-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002747 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002748 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002749 let Inst{21-19} = 0b001; // imm6 = 001xxx
2750 }
2751 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002752 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002753 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2754 }
2755 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002756 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002757 let Inst{21} = 0b1; // imm6 = 1xxxxx
2758 }
2759 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002760 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002761 // imm6 = xxxxxx
2762}
2763
2764// Neon Shift Long operations,
2765// element sizes of 8, 16, 32 bits:
2766multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00002767 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002768 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002769 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002770 let Inst{21-19} = 0b001; // imm6 = 001xxx
2771 }
2772 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002773 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002774 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2775 }
2776 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002777 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002778 let Inst{21} = 0b1; // imm6 = 1xxxxx
2779 }
2780}
2781
2782// Neon Shift Narrow operations,
2783// element sizes of 16, 32, 64 bits:
2784multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00002785 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002786 SDNode OpNode> {
2787 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002788 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002789 let Inst{21-19} = 0b001; // imm6 = 001xxx
2790 }
2791 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002792 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002793 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2794 }
2795 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002796 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002797 let Inst{21} = 0b1; // imm6 = 1xxxxx
2798 }
Bob Wilson2e076c42009-06-22 23:27:02 +00002799}
2800
2801//===----------------------------------------------------------------------===//
2802// Instruction Definitions.
2803//===----------------------------------------------------------------------===//
2804
2805// Vector Add Operations.
2806
2807// VADD : Vector Add (integer and floating-point)
Evan Cheng738a97a2009-11-23 21:57:23 +00002808defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chenga33fc862009-11-21 06:21:52 +00002809 add, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002810def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00002811 v2f32, v2f32, fadd, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002812def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00002813 v4f32, v4f32, fadd, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002814// VADDL : Vector Add Long (Q = D + D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00002815defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2816 "vaddl", "s", add, sext, 1>;
2817defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2818 "vaddl", "u", add, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002819// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilsond0c05482010-08-29 05:57:34 +00002820defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2821defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002822// VHADD : Vector Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00002823defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2824 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2825 "vhadd", "s", int_arm_neon_vhadds, 1>;
2826defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2827 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2828 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002829// VRHADD : Vector Rounding Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00002830defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2831 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2832 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2833defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2834 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2835 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002836// VQADD : Vector Saturating Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00002837defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2838 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2839 "vqadd", "s", int_arm_neon_vqadds, 1>;
2840defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2841 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2842 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002843// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00002844defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2845 int_arm_neon_vaddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002846// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00002847defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2848 int_arm_neon_vraddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002849
2850// Vector Multiply Operations.
2851
2852// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00002853defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002854 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002855def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2856 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2857def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2858 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00002859def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00002860 v2f32, v2f32, fmul, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00002861def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00002862 v4f32, v4f32, fmul, 1>;
2863defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2864def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2865def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2866 v2f32, fmul>;
2867
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002868def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2869 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2870 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2871 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002872 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002873 (SubReg_i16_lane imm:$lane)))>;
2874def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2875 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2876 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2877 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002878 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002879 (SubReg_i32_lane imm:$lane)))>;
2880def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2881 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2882 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2883 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002884 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002885 (SubReg_i32_lane imm:$lane)))>;
2886
Bob Wilson2e076c42009-06-22 23:27:02 +00002887// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00002888defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwinbea68482009-09-25 18:38:29 +00002889 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00002890 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00002891defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2892 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00002893 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002894def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00002895 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2896 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002897 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2898 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002899 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002900 (SubReg_i16_lane imm:$lane)))>;
2901def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00002902 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2903 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002904 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2905 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002906 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002907 (SubReg_i32_lane imm:$lane)))>;
2908
Bob Wilson2e076c42009-06-22 23:27:02 +00002909// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00002910defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2911 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00002912 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00002913defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2914 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00002915 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002916def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00002917 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2918 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002919 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2920 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002921 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002922 (SubReg_i16_lane imm:$lane)))>;
2923def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00002924 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2925 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002926 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2927 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00002928 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002929 (SubReg_i32_lane imm:$lane)))>;
2930
Bob Wilson2e076c42009-06-22 23:27:02 +00002931// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00002932defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2933 "vmull", "s", NEONvmulls, 1>;
2934defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2935 "vmull", "u", NEONvmullu, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002936def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chenga33fc862009-11-21 06:21:52 +00002937 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002938defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2939defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002940
Bob Wilson2e076c42009-06-22 23:27:02 +00002941// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002942defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2943 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2944defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2945 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002946
2947// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2948
2949// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwinbea68482009-09-25 18:38:29 +00002950defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002951 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2952def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00002953 v2f32, fmul, fadd>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002954def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00002955 v4f32, fmul, fadd>;
David Goodwinbea68482009-09-25 18:38:29 +00002956defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002957 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2958def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00002959 v2f32, fmul, fadd>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002960def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00002961 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002962
2963def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00002964 (mul (v8i16 QPR:$src2),
2965 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2966 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002967 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00002968 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002969 (SubReg_i16_lane imm:$lane)))>;
2970
2971def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00002972 (mul (v4i32 QPR:$src2),
2973 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2974 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002975 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00002976 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002977 (SubReg_i32_lane imm:$lane)))>;
2978
2979def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00002980 (fmul (v4f32 QPR:$src2),
2981 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002982 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2983 (v4f32 QPR:$src2),
2984 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00002985 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002986 (SubReg_i32_lane imm:$lane)))>;
2987
Bob Wilson2e076c42009-06-22 23:27:02 +00002988// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00002989defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2990 "vmlal", "s", NEONvmulls, add>;
2991defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2992 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002993
Bob Wilson38ab35a2010-09-01 23:50:19 +00002994defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2995defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002996
Bob Wilson2e076c42009-06-22 23:27:02 +00002997// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002998defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002999 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003000defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003001
Bob Wilson2e076c42009-06-22 23:27:02 +00003002// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilsona9abf572009-10-03 04:41:21 +00003003defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003004 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3005def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003006 v2f32, fmul, fsub>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003007def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003008 v4f32, fmul, fsub>;
David Goodwinbea68482009-09-25 18:38:29 +00003009defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003010 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3011def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003012 v2f32, fmul, fsub>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003013def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003014 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003015
3016def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003017 (mul (v8i16 QPR:$src2),
3018 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3019 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003020 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003021 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003022 (SubReg_i16_lane imm:$lane)))>;
3023
3024def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003025 (mul (v4i32 QPR:$src2),
3026 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3027 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003028 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003029 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003030 (SubReg_i32_lane imm:$lane)))>;
3031
3032def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003033 (fmul (v4f32 QPR:$src2),
3034 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3035 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003036 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003037 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003038 (SubReg_i32_lane imm:$lane)))>;
3039
Bob Wilson2e076c42009-06-22 23:27:02 +00003040// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003041defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3042 "vmlsl", "s", NEONvmulls, sub>;
3043defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3044 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003045
Bob Wilson38ab35a2010-09-01 23:50:19 +00003046defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3047defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003048
Bob Wilson2e076c42009-06-22 23:27:02 +00003049// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003050defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003051 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003052defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003053
3054// Vector Subtract Operations.
3055
3056// VSUB : Vector Subtract (integer and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003057defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00003058 "vsub", "i", sub, 0>;
3059def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003060 v2f32, v2f32, fsub, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003061def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003062 v4f32, v4f32, fsub, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003063// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003064defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3065 "vsubl", "s", sub, sext, 0>;
3066defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3067 "vsubl", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003068// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003069defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3070defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003071// VHSUB : Vector Halving Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003072defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003073 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003074 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003075defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003076 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003077 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003078// VQSUB : Vector Saturing Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003079defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003080 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003081 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003082defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003083 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003084 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003085// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003086defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3087 int_arm_neon_vsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003088// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003089defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3090 int_arm_neon_vrsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003091
3092// Vector Comparisons.
3093
3094// VCEQ : Vector Compare Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003095defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3096 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003097def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003098 NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003099def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003100 NEONvceq, 1>;
Johnny Chen886915e2010-02-23 00:33:12 +00003101// For disassembly only.
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003102defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson574f68f2010-06-25 20:54:44 +00003103 "$dst, $src, #0">;
Johnny Chen886915e2010-02-23 00:33:12 +00003104
Bob Wilson2e076c42009-06-22 23:27:02 +00003105// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003106defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3107 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3108defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3109 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chenbff23ca2010-03-24 21:25:07 +00003110def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3111 NEONvcge, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003112def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003113 NEONvcge, 0>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003114// For disassembly only.
Owen Andersone5d06772010-10-25 17:49:32 +00003115// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003116defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3117 "$dst, $src, #0">;
3118// For disassembly only.
Owen Andersonc178b802010-10-25 17:33:02 +00003119// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003120defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3121 "$dst, $src, #0">;
3122
Bob Wilson2e076c42009-06-22 23:27:02 +00003123// VCGT : Vector Compare Greater Than
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003124defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3125 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3126defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3127 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003128def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003129 NEONvcgt, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003130def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003131 NEONvcgt, 0>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003132// For disassembly only.
Owen Andersonfeb3ee02010-10-25 18:03:59 +00003133// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003134defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3135 "$dst, $src, #0">;
3136// For disassembly only.
Owen Andersonfeb3ee02010-10-25 18:03:59 +00003137// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003138defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3139 "$dst, $src, #0">;
3140
Bob Wilson2e076c42009-06-22 23:27:02 +00003141// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003142def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3143 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3144def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3145 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003146// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003147def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3148 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3149def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3150 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003151// VTST : Vector Test Bits
David Goodwinafcaf792009-09-23 21:38:08 +00003152defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson93494372010-01-17 06:35:17 +00003153 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003154
3155// Vector Bitwise Operations.
3156
Bob Wilsona3f19012010-07-13 21:16:48 +00003157def vnotd : PatFrag<(ops node:$in),
3158 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3159def vnotq : PatFrag<(ops node:$in),
3160 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattner6c223ee2010-03-28 08:08:07 +00003161
3162
Bob Wilson2e076c42009-06-22 23:27:02 +00003163// VAND : Vector Bitwise AND
Evan Cheng738a97a2009-11-23 21:57:23 +00003164def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3165 v2i32, v2i32, and, 1>;
3166def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3167 v4i32, v4i32, and, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003168
3169// VEOR : Vector Bitwise Exclusive OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003170def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3171 v2i32, v2i32, xor, 1>;
3172def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3173 v4i32, v4i32, xor, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003174
3175// VORR : Vector Bitwise OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003176def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3177 v2i32, v2i32, or, 1>;
3178def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3179 v4i32, v4i32, or, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003180
3181// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Cheng738a97a2009-11-23 21:57:23 +00003182def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003183 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3184 "vbic", "$dst, $src1, $src2", "",
3185 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003186 (vnotd DPR:$src2))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003187def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003188 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3189 "vbic", "$dst, $src1, $src2", "",
3190 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003191 (vnotq QPR:$src2))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003192
3193// VORN : Vector Bitwise OR NOT
Evan Cheng738a97a2009-11-23 21:57:23 +00003194def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003195 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3196 "vorn", "$dst, $src1, $src2", "",
3197 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003198 (vnotd DPR:$src2))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003199def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003200 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3201 "vorn", "$dst, $src1, $src2", "",
3202 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003203 (vnotq QPR:$src2))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003204
Bob Wilsonbad47f62010-07-14 06:31:50 +00003205// VMVN : Vector Bitwise NOT (Immediate)
3206
3207let isReMaterializable = 1 in {
Owen Anderson284cb362010-10-26 17:40:54 +00003208
Bob Wilsonbad47f62010-07-14 06:31:50 +00003209def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3210 (ins nModImm:$SIMM), IIC_VMOVImm,
3211 "vmvn", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003212 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3213 let Inst{9} = SIMM{9};
3214}
3215
Bob Wilsonbad47f62010-07-14 06:31:50 +00003216def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3217 (ins nModImm:$SIMM), IIC_VMOVImm,
3218 "vmvn", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003219 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3220 let Inst{9} = SIMM{9};
3221}
3222
Bob Wilsonbad47f62010-07-14 06:31:50 +00003223def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3224 (ins nModImm:$SIMM), IIC_VMOVImm,
3225 "vmvn", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003226 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3227 let Inst{11-8} = SIMM{11-8};
3228}
3229
Bob Wilsonbad47f62010-07-14 06:31:50 +00003230def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3231 (ins nModImm:$SIMM), IIC_VMOVImm,
3232 "vmvn", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003233 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3234 let Inst{11-8} = SIMM{11-8};
3235}
Bob Wilsonbad47f62010-07-14 06:31:50 +00003236}
3237
Bob Wilson2e076c42009-06-22 23:27:02 +00003238// VMVN : Vector Bitwise NOT
Evan Cheng738a97a2009-11-23 21:57:23 +00003239def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikova3e49892010-04-07 18:20:36 +00003240 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson0f8a0282010-03-27 04:01:23 +00003241 "vmvn", "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003242 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003243def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikova3e49892010-04-07 18:20:36 +00003244 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson0f8a0282010-03-27 04:01:23 +00003245 "vmvn", "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003246 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3247def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3248def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003249
3250// VBSL : Vector Bitwise Select
Owen Andersondea09c72010-10-25 20:13:13 +00003251def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3252 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003253 N3RegFrm, IIC_VCNTiD,
Owen Andersondea09c72010-10-25 20:13:13 +00003254 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3255 [(set DPR:$Vd,
3256 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3257 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3258def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3259 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003260 N3RegFrm, IIC_VCNTiQ,
Owen Andersondea09c72010-10-25 20:13:13 +00003261 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3262 [(set QPR:$Vd,
3263 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3264 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003265
3266// VBIF : Vector Bitwise Insert if False
Evan Cheng738a97a2009-11-23 21:57:23 +00003267// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003268// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003269def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003270 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003271 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003272 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003273 [/* For disassembly only; pattern left blank */]>;
3274def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003275 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003276 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003277 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003278 [/* For disassembly only; pattern left blank */]>;
3279
Bob Wilson2e076c42009-06-22 23:27:02 +00003280// VBIT : Vector Bitwise Insert if True
Evan Cheng738a97a2009-11-23 21:57:23 +00003281// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003282// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003283def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003284 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003285 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003286 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003287 [/* For disassembly only; pattern left blank */]>;
3288def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003289 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003290 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003291 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003292 [/* For disassembly only; pattern left blank */]>;
3293
3294// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson2e076c42009-06-22 23:27:02 +00003295// for equivalent operations with different register constraints; it just
3296// inserts copies.
3297
3298// Vector Absolute Differences.
3299
3300// VABD : Vector Absolute Difference
Johnny Chen93acfbf2010-03-26 23:49:07 +00003301defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003302 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003303 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003304defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003305 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003306 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003307def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003308 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003309def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003310 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003311
3312// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003313defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3314 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3315defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3316 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003317
3318// VABA : Vector Absolute Difference and Accumulate
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003319defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3320 "vaba", "s", int_arm_neon_vabds, add>;
3321defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3322 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003323
3324// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003325defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3326 "vabal", "s", int_arm_neon_vabds, zext, add>;
3327defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3328 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003329
3330// Vector Maximum and Minimum.
3331
3332// VMAX : Vector Maximum
Johnny Chen93acfbf2010-03-26 23:49:07 +00003333defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003334 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003335 "vmax", "s", int_arm_neon_vmaxs, 1>;
3336defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003337 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003338 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003339def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3340 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003341 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003342def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3343 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003344 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3345
3346// VMIN : Vector Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003347defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3348 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3349 "vmin", "s", int_arm_neon_vmins, 1>;
3350defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3351 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3352 "vmin", "u", int_arm_neon_vminu, 1>;
3353def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3354 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003355 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003356def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3357 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003358 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003359
3360// Vector Pairwise Operations.
3361
3362// VPADD : Vector Pairwise Add
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003363def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3364 "vpadd", "i8",
3365 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3366def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3367 "vpadd", "i16",
3368 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3369def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3370 "vpadd", "i32",
3371 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikov140a65c2010-04-07 18:20:29 +00003372def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Chenge790afc2010-10-11 23:41:41 +00003373 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003374 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003375
3376// VPADDL : Vector Pairwise Add Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003377defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003378 int_arm_neon_vpaddls>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003379defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003380 int_arm_neon_vpaddlu>;
3381
3382// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003383defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003384 int_arm_neon_vpadals>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003385defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003386 int_arm_neon_vpadalu>;
3387
3388// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003389def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003390 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003391def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003392 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003393def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003394 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003395def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003396 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003397def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003398 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003399def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003400 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003401def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003402 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003403
3404// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003405def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003406 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003407def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003408 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003409def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003410 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003411def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003412 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003413def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003414 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003415def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003416 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003417def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003418 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003419
3420// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3421
3422// VRECPE : Vector Reciprocal Estimate
David Goodwinafcaf792009-09-23 21:38:08 +00003423def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003424 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00003425 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003426def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003427 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00003428 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003429def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003430 IIC_VUNAD, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003431 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003432def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003433 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003434 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003435
3436// VRECPS : Vector Reciprocal Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00003437def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003438 IIC_VRECSD, "vrecps", "f32",
3439 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003440def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003441 IIC_VRECSQ, "vrecps", "f32",
3442 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003443
3444// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwinafcaf792009-09-23 21:38:08 +00003445def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003446 IIC_VUNAD, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00003447 v2i32, v2i32, int_arm_neon_vrsqrte>;
3448def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003449 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00003450 v4i32, v4i32, int_arm_neon_vrsqrte>;
3451def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003452 IIC_VUNAD, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00003453 v2f32, v2f32, int_arm_neon_vrsqrte>;
3454def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003455 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00003456 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003457
3458// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00003459def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003460 IIC_VRECSD, "vrsqrts", "f32",
3461 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003462def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003463 IIC_VRECSQ, "vrsqrts", "f32",
3464 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003465
3466// Vector Shifts.
3467
3468// VSHL : Vector Shift
Owen Anderson3665fee2010-10-26 20:56:57 +00003469defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003470 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00003471 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3665fee2010-10-26 20:56:57 +00003472defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003473 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00003474 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003475// VSHL : Vector Shift Left (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003476defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3477 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003478// VSHR : Vector Shift Right (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003479defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3480 N2RegVShRFrm>;
3481defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3482 N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003483
3484// VSHLL : Vector Shift Left Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003485defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3486defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003487
3488// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003489class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Cheng738a97a2009-11-23 21:57:23 +00003490 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003491 ValueType OpTy, SDNode OpNode>
Evan Cheng738a97a2009-11-23 21:57:23 +00003492 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3493 ResTy, OpTy, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003494 let Inst{21-16} = op21_16;
3495}
Evan Cheng738a97a2009-11-23 21:57:23 +00003496def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003497 v8i16, v8i8, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003498def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003499 v4i32, v4i16, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003500def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003501 v2i64, v2i32, NEONvshlli>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003502
3503// VSHRN : Vector Shift Right and Narrow
Evan Cheng19698872010-10-01 21:48:06 +00003504defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9e899072010-02-17 00:31:29 +00003505 NEONvshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003506
3507// VRSHL : Vector Rounding Shift
Owen Anderson2888e2c2010-10-26 21:58:41 +00003508defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003509 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00003510 "vrshl", "s", int_arm_neon_vrshifts>;
3511defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003512 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00003513 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003514// VRSHR : Vector Rounding Shift Right
Johnny Chen5d4e9172010-03-26 01:07:59 +00003515defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3516 N2RegVShRFrm>;
3517defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3518 N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003519
3520// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003521defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003522 NEONvrshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003523
3524// VQSHL : Vector Saturating Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00003525defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003526 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003527 "vqshl", "s", int_arm_neon_vqshifts>;
3528defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003529 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003530 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003531// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003532defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3533 N2RegVShLFrm>;
3534defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3535 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003536// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003537defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3538 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003539
3540// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003541defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003542 NEONvqshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003543defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003544 NEONvqshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003545
3546// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00003547defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003548 NEONvqshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003549
3550// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00003551defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003552 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003553 "vqrshl", "s", int_arm_neon_vqrshifts>;
3554defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003555 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003556 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003557
3558// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003559defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003560 NEONvqrshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003561defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003562 NEONvqrshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003563
3564// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00003565defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003566 NEONvqrshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003567
3568// VSRA : Vector Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00003569defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3570defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003571// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00003572defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3573defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003574
3575// VSLI : Vector Shift Left and Insert
Johnny Chen5d4e9172010-03-26 01:07:59 +00003576defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003577// VSRI : Vector Shift Right and Insert
Johnny Chen5d4e9172010-03-26 01:07:59 +00003578defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003579
3580// Vector Absolute and Saturating Absolute.
3581
3582// VABS : Vector Absolute Value
David Goodwinafcaf792009-09-23 21:38:08 +00003583defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003584 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003585 int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00003586def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003587 IIC_VUNAD, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003588 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00003589def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003590 IIC_VUNAQ, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003591 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003592
3593// VQABS : Vector Saturating Absolute Value
David Goodwinafcaf792009-09-23 21:38:08 +00003594defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003595 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003596 int_arm_neon_vqabs>;
3597
3598// Vector Negate.
3599
Bob Wilsona3f19012010-07-13 21:16:48 +00003600def vnegd : PatFrag<(ops node:$in),
3601 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3602def vnegq : PatFrag<(ops node:$in),
3603 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003604
Evan Cheng738a97a2009-11-23 21:57:23 +00003605class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00003606 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00003607 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003608 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003609class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00003610 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Cheng2a5d7642010-10-01 20:50:58 +00003611 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003612 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003613
Chris Lattner3dad5fb2010-03-28 08:39:10 +00003614// VNEG : Vector Negate (integer)
Evan Cheng738a97a2009-11-23 21:57:23 +00003615def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3616def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3617def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3618def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3619def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3620def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003621
3622// VNEG : Vector Negate (floating-point)
Bob Wilson004d2802010-02-17 22:23:11 +00003623def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwinbea68482009-09-25 18:38:29 +00003624 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Cheng738a97a2009-11-23 21:57:23 +00003625 "vneg", "f32", "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00003626 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3627def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwinbea68482009-09-25 18:38:29 +00003628 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00003629 "vneg", "f32", "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00003630 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3631
Bob Wilsona3f19012010-07-13 21:16:48 +00003632def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3633def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3634def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3635def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3636def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3637def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003638
3639// VQNEG : Vector Saturating Negate
David Goodwinafcaf792009-09-23 21:38:08 +00003640defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003641 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003642 int_arm_neon_vqneg>;
3643
3644// Vector Bit Counting Operations.
3645
3646// VCLS : Vector Count Leading Sign Bits
David Goodwinafcaf792009-09-23 21:38:08 +00003647defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003648 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003649 int_arm_neon_vcls>;
3650// VCLZ : Vector Count Leading Zeros
David Goodwinafcaf792009-09-23 21:38:08 +00003651defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003652 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson2e076c42009-06-22 23:27:02 +00003653 int_arm_neon_vclz>;
3654// VCNT : Vector Count One Bits
David Goodwinafcaf792009-09-23 21:38:08 +00003655def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003656 IIC_VCNTiD, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00003657 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwinafcaf792009-09-23 21:38:08 +00003658def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003659 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00003660 v16i8, v16i8, int_arm_neon_vcnt>;
3661
Johnny Chen86ba44a2010-02-24 20:06:07 +00003662// Vector Swap -- for disassembly only.
3663def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3664 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3665 "vswp", "$dst, $src", "", []>;
3666def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3667 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3668 "vswp", "$dst, $src", "", []>;
3669
Bob Wilson2e076c42009-06-22 23:27:02 +00003670// Vector Move Operations.
3671
3672// VMOV : Vector Move (Register)
3673
Evan Cheng79efd712010-05-13 00:16:46 +00003674let neverHasSideEffects = 1 in {
Evan Cheng738a97a2009-11-23 21:57:23 +00003675def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Cheng2a5d7642010-10-01 20:50:58 +00003676 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003677def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Cheng2a5d7642010-10-01 20:50:58 +00003678 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003679
Evan Chengcd67c212010-05-14 02:13:41 +00003680// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Cheng31cdcd42010-05-06 06:36:08 +00003681// be expanded after register allocation is completed.
3682def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbachfae83052010-10-01 23:21:38 +00003683 NoItinerary, "", []>;
Evan Chengcd67c212010-05-14 02:13:41 +00003684
3685def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbachfae83052010-10-01 23:21:38 +00003686 NoItinerary, "", []>;
Evan Cheng79efd712010-05-13 00:16:46 +00003687} // neverHasSideEffects
Evan Cheng31cdcd42010-05-06 06:36:08 +00003688
Bob Wilson2e076c42009-06-22 23:27:02 +00003689// VMOV : Vector Move (Immediate)
3690
Evan Chengcd04ed32010-05-17 21:54:50 +00003691let isReMaterializable = 1 in {
Bob Wilson2e076c42009-06-22 23:27:02 +00003692def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003693 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003694 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003695 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003696def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003697 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003698 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003699 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003700
Bob Wilson6eae5202010-06-11 21:34:50 +00003701def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3702 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003703 "vmov", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003704 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3705 let Inst{9} = SIMM{9};
3706}
3707
Bob Wilson6eae5202010-06-11 21:34:50 +00003708def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3709 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003710 "vmov", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003711 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3712 let Inst{9} = SIMM{9};
3713}
Bob Wilson2e076c42009-06-22 23:27:02 +00003714
Bob Wilsonbd54a532010-07-14 06:30:44 +00003715def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003716 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003717 "vmov", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003718 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3719 let Inst{11-8} = SIMM{11-8};
3720}
3721
Bob Wilsonbd54a532010-07-14 06:30:44 +00003722def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003723 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003724 "vmov", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003725 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3726 let Inst{11-8} = SIMM{11-8};
3727}
Bob Wilson2e076c42009-06-22 23:27:02 +00003728
3729def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003730 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003731 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003732 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003733def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003734 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003735 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003736 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengcd04ed32010-05-17 21:54:50 +00003737} // isReMaterializable
Bob Wilson2e076c42009-06-22 23:27:02 +00003738
3739// VMOV : Vector Get Lane (move scalar to ARM core register)
3740
Johnny Chenebc60ef2009-11-23 17:48:17 +00003741def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00003742 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3743 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3744 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3745 imm:$lane))]> {
3746 let Inst{21} = lane{2};
3747 let Inst{6-5} = lane{1-0};
3748}
Johnny Chenebc60ef2009-11-23 17:48:17 +00003749def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00003750 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3751 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3752 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3753 imm:$lane))]> {
3754 let Inst{21} = lane{1};
3755 let Inst{6} = lane{0};
3756}
Johnny Chenebc60ef2009-11-23 17:48:17 +00003757def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00003758 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3759 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3760 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3761 imm:$lane))]> {
3762 let Inst{21} = lane{2};
3763 let Inst{6-5} = lane{1-0};
3764}
Johnny Chenebc60ef2009-11-23 17:48:17 +00003765def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00003766 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3767 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3768 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3769 imm:$lane))]> {
3770 let Inst{21} = lane{1};
3771 let Inst{6} = lane{0};
3772}
Johnny Chenebc60ef2009-11-23 17:48:17 +00003773def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersoned9652f2010-10-27 21:28:09 +00003774 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3775 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3776 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3777 imm:$lane))]> {
3778 let Inst{21} = lane{0};
3779}
Bob Wilson2e076c42009-06-22 23:27:02 +00003780// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3781def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3782 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003783 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00003784 (SubReg_i8_lane imm:$lane))>;
3785def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3786 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003787 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00003788 (SubReg_i16_lane imm:$lane))>;
3789def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3790 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003791 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00003792 (SubReg_i8_lane imm:$lane))>;
3793def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3794 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003795 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00003796 (SubReg_i16_lane imm:$lane))>;
3797def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3798 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003799 (DSubReg_i32_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00003800 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00003801def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00003802 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00003803 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003804def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00003805 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00003806 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003807//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003808// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003809def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003810 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003811
3812
3813// VMOV : Vector Set Lane (move ARM core register to scalar)
3814
Owen Andersoned9652f2010-10-27 21:28:09 +00003815let Constraints = "$src1 = $V" in {
3816def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3817 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3818 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3819 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3820 GPR:$R, imm:$lane))]> {
3821 let Inst{21} = lane{2};
3822 let Inst{6-5} = lane{1-0};
3823}
3824def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3825 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3826 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3827 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3828 GPR:$R, imm:$lane))]> {
3829 let Inst{21} = lane{1};
3830 let Inst{6} = lane{0};
3831}
3832def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3833 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3834 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3835 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3836 GPR:$R, imm:$lane))]> {
3837 let Inst{21} = lane{0};
3838}
Bob Wilson2e076c42009-06-22 23:27:02 +00003839}
3840def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3841 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00003842 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003843 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00003844 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003845 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003846def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3847 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00003848 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003849 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00003850 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003851 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003852def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3853 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00003854 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003855 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00003856 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003857 (DSubReg_i32_reg imm:$lane)))>;
3858
Anton Korobeynikov36811442009-08-30 19:06:39 +00003859def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00003860 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3861 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003862def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00003863 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3864 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003865
3866//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003867// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003868def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00003869 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003870
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00003871def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00003872 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattnerce81b3c2010-03-15 00:52:43 +00003873def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00003874 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00003875def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00003876 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00003877
Anton Korobeynikov076f1052009-08-27 16:10:17 +00003878def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3879 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3880def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3881 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3882def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3883 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3884
3885def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3886 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3887 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00003888 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00003889def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3890 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3891 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00003892 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00003893def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3894 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3895 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00003896 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00003897
Bob Wilson2e076c42009-06-22 23:27:02 +00003898// VDUP : Vector Duplicate (from ARM core register to all elements)
3899
Evan Cheng738a97a2009-11-23 21:57:23 +00003900class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00003901 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00003902 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00003903 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003904class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00003905 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00003906 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00003907 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003908
Evan Cheng738a97a2009-11-23 21:57:23 +00003909def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3910def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3911def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3912def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3913def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3914def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003915
3916def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00003917 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00003918 [(set DPR:$dst, (v2f32 (NEONvdup
3919 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003920def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00003921 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00003922 [(set QPR:$dst, (v4f32 (NEONvdup
3923 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003924
3925// VDUP : Vector Duplicate Lane (from scalar to all elements)
3926
Johnny Chen45ab3f32010-03-25 17:01:27 +00003927class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3928 ValueType Ty>
3929 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3930 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3931 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003932
Johnny Chen45ab3f32010-03-25 17:01:27 +00003933class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenb6528d32009-11-23 21:00:43 +00003934 ValueType ResTy, ValueType OpTy>
Johnny Chen45ab3f32010-03-25 17:01:27 +00003935 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Cheng2a5d7642010-10-01 20:50:58 +00003936 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chen45ab3f32010-03-25 17:01:27 +00003937 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3938 imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003939
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003940// Inst{19-16} is partially specified depending on the element size.
3941
Owen Anderson40d24a42010-10-27 19:25:54 +00003942def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3943 let Inst{19-17} = lane{2-0};
3944}
3945def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3946 let Inst{19-18} = lane{1-0};
3947}
3948def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3949 let Inst{19} = lane{0};
3950}
3951def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3952 let Inst{19} = lane{0};
3953}
3954def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3955 let Inst{19-17} = lane{2-0};
3956}
3957def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3958 let Inst{19-18} = lane{1-0};
3959}
3960def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3961 let Inst{19} = lane{0};
3962}
3963def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3964 let Inst{19} = lane{0};
3965}
Bob Wilson2e076c42009-06-22 23:27:02 +00003966
Bob Wilsoncce31f62009-08-14 05:08:32 +00003967def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3968 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3969 (DSubReg_i8_reg imm:$lane))),
3970 (SubReg_i8_lane imm:$lane)))>;
3971def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3972 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3973 (DSubReg_i16_reg imm:$lane))),
3974 (SubReg_i16_lane imm:$lane)))>;
3975def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3976 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3977 (DSubReg_i32_reg imm:$lane))),
3978 (SubReg_i32_lane imm:$lane)))>;
3979def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3980 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3981 (DSubReg_i32_reg imm:$lane))),
3982 (SubReg_i32_lane imm:$lane)))>;
3983
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00003984def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00003985 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00003986def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00003987 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00003988
Bob Wilson2e076c42009-06-22 23:27:02 +00003989// VMOVN : Vector Narrowing Move
Evan Cheng2a5d7642010-10-01 20:50:58 +00003990defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson4cd8a122010-08-30 20:02:30 +00003991 "vmovn", "i", trunc>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003992// VQMOVN : Vector Saturating Narrowing Move
Evan Cheng738a97a2009-11-23 21:57:23 +00003993defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3994 "vqmovn", "s", int_arm_neon_vqmovns>;
3995defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3996 "vqmovn", "u", int_arm_neon_vqmovnu>;
3997defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3998 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003999// VMOVL : Vector Lengthening Move
Bob Wilson9a511c02010-08-20 04:54:02 +00004000defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4001defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004002
4003// Vector Conversions.
4004
Johnny Chen8f3004c2010-03-17 17:52:21 +00004005// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen274a0d32010-03-17 23:26:50 +00004006def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4007 v2i32, v2f32, fp_to_sint>;
4008def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4009 v2i32, v2f32, fp_to_uint>;
4010def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4011 v2f32, v2i32, sint_to_fp>;
4012def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4013 v2f32, v2i32, uint_to_fp>;
Johnny Chen8f3004c2010-03-17 17:52:21 +00004014
Johnny Chen274a0d32010-03-17 23:26:50 +00004015def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4016 v4i32, v4f32, fp_to_sint>;
4017def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4018 v4i32, v4f32, fp_to_uint>;
4019def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4020 v4f32, v4i32, sint_to_fp>;
4021def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4022 v4f32, v4i32, uint_to_fp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004023
4024// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Cheng738a97a2009-11-23 21:57:23 +00004025def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004026 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004027def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004028 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004029def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004030 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004031def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004032 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4033
Evan Cheng738a97a2009-11-23 21:57:23 +00004034def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004035 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004036def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004037 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004038def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004039 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004040def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004041 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4042
Bob Wilsonea3a4022009-08-12 22:31:50 +00004043// Vector Reverse.
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004044
4045// VREV64 : Vector Reverse elements within 64-bit doublewords
4046
Evan Cheng738a97a2009-11-23 21:57:23 +00004047class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004048 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwinbea68482009-09-25 18:38:29 +00004049 (ins DPR:$src), IIC_VMOVD,
Evan Cheng738a97a2009-11-23 21:57:23 +00004050 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00004051 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004052class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004053 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Cheng2a5d7642010-10-01 20:50:58 +00004054 (ins QPR:$src), IIC_VMOVQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00004055 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00004056 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004057
Evan Cheng738a97a2009-11-23 21:57:23 +00004058def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4059def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4060def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4061def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004062
Evan Cheng738a97a2009-11-23 21:57:23 +00004063def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4064def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4065def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4066def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004067
4068// VREV32 : Vector Reverse elements within 32-bit words
4069
Evan Cheng738a97a2009-11-23 21:57:23 +00004070class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004071 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwinbea68482009-09-25 18:38:29 +00004072 (ins DPR:$src), IIC_VMOVD,
Evan Cheng738a97a2009-11-23 21:57:23 +00004073 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00004074 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004075class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004076 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Cheng2a5d7642010-10-01 20:50:58 +00004077 (ins QPR:$src), IIC_VMOVQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00004078 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00004079 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004080
Evan Cheng738a97a2009-11-23 21:57:23 +00004081def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4082def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004083
Evan Cheng738a97a2009-11-23 21:57:23 +00004084def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4085def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004086
4087// VREV16 : Vector Reverse elements within 16-bit halfwords
4088
Evan Cheng738a97a2009-11-23 21:57:23 +00004089class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004090 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwinbea68482009-09-25 18:38:29 +00004091 (ins DPR:$src), IIC_VMOVD,
Evan Cheng738a97a2009-11-23 21:57:23 +00004092 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00004093 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004094class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004095 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Cheng2a5d7642010-10-01 20:50:58 +00004096 (ins QPR:$src), IIC_VMOVQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00004097 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonea3a4022009-08-12 22:31:50 +00004098 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004099
Evan Cheng738a97a2009-11-23 21:57:23 +00004100def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4101def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004102
Bob Wilson32cd8552009-08-19 17:03:43 +00004103// Other Vector Shuffles.
4104
4105// VEXT : Vector Extract
4106
Evan Cheng738a97a2009-11-23 21:57:23 +00004107class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004108 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4109 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4110 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4111 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson14be9302010-10-27 23:56:39 +00004112 (Ty DPR:$rhs), imm:$index)))]> {
4113 bits<4> index;
4114 let Inst{11-8} = index{3-0};
4115}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004116
Evan Cheng738a97a2009-11-23 21:57:23 +00004117class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004118 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4119 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4120 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4121 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson14be9302010-10-27 23:56:39 +00004122 (Ty QPR:$rhs), imm:$index)))]> {
4123 bits<4> index;
4124 let Inst{11-8} = index{3-0};
4125}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004126
Evan Cheng738a97a2009-11-23 21:57:23 +00004127def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4128def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4129def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4130def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004131
Evan Cheng738a97a2009-11-23 21:57:23 +00004132def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4133def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4134def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4135def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilson32cd8552009-08-19 17:03:43 +00004136
Bob Wilsondb46af02009-08-08 05:53:00 +00004137// VTRN : Vector Transpose
4138
Evan Cheng738a97a2009-11-23 21:57:23 +00004139def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4140def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4141def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004142
Evan Cheng738a97a2009-11-23 21:57:23 +00004143def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4144def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4145def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004146
Bob Wilsone2231072009-08-08 06:13:25 +00004147// VUZP : Vector Unzip (Deinterleave)
4148
Evan Cheng738a97a2009-11-23 21:57:23 +00004149def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4150def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4151def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004152
Evan Cheng738a97a2009-11-23 21:57:23 +00004153def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4154def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4155def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004156
4157// VZIP : Vector Zip (Interleave)
4158
Evan Cheng738a97a2009-11-23 21:57:23 +00004159def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4160def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4161def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004162
Evan Cheng738a97a2009-11-23 21:57:23 +00004163def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4164def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4165def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004166
Bob Wilson4b354482009-08-12 20:51:55 +00004167// Vector Table Lookup and Table Extension.
4168
4169// VTBL : Vector Table Lookup
4170def VTBL1
Owen Anderson2ef66882010-10-28 00:18:46 +00004171 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4172 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4173 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4174 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004175let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004176def VTBL2
Owen Anderson2ef66882010-10-28 00:18:46 +00004177 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4178 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4179 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004180def VTBL3
Owen Anderson2ef66882010-10-28 00:18:46 +00004181 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4182 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4183 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004184def VTBL4
Owen Anderson2ef66882010-10-28 00:18:46 +00004185 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4186 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004187 NVTBLFrm, IIC_VTB4,
Owen Anderson2ef66882010-10-28 00:18:46 +00004188 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004189} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004190
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004191def VTBL2Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004192 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004193def VTBL3Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004194 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004195def VTBL4Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004196 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004197
Bob Wilson4b354482009-08-12 20:51:55 +00004198// VTBX : Vector Table Extension
4199def VTBX1
Owen Anderson2ef66882010-10-28 00:18:46 +00004200 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4201 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4202 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4203 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4204 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004205let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004206def VTBX2
Owen Anderson2ef66882010-10-28 00:18:46 +00004207 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4208 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4209 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004210def VTBX3
Owen Anderson2ef66882010-10-28 00:18:46 +00004211 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4212 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004213 NVTBLFrm, IIC_VTBX3,
Owen Anderson2ef66882010-10-28 00:18:46 +00004214 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4215 "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004216def VTBX4
Owen Anderson2ef66882010-10-28 00:18:46 +00004217 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4218 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4219 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4220 "$orig = $Vd", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004221} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004222
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004223def VTBX2Pseudo
4224 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004225 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004226def VTBX3Pseudo
4227 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004228 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004229def VTBX4Pseudo
4230 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004231 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004232
Bob Wilson2e076c42009-06-22 23:27:02 +00004233//===----------------------------------------------------------------------===//
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004234// NEON instructions for single-precision FP math
4235//===----------------------------------------------------------------------===//
4236
Bob Wilson004d2802010-02-17 22:23:11 +00004237class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4238 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004239 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004240 SPR:$a, ssub_0))),
4241 ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004242
4243class N3VSPat<SDNode OpNode, NeonI Inst>
4244 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004245 (EXTRACT_SUBREG (v2f32
4246 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004247 SPR:$a, ssub_0),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004248 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004249 SPR:$b, ssub_0))),
4250 ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004251
4252class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4253 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4254 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004255 SPR:$acc, ssub_0),
Bob Wilson004d2802010-02-17 22:23:11 +00004256 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004257 SPR:$a, ssub_0),
Bob Wilson004d2802010-02-17 22:23:11 +00004258 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004259 SPR:$b, ssub_0)),
4260 ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004261
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004262// These need separate instructions because they must use DPR_VFP2 register
4263// class which have SPR sub-registers.
4264
4265// Vector Add Operations used for single-precision FP
4266let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004267def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4268def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004269
David Goodwin85b5b022009-08-10 22:17:39 +00004270// Vector Sub Operations used for single-precision FP
4271let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004272def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4273def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004274
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004275// Vector Multiply Operations used for single-precision FP
4276let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004277def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4278def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004279
4280// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach5cba8de2009-10-31 22:57:36 +00004281// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4282// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004283
Jim Grosbach5cba8de2009-10-31 22:57:36 +00004284//let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004285//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004286// v2f32, fmul, fadd>;
Bob Wilson004d2802010-02-17 22:23:11 +00004287//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach5cba8de2009-10-31 22:57:36 +00004288
4289//let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004290//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004291// v2f32, fmul, fsub>;
Bob Wilson004d2802010-02-17 22:23:11 +00004292//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004293
David Goodwin85b5b022009-08-10 22:17:39 +00004294// Vector Absolute used for single-precision FP
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004295let neverHasSideEffects = 1 in
Bob Wilsoncb2deb22010-02-17 22:42:54 +00004296def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4297 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4298 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson004d2802010-02-17 22:23:11 +00004299def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004300
David Goodwin85b5b022009-08-10 22:17:39 +00004301// Vector Negate used for single-precision FP
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004302let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004303def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4304 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4305 "vneg", "f32", "$dst, $src", "", []>;
4306def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004307
Bob Wilsonc6c13a32010-02-18 06:05:53 +00004308// Vector Maximum used for single-precision FP
4309let neverHasSideEffects = 1 in
4310def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004311 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00004312 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4313def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4314
4315// Vector Minimum used for single-precision FP
4316let neverHasSideEffects = 1 in
4317def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004318 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00004319 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4320def : N3VSPat<NEONfmin, VMINfd_sfp>;
4321
David Goodwin85b5b022009-08-10 22:17:39 +00004322// Vector Convert between single-precision FP and integer
4323let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004324def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4325 v2i32, v2f32, fp_to_sint>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004326def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004327
4328let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004329def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4330 v2i32, v2f32, fp_to_uint>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004331def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004332
4333let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004334def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4335 v2f32, v2i32, sint_to_fp>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004336def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004337
4338let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004339def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4340 v2f32, v2i32, uint_to_fp>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004341def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004342
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004343//===----------------------------------------------------------------------===//
Bob Wilson2e076c42009-06-22 23:27:02 +00004344// Non-Instruction Patterns
4345//===----------------------------------------------------------------------===//
4346
4347// bit_convert
4348def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4349def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4350def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4351def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4352def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4353def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4354def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4355def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4356def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4357def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4358def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4359def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4360def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4361def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4362def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4363def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4364def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4365def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4366def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4367def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4368def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4369def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4370def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4371def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4372def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4373def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4374def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4375def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4376def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4377def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4378
4379def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4380def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4381def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4382def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4383def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4384def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4385def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4386def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4387def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4388def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4389def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4390def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4391def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4392def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4393def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4394def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4395def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4396def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4397def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4398def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4399def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4400def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4401def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4402def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4403def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4404def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4405def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4406def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4407def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4408def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;