blob: 5075ff2b8c07964c319f798edd34d5b4ab3ffb71 [file] [log] [blame]
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001; RUN: llc -mtriple=powerpc64-unknown-linux-gnu -mcpu=pwr7 -mattr=-vsx < %s | FileCheck %s
2; RUN: llc -mtriple=powerpc64-unknown-linux-gnu -mcpu=pwr7 -mattr=+vsx < %s | FileCheck -check-prefix=CHECK-VSX %s
Hal Finkel262a2242013-09-12 23:20:06 +00003target datalayout = "E-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-f128:128:128-v128:128:128-n32:64"
4target triple = "powerpc64-unknown-linux-gnu"
5
6%struct.s2 = type { i64, <4 x float> }
7
8@ve = external global <4 x float>
9@n = external global i64
10
11; Function Attrs: nounwind
12define void @test1(i64 %d1, i64 %d2, i64 %d3, i64 %d4, i64 %d5, i64 %d6, i64 %d7, i64 %d8, i64 %d9, <4 x float> inreg %vs.coerce) #0 {
13entry:
Hal Finkela5ebe422013-09-12 23:23:12 +000014 store <4 x float> %vs.coerce, <4 x float>* @ve, align 16
Hal Finkel262a2242013-09-12 23:20:06 +000015 ret void
16
17; CHECK-LABEL: @test1
18; CHECK: stvx 2,
19; CHECK: blr
Bill Schmidt2d1128a2014-10-17 15:13:38 +000020
21; CHECK-VSX-LABEL: @test1
22; CHECK-VSX: stxvw4x 34,
23; CHECK-VSX: blr
Hal Finkel262a2242013-09-12 23:20:06 +000024}
25
26; Function Attrs: nounwind
27define void @test2(i64 %d1, i64 %d2, i64 %d3, i64 %d4, i64 %d5, i64 %d6, i64 %d7, i64 %d8, %struct.s2* byval nocapture readonly %vs) #0 {
28entry:
29 %m = getelementptr inbounds %struct.s2* %vs, i64 0, i32 0
Hal Finkela5ebe422013-09-12 23:23:12 +000030 %0 = load i64* %m, align 8
31 store i64 %0, i64* @n, align 8
Hal Finkel262a2242013-09-12 23:20:06 +000032 %v = getelementptr inbounds %struct.s2* %vs, i64 0, i32 1
Hal Finkela5ebe422013-09-12 23:23:12 +000033 %1 = load <4 x float>* %v, align 16
34 store <4 x float> %1, <4 x float>* @ve, align 16
Hal Finkel262a2242013-09-12 23:20:06 +000035 ret void
36
37; CHECK-LABEL: @test2
38; CHECK: ld {{[0-9]+}}, 112(1)
39; CHECK: li [[REG16:[0-9]+]], 16
40; CHECK: addi [[REGB:[0-9]+]], 1, 112
41; CHECK: lvx 2, [[REGB]], [[REG16]]
42; CHECK: blr
Bill Schmidt2d1128a2014-10-17 15:13:38 +000043
44; CHECK-VSX-LABEL: @test2
45; CHECK-VSX: ld {{[0-9]+}}, 112(1)
46; CHECK-VSX: li [[REG16:[0-9]+]], 16
47; CHECK-VSX: addi [[REGB:[0-9]+]], 1, 112
48; CHECK-VSX: lxvw4x {{[0-9]+}}, [[REGB]], [[REG16]]
49; CHECK-VSX: blr
Hal Finkel262a2242013-09-12 23:20:06 +000050}
51
52; Function Attrs: nounwind
53define void @test3(i64 %d1, i64 %d2, i64 %d3, i64 %d4, i64 %d5, i64 %d6, i64 %d7, i64 %d8, i64 %d9, %struct.s2* byval nocapture readonly %vs) #0 {
54entry:
55 %m = getelementptr inbounds %struct.s2* %vs, i64 0, i32 0
Hal Finkela5ebe422013-09-12 23:23:12 +000056 %0 = load i64* %m, align 8
57 store i64 %0, i64* @n, align 8
Hal Finkel262a2242013-09-12 23:20:06 +000058 %v = getelementptr inbounds %struct.s2* %vs, i64 0, i32 1
Hal Finkela5ebe422013-09-12 23:23:12 +000059 %1 = load <4 x float>* %v, align 16
60 store <4 x float> %1, <4 x float>* @ve, align 16
Hal Finkel262a2242013-09-12 23:20:06 +000061 ret void
62
63; CHECK-LABEL: @test3
64; CHECK: ld {{[0-9]+}}, 128(1)
65; CHECK: li [[REG16:[0-9]+]], 16
66; CHECK: addi [[REGB:[0-9]+]], 1, 128
67; CHECK: lvx 2, [[REGB]], [[REG16]]
68; CHECK: blr
Bill Schmidt2d1128a2014-10-17 15:13:38 +000069
70; CHECK-VSX-LABEL: @test3
71; CHECK-VSX: ld {{[0-9]+}}, 128(1)
72; CHECK-VSX: li [[REG16:[0-9]+]], 16
73; CHECK-VSX: addi [[REGB:[0-9]+]], 1, 128
74; CHECK-VSX: lxvw4x {{[0-9]+}}, [[REGB]], [[REG16]]
75; CHECK-VSX: blr
Hal Finkel262a2242013-09-12 23:20:06 +000076}
77
78attributes #0 = { nounwind }
79