blob: 9cb77058a4a490890aec80bf0ce1e96006671b11 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUMCTargetDesc.cpp - AMDGPU Target Descriptions ---------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard45bb48e2015-06-13 03:28:10 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This file provides AMDGPU specific target descriptions.
Tom Stellard45bb48e2015-06-13 03:28:10 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPUMCTargetDesc.h"
Tom Stellarde135ffd2015-09-25 21:41:28 +000015#include "AMDGPUELFStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000016#include "AMDGPUMCAsmInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000017#include "AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "InstPrinter/AMDGPUInstPrinter.h"
19#include "SIDefines.h"
Lang Hames02d33052017-10-11 01:57:21 +000020#include "llvm/MC/MCAsmBackend.h"
Lang Hames2241ffa2017-10-11 23:34:47 +000021#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "llvm/MC/MCContext.h"
23#include "llvm/MC/MCInstrInfo.h"
Peter Collingbournef7b81db2018-05-18 18:26:45 +000024#include "llvm/MC/MCObjectWriter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCStreamer.h"
27#include "llvm/MC/MCSubtargetInfo.h"
28#include "llvm/MC/MachineLocation.h"
29#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/TargetRegistry.h"
31
32using namespace llvm;
33
34#define GET_INSTRINFO_MC_DESC
35#include "AMDGPUGenInstrInfo.inc"
36
37#define GET_SUBTARGETINFO_MC_DESC
38#include "AMDGPUGenSubtargetInfo.inc"
39
Tom Stellardc5a154d2018-06-28 23:47:12 +000040#define NoSchedModel NoSchedModelR600
41#define GET_SUBTARGETINFO_MC_DESC
42#include "R600GenSubtargetInfo.inc"
43#undef NoSchedModelR600
44
Tom Stellard45bb48e2015-06-13 03:28:10 +000045#define GET_REGINFO_MC_DESC
46#include "AMDGPUGenRegisterInfo.inc"
47
Tom Stellardc5a154d2018-06-28 23:47:12 +000048#define GET_REGINFO_MC_DESC
49#include "R600GenRegisterInfo.inc"
50
Tom Stellard45bb48e2015-06-13 03:28:10 +000051static MCInstrInfo *createAMDGPUMCInstrInfo() {
52 MCInstrInfo *X = new MCInstrInfo();
53 InitAMDGPUMCInstrInfo(X);
54 return X;
55}
56
Daniel Sanders50f17232015-09-15 16:17:27 +000057static MCRegisterInfo *createAMDGPUMCRegisterInfo(const Triple &TT) {
Tom Stellard45bb48e2015-06-13 03:28:10 +000058 MCRegisterInfo *X = new MCRegisterInfo();
Tom Stellardc5a154d2018-06-28 23:47:12 +000059 if (TT.getArch() == Triple::r600)
60 InitR600MCRegisterInfo(X, 0);
61 else
62 InitAMDGPUMCRegisterInfo(X, 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +000063 return X;
64}
65
Daniel Sanders50f17232015-09-15 16:17:27 +000066static MCSubtargetInfo *
67createAMDGPUMCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000068 if (TT.getArch() == Triple::r600)
69 return createR600MCSubtargetInfoImpl(TT, CPU, FS);
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000070 return createAMDGPUMCSubtargetInfoImpl(TT, CPU, FS);
Tom Stellard45bb48e2015-06-13 03:28:10 +000071}
72
Daniel Sanders50f17232015-09-15 16:17:27 +000073static MCInstPrinter *createAMDGPUMCInstPrinter(const Triple &T,
Tom Stellard45bb48e2015-06-13 03:28:10 +000074 unsigned SyntaxVariant,
75 const MCAsmInfo &MAI,
76 const MCInstrInfo &MII,
77 const MCRegisterInfo &MRI) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000078 if (T.getArch() == Triple::r600)
79 return new R600InstPrinter(MAI, MII, MRI);
80 else
81 return new AMDGPUInstPrinter(MAI, MII, MRI);
Tom Stellard45bb48e2015-06-13 03:28:10 +000082}
83
Tom Stellard347ac792015-06-26 21:15:07 +000084static MCTargetStreamer *createAMDGPUAsmTargetStreamer(MCStreamer &S,
85 formatted_raw_ostream &OS,
86 MCInstPrinter *InstPrint,
87 bool isVerboseAsm) {
88 return new AMDGPUTargetAsmStreamer(S, OS);
89}
90
91static MCTargetStreamer * createAMDGPUObjectTargetStreamer(
92 MCStreamer &S,
93 const MCSubtargetInfo &STI) {
Konstantin Zhuravlyov9122a632018-02-16 22:33:59 +000094 return new AMDGPUTargetELFStreamer(S, STI);
Tom Stellard347ac792015-06-26 21:15:07 +000095}
96
Tom Stellarde135ffd2015-09-25 21:41:28 +000097static MCStreamer *createMCStreamer(const Triple &T, MCContext &Context,
Lang Hames02d33052017-10-11 01:57:21 +000098 std::unique_ptr<MCAsmBackend> &&MAB,
Peter Collingbournef7b81db2018-05-18 18:26:45 +000099 std::unique_ptr<MCObjectWriter> &&OW,
Lang Hames2241ffa2017-10-11 23:34:47 +0000100 std::unique_ptr<MCCodeEmitter> &&Emitter,
101 bool RelaxAll) {
Peter Collingbournef7b81db2018-05-18 18:26:45 +0000102 return createAMDGPUELFStreamer(T, Context, std::move(MAB), std::move(OW),
Lang Hames2241ffa2017-10-11 23:34:47 +0000103 std::move(Emitter), RelaxAll);
Tom Stellarde135ffd2015-09-25 21:41:28 +0000104}
105
Tom Stellard45bb48e2015-06-13 03:28:10 +0000106extern "C" void LLVMInitializeAMDGPUTargetMC() {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000107
108 TargetRegistry::RegisterMCInstrInfo(getTheGCNTarget(), createAMDGPUMCInstrInfo);
109 TargetRegistry::RegisterMCInstrInfo(getTheAMDGPUTarget(), createR600MCInstrInfo);
Mehdi Aminif42454b2016-10-09 23:00:34 +0000110 for (Target *T : {&getTheAMDGPUTarget(), &getTheGCNTarget()}) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000111 RegisterMCAsmInfo<AMDGPUMCAsmInfo> X(*T);
112
Tom Stellard45bb48e2015-06-13 03:28:10 +0000113 TargetRegistry::RegisterMCRegInfo(*T, createAMDGPUMCRegisterInfo);
114 TargetRegistry::RegisterMCSubtargetInfo(*T, createAMDGPUMCSubtargetInfo);
115 TargetRegistry::RegisterMCInstPrinter(*T, createAMDGPUMCInstPrinter);
116 TargetRegistry::RegisterMCAsmBackend(*T, createAMDGPUAsmBackend);
Tom Stellarde135ffd2015-09-25 21:41:28 +0000117 TargetRegistry::RegisterELFStreamer(*T, createMCStreamer);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000118 }
119
Tom Stellard347ac792015-06-26 21:15:07 +0000120 // R600 specific registration
Mehdi Aminif42454b2016-10-09 23:00:34 +0000121 TargetRegistry::RegisterMCCodeEmitter(getTheAMDGPUTarget(),
Tom Stellard45bb48e2015-06-13 03:28:10 +0000122 createR600MCCodeEmitter);
Konstantin Zhuravlyov9122a632018-02-16 22:33:59 +0000123 TargetRegistry::RegisterObjectTargetStreamer(
124 getTheAMDGPUTarget(), createAMDGPUObjectTargetStreamer);
Tom Stellard347ac792015-06-26 21:15:07 +0000125
126 // GCN specific registration
Mehdi Aminif42454b2016-10-09 23:00:34 +0000127 TargetRegistry::RegisterMCCodeEmitter(getTheGCNTarget(),
128 createSIMCCodeEmitter);
Tom Stellard347ac792015-06-26 21:15:07 +0000129
Mehdi Aminif42454b2016-10-09 23:00:34 +0000130 TargetRegistry::RegisterAsmTargetStreamer(getTheGCNTarget(),
Tom Stellard347ac792015-06-26 21:15:07 +0000131 createAMDGPUAsmTargetStreamer);
Mehdi Aminif42454b2016-10-09 23:00:34 +0000132 TargetRegistry::RegisterObjectTargetStreamer(
133 getTheGCNTarget(), createAMDGPUObjectTargetStreamer);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000134}