Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1 | //===-- AMDGPUMCTargetDesc.cpp - AMDGPU Target Descriptions ---------------===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 10 | /// This file provides AMDGPU specific target descriptions. |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "AMDGPUMCTargetDesc.h" |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 15 | #include "AMDGPUELFStreamer.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 16 | #include "AMDGPUMCAsmInfo.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 17 | #include "AMDGPUTargetStreamer.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 18 | #include "InstPrinter/AMDGPUInstPrinter.h" |
| 19 | #include "SIDefines.h" |
Lang Hames | 02d3305 | 2017-10-11 01:57:21 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCAsmBackend.h" |
Lang Hames | 2241ffa | 2017-10-11 23:34:47 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCCodeEmitter.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCContext.h" |
| 23 | #include "llvm/MC/MCInstrInfo.h" |
Peter Collingbourne | f7b81db | 2018-05-18 18:26:45 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCObjectWriter.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 25 | #include "llvm/MC/MCRegisterInfo.h" |
| 26 | #include "llvm/MC/MCStreamer.h" |
| 27 | #include "llvm/MC/MCSubtargetInfo.h" |
| 28 | #include "llvm/MC/MachineLocation.h" |
| 29 | #include "llvm/Support/ErrorHandling.h" |
| 30 | #include "llvm/Support/TargetRegistry.h" |
| 31 | |
| 32 | using namespace llvm; |
| 33 | |
| 34 | #define GET_INSTRINFO_MC_DESC |
| 35 | #include "AMDGPUGenInstrInfo.inc" |
| 36 | |
| 37 | #define GET_SUBTARGETINFO_MC_DESC |
| 38 | #include "AMDGPUGenSubtargetInfo.inc" |
| 39 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 40 | #define NoSchedModel NoSchedModelR600 |
| 41 | #define GET_SUBTARGETINFO_MC_DESC |
| 42 | #include "R600GenSubtargetInfo.inc" |
| 43 | #undef NoSchedModelR600 |
| 44 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 45 | #define GET_REGINFO_MC_DESC |
| 46 | #include "AMDGPUGenRegisterInfo.inc" |
| 47 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 48 | #define GET_REGINFO_MC_DESC |
| 49 | #include "R600GenRegisterInfo.inc" |
| 50 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 51 | static MCInstrInfo *createAMDGPUMCInstrInfo() { |
| 52 | MCInstrInfo *X = new MCInstrInfo(); |
| 53 | InitAMDGPUMCInstrInfo(X); |
| 54 | return X; |
| 55 | } |
| 56 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 57 | static MCRegisterInfo *createAMDGPUMCRegisterInfo(const Triple &TT) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 58 | MCRegisterInfo *X = new MCRegisterInfo(); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 59 | if (TT.getArch() == Triple::r600) |
| 60 | InitR600MCRegisterInfo(X, 0); |
| 61 | else |
| 62 | InitAMDGPUMCRegisterInfo(X, 0); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 63 | return X; |
| 64 | } |
| 65 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 66 | static MCSubtargetInfo * |
| 67 | createAMDGPUMCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 68 | if (TT.getArch() == Triple::r600) |
| 69 | return createR600MCSubtargetInfoImpl(TT, CPU, FS); |
Duncan P. N. Exon Smith | 754e21f | 2015-07-10 22:43:42 +0000 | [diff] [blame] | 70 | return createAMDGPUMCSubtargetInfoImpl(TT, CPU, FS); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 71 | } |
| 72 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 73 | static MCInstPrinter *createAMDGPUMCInstPrinter(const Triple &T, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 74 | unsigned SyntaxVariant, |
| 75 | const MCAsmInfo &MAI, |
| 76 | const MCInstrInfo &MII, |
| 77 | const MCRegisterInfo &MRI) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 78 | if (T.getArch() == Triple::r600) |
| 79 | return new R600InstPrinter(MAI, MII, MRI); |
| 80 | else |
| 81 | return new AMDGPUInstPrinter(MAI, MII, MRI); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 84 | static MCTargetStreamer *createAMDGPUAsmTargetStreamer(MCStreamer &S, |
| 85 | formatted_raw_ostream &OS, |
| 86 | MCInstPrinter *InstPrint, |
| 87 | bool isVerboseAsm) { |
| 88 | return new AMDGPUTargetAsmStreamer(S, OS); |
| 89 | } |
| 90 | |
| 91 | static MCTargetStreamer * createAMDGPUObjectTargetStreamer( |
| 92 | MCStreamer &S, |
| 93 | const MCSubtargetInfo &STI) { |
Konstantin Zhuravlyov | 9122a63 | 2018-02-16 22:33:59 +0000 | [diff] [blame] | 94 | return new AMDGPUTargetELFStreamer(S, STI); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 95 | } |
| 96 | |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 97 | static MCStreamer *createMCStreamer(const Triple &T, MCContext &Context, |
Lang Hames | 02d3305 | 2017-10-11 01:57:21 +0000 | [diff] [blame] | 98 | std::unique_ptr<MCAsmBackend> &&MAB, |
Peter Collingbourne | f7b81db | 2018-05-18 18:26:45 +0000 | [diff] [blame] | 99 | std::unique_ptr<MCObjectWriter> &&OW, |
Lang Hames | 2241ffa | 2017-10-11 23:34:47 +0000 | [diff] [blame] | 100 | std::unique_ptr<MCCodeEmitter> &&Emitter, |
| 101 | bool RelaxAll) { |
Peter Collingbourne | f7b81db | 2018-05-18 18:26:45 +0000 | [diff] [blame] | 102 | return createAMDGPUELFStreamer(T, Context, std::move(MAB), std::move(OW), |
Lang Hames | 2241ffa | 2017-10-11 23:34:47 +0000 | [diff] [blame] | 103 | std::move(Emitter), RelaxAll); |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 104 | } |
| 105 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 106 | extern "C" void LLVMInitializeAMDGPUTargetMC() { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 107 | |
| 108 | TargetRegistry::RegisterMCInstrInfo(getTheGCNTarget(), createAMDGPUMCInstrInfo); |
| 109 | TargetRegistry::RegisterMCInstrInfo(getTheAMDGPUTarget(), createR600MCInstrInfo); |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 110 | for (Target *T : {&getTheAMDGPUTarget(), &getTheGCNTarget()}) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 111 | RegisterMCAsmInfo<AMDGPUMCAsmInfo> X(*T); |
| 112 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 113 | TargetRegistry::RegisterMCRegInfo(*T, createAMDGPUMCRegisterInfo); |
| 114 | TargetRegistry::RegisterMCSubtargetInfo(*T, createAMDGPUMCSubtargetInfo); |
| 115 | TargetRegistry::RegisterMCInstPrinter(*T, createAMDGPUMCInstPrinter); |
| 116 | TargetRegistry::RegisterMCAsmBackend(*T, createAMDGPUAsmBackend); |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 117 | TargetRegistry::RegisterELFStreamer(*T, createMCStreamer); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 118 | } |
| 119 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 120 | // R600 specific registration |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 121 | TargetRegistry::RegisterMCCodeEmitter(getTheAMDGPUTarget(), |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 122 | createR600MCCodeEmitter); |
Konstantin Zhuravlyov | 9122a63 | 2018-02-16 22:33:59 +0000 | [diff] [blame] | 123 | TargetRegistry::RegisterObjectTargetStreamer( |
| 124 | getTheAMDGPUTarget(), createAMDGPUObjectTargetStreamer); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 125 | |
| 126 | // GCN specific registration |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 127 | TargetRegistry::RegisterMCCodeEmitter(getTheGCNTarget(), |
| 128 | createSIMCCodeEmitter); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 129 | |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 130 | TargetRegistry::RegisterAsmTargetStreamer(getTheGCNTarget(), |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 131 | createAMDGPUAsmTargetStreamer); |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 132 | TargetRegistry::RegisterObjectTargetStreamer( |
| 133 | getTheGCNTarget(), createAMDGPUObjectTargetStreamer); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 134 | } |