blob: 1689defded838e13e330dbb9e0bb0ff36b33636e [file] [log] [blame]
Guillaume Chateletc9f727b2018-06-13 13:24:41 +00001//===-- SnippetGeneratorTest.cpp --------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "../Common/AssemblerUtils.h"
11#include "Latency.h"
12#include "LlvmState.h"
13#include "MCInstrDescView.h"
14#include "RegisterAliasing.h"
15#include "Uops.h"
16#include "X86InstrInfo.h"
17
18#include <unordered_set>
19
Fangrui Song32401af2018-10-22 17:10:47 +000020namespace llvm {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000021namespace exegesis {
Guillaume Chateletfb943542018-08-01 14:41:45 +000022
23void InitializeX86ExegesisTarget();
24
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000025namespace {
26
Guillaume Chatelet1ebb6752018-06-20 11:09:36 +000027using testing::AnyOf;
28using testing::ElementsAre;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000029using testing::Gt;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000030using testing::HasSubstr;
31using testing::Not;
32using testing::SizeIs;
Clement Courbeta51efc22018-06-25 13:12:02 +000033using testing::UnorderedElementsAre;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000034
35MATCHER(IsInvalid, "") { return !arg.isValid(); }
36MATCHER(IsReg, "") { return arg.isReg(); }
37
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000038class X86SnippetGeneratorTest : public ::testing::Test {
39protected:
40 X86SnippetGeneratorTest()
Guillaume Chateletb391f242018-06-13 14:07:36 +000041 : State("x86_64-unknown-linux", "haswell"),
42 MCInstrInfo(State.getInstrInfo()), MCRegisterInfo(State.getRegInfo()) {}
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000043
44 static void SetUpTestCase() {
45 LLVMInitializeX86TargetInfo();
46 LLVMInitializeX86TargetMC();
47 LLVMInitializeX86Target();
48 LLVMInitializeX86AsmPrinter();
Guillaume Chateletfb943542018-08-01 14:41:45 +000049 InitializeX86ExegesisTarget();
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000050 }
51
52 const LLVMState State;
53 const llvm::MCInstrInfo &MCInstrInfo;
54 const llvm::MCRegisterInfo &MCRegisterInfo;
55};
56
Clement Courbetd939f6d2018-09-13 07:40:53 +000057template <typename SnippetGeneratorT>
Guillaume Chateletef6cef52018-06-20 08:52:30 +000058class SnippetGeneratorTest : public X86SnippetGeneratorTest {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000059protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000060 SnippetGeneratorTest() : Generator(State) {}
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000061
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000062 std::vector<CodeTemplate> checkAndGetCodeTemplates(unsigned Opcode) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000063 randomGenerator().seed(0); // Initialize seed.
Guillaume Chateletda11b852018-10-24 11:55:06 +000064 const Instruction &Instr = State.getIC().getInstr(Opcode);
Guillaume Chatelet296a8622018-10-15 09:09:19 +000065 auto CodeTemplateOrError = Generator.generateCodeTemplates(Instr);
Guillaume Chatelete60866a2018-08-03 09:29:38 +000066 EXPECT_FALSE(CodeTemplateOrError.takeError()); // Valid configuration.
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000067 return std::move(CodeTemplateOrError.get());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000068 }
69
Clement Courbetd939f6d2018-09-13 07:40:53 +000070 SnippetGeneratorT Generator;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000071};
72
Clement Courbetd939f6d2018-09-13 07:40:53 +000073using LatencySnippetGeneratorTest =
74 SnippetGeneratorTest<LatencySnippetGenerator>;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000075
Clement Courbetd939f6d2018-09-13 07:40:53 +000076using UopsSnippetGeneratorTest = SnippetGeneratorTest<UopsSnippetGenerator>;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000077
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000078TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughImplicitReg) {
79 // - ADC16i16
80 // - Op0 Explicit Use Immediate
81 // - Op1 Implicit Def Reg(AX)
82 // - Op2 Implicit Def Reg(EFLAGS)
83 // - Op3 Implicit Use Reg(AX)
84 // - Op4 Implicit Use Reg(EFLAGS)
85 // - Var0 [Op0]
86 // - hasAliasingImplicitRegisters (execution is always serial)
87 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000088 const unsigned Opcode = llvm::X86::ADC16i16;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000089 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::AX);
90 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[1], llvm::X86::EFLAGS);
91 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[0], llvm::X86::AX);
92 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[1], llvm::X86::EFLAGS);
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +000093 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
94 ASSERT_THAT(CodeTemplates, SizeIs(1));
95 const auto &CT = CodeTemplates[0];
96 EXPECT_THAT(CT.Execution, ExecutionMode::ALWAYS_SERIAL_IMPLICIT_REGS_ALIAS);
Guillaume Chatelete60866a2018-08-03 09:29:38 +000097 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +000098 const InstructionTemplate &IT = CT.Instructions[0];
99 EXPECT_THAT(IT.getOpcode(), Opcode);
100 ASSERT_THAT(IT.VariableValues, SizeIs(1)); // Imm.
101 EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Immediate is not set";
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000102}
103
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000104TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughTiedRegs) {
105 // - ADD16ri
106 // - Op0 Explicit Def RegClass(GR16)
107 // - Op1 Explicit Use RegClass(GR16) TiedToOp0
108 // - Op2 Explicit Use Immediate
109 // - Op3 Implicit Def Reg(EFLAGS)
110 // - Var0 [Op0,Op1]
111 // - Var1 [Op2]
112 // - hasTiedRegisters (execution is always serial)
113 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000114 const unsigned Opcode = llvm::X86::ADD16ri;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000115 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::EFLAGS);
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000116 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
117 ASSERT_THAT(CodeTemplates, SizeIs(1));
118 const auto &CT = CodeTemplates[0];
119 EXPECT_THAT(CT.Execution, ExecutionMode::ALWAYS_SERIAL_TIED_REGS_ALIAS);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000120 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000121 const InstructionTemplate &IT = CT.Instructions[0];
122 EXPECT_THAT(IT.getOpcode(), Opcode);
123 ASSERT_THAT(IT.VariableValues, SizeIs(2));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000124 EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Operand 1 is not set";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000125 EXPECT_THAT(IT.VariableValues[1], IsInvalid()) << "Operand 2 is not set";
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000126}
127
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000128TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependencyThroughExplicitRegs) {
129 // - VXORPSrr
130 // - Op0 Explicit Def RegClass(VR128)
131 // - Op1 Explicit Use RegClass(VR128)
132 // - Op2 Explicit Use RegClass(VR128)
133 // - Var0 [Op0]
134 // - Var1 [Op1]
135 // - Var2 [Op2]
136 // - hasAliasingRegisters
137 const unsigned Opcode = llvm::X86::VXORPSrr;
138 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
139 ASSERT_THAT(CodeTemplates, SizeIs(1));
140 const auto &CT = CodeTemplates[0];
141 EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_EXPLICIT_REGS);
142 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000143 const InstructionTemplate &IT = CT.Instructions[0];
144 EXPECT_THAT(IT.getOpcode(), Opcode);
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000145 ASSERT_THAT(IT.VariableValues, SizeIs(3));
146 EXPECT_THAT(IT.VariableValues,
147 AnyOf(ElementsAre(IsReg(), IsInvalid(), IsReg()),
148 ElementsAre(IsReg(), IsReg(), IsInvalid())))
149 << "Op0 is either set to Op1 or to Op2";
150}
151
152TEST_F(LatencySnippetGeneratorTest, DependencyThroughOtherOpcode) {
153 // - CMP64rr
154 // - Op0 Explicit Use RegClass(GR64)
155 // - Op1 Explicit Use RegClass(GR64)
156 // - Op2 Implicit Def Reg(EFLAGS)
157 // - Var0 [Op0]
158 // - Var1 [Op1]
159 const unsigned Opcode = llvm::X86::CMP64rr;
160 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
161 ASSERT_THAT(CodeTemplates, SizeIs(Gt(1U))) << "Many templates are available";
162 for (const auto &CT : CodeTemplates) {
163 EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_NON_MEMORY_INSTR);
164 ASSERT_THAT(CT.Instructions, SizeIs(2));
165 const InstructionTemplate &IT = CT.Instructions[0];
166 EXPECT_THAT(IT.getOpcode(), Opcode);
167 ASSERT_THAT(IT.VariableValues, SizeIs(2));
168 EXPECT_THAT(IT.VariableValues, AnyOf(ElementsAre(IsReg(), IsInvalid()),
169 ElementsAre(IsInvalid(), IsReg())));
170 EXPECT_THAT(CT.Instructions[1].getOpcode(), Not(Opcode));
171 // TODO: check that the two instructions alias each other.
172 }
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000173}
174
Clement Courbetd939f6d2018-09-13 07:40:53 +0000175TEST_F(LatencySnippetGeneratorTest, LAHF) {
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000176 // - LAHF
177 // - Op0 Implicit Def Reg(AH)
178 // - Op1 Implicit Use Reg(EFLAGS)
Guillaume Chatelet60e3d582018-06-13 13:53:56 +0000179 const unsigned Opcode = llvm::X86::LAHF;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000180 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
181 ASSERT_THAT(CodeTemplates, SizeIs(Gt(1U))) << "Many templates are available";
182 for (const auto &CT : CodeTemplates) {
183 EXPECT_THAT(CT.Execution, ExecutionMode::SERIAL_VIA_NON_MEMORY_INSTR);
184 ASSERT_THAT(CT.Instructions, SizeIs(2));
185 const InstructionTemplate &IT = CT.Instructions[0];
186 EXPECT_THAT(IT.getOpcode(), Opcode);
187 ASSERT_THAT(IT.VariableValues, SizeIs(0));
188 }
Guillaume Chatelet60e3d582018-06-13 13:53:56 +0000189}
190
Clement Courbetd939f6d2018-09-13 07:40:53 +0000191TEST_F(UopsSnippetGeneratorTest, ParallelInstruction) {
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000192 // - BNDCL32rr
193 // - Op0 Explicit Use RegClass(BNDR)
194 // - Op1 Explicit Use RegClass(GR32)
195 // - Var0 [Op0]
196 // - Var1 [Op1]
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000197 const unsigned Opcode = llvm::X86::BNDCL32rr;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000198 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
199 ASSERT_THAT(CodeTemplates, SizeIs(1));
200 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000201 EXPECT_THAT(CT.Info, HasSubstr("parallel"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000202 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000203 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000204 const InstructionTemplate &IT = CT.Instructions[0];
205 EXPECT_THAT(IT.getOpcode(), Opcode);
206 ASSERT_THAT(IT.VariableValues, SizeIs(2));
207 EXPECT_THAT(IT.VariableValues[0], IsInvalid());
208 EXPECT_THAT(IT.VariableValues[1], IsInvalid());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000209}
210
Clement Courbetd939f6d2018-09-13 07:40:53 +0000211TEST_F(UopsSnippetGeneratorTest, SerialInstruction) {
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000212 // - CDQ
213 // - Op0 Implicit Def Reg(EAX)
214 // - Op1 Implicit Def Reg(EDX)
215 // - Op2 Implicit Use Reg(EAX)
216 // - hasAliasingImplicitRegisters (execution is always serial)
217 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000218 const unsigned Opcode = llvm::X86::CDQ;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000219 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
220 ASSERT_THAT(CodeTemplates, SizeIs(1));
221 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000222 EXPECT_THAT(CT.Info, HasSubstr("serial"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000223 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000224 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000225 const InstructionTemplate &IT = CT.Instructions[0];
226 EXPECT_THAT(IT.getOpcode(), Opcode);
227 ASSERT_THAT(IT.VariableValues, SizeIs(0));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000228}
229
Clement Courbetd939f6d2018-09-13 07:40:53 +0000230TEST_F(UopsSnippetGeneratorTest, StaticRenaming) {
Guillaume Chatelet5dab6ad2018-10-10 12:58:40 +0000231 // CMOVA32rr has tied variables, we enumerate the possible values to execute
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000232 // as many in parallel as possible.
233
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000234 // - CMOVA32rr
235 // - Op0 Explicit Def RegClass(GR32)
236 // - Op1 Explicit Use RegClass(GR32) TiedToOp0
237 // - Op2 Explicit Use RegClass(GR32)
238 // - Op3 Implicit Use Reg(EFLAGS)
239 // - Var0 [Op0,Op1]
240 // - Var1 [Op2]
241 // - hasTiedRegisters (execution is always serial)
242 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000243 const unsigned Opcode = llvm::X86::CMOVA32rr;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000244 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
245 ASSERT_THAT(CodeTemplates, SizeIs(1));
246 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000247 EXPECT_THAT(CT.Info, HasSubstr("static renaming"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000248 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000249 constexpr const unsigned kInstructionCount = 15;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000250 ASSERT_THAT(CT.Instructions, SizeIs(kInstructionCount));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000251 std::unordered_set<unsigned> AllDefRegisters;
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000252 for (const auto &IT : CT.Instructions) {
253 ASSERT_THAT(IT.VariableValues, SizeIs(2));
254 AllDefRegisters.insert(IT.VariableValues[0].getReg());
Guillaume Chateletef6cef52018-06-20 08:52:30 +0000255 }
256 EXPECT_THAT(AllDefRegisters, SizeIs(kInstructionCount))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000257 << "Each instruction writes to a different register";
258}
259
Clement Courbetd939f6d2018-09-13 07:40:53 +0000260TEST_F(UopsSnippetGeneratorTest, NoTiedVariables) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000261 // CMOV_GR32 has no tied variables, we make sure def and use are different
262 // from each other.
263
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000264 // - CMOV_GR32
265 // - Op0 Explicit Def RegClass(GR32)
266 // - Op1 Explicit Use RegClass(GR32)
267 // - Op2 Explicit Use RegClass(GR32)
268 // - Op3 Explicit Use Immediate
269 // - Op4 Implicit Use Reg(EFLAGS)
270 // - Var0 [Op0]
271 // - Var1 [Op1]
272 // - Var2 [Op2]
273 // - Var3 [Op3]
274 // - hasAliasingRegisters
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000275 const unsigned Opcode = llvm::X86::CMOV_GR32;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000276 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
277 ASSERT_THAT(CodeTemplates, SizeIs(1));
278 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000279 EXPECT_THAT(CT.Info, HasSubstr("no tied variables"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000280 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000281 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000282 const InstructionTemplate &IT = CT.Instructions[0];
283 EXPECT_THAT(IT.getOpcode(), Opcode);
284 ASSERT_THAT(IT.VariableValues, SizeIs(4));
285 EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[1].getReg()))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000286 << "Def is different from first Use";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000287 EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[2].getReg()))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000288 << "Def is different from second Use";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000289 EXPECT_THAT(IT.VariableValues[3], IsInvalid());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000290}
291
Clement Courbetd939f6d2018-09-13 07:40:53 +0000292TEST_F(UopsSnippetGeneratorTest, MemoryUse) {
Guillaume Chateletfb943542018-08-01 14:41:45 +0000293 // Mov32rm reads from memory.
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000294 // - MOV32rm
295 // - Op0 Explicit Def RegClass(GR32)
296 // - Op1 Explicit Use Memory RegClass(GR8)
297 // - Op2 Explicit Use Memory
298 // - Op3 Explicit Use Memory RegClass(GRH8)
299 // - Op4 Explicit Use Memory
300 // - Op5 Explicit Use Memory RegClass(SEGMENT_REG)
301 // - Var0 [Op0]
302 // - Var1 [Op1]
303 // - Var2 [Op2]
304 // - Var3 [Op3]
305 // - Var4 [Op4]
306 // - Var5 [Op5]
307 // - hasMemoryOperands
308 // - hasAliasingRegisters
Guillaume Chateletfb943542018-08-01 14:41:45 +0000309 const unsigned Opcode = llvm::X86::MOV32rm;
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000310 const auto CodeTemplates = checkAndGetCodeTemplates(Opcode);
311 ASSERT_THAT(CodeTemplates, SizeIs(1));
312 const auto &CT = CodeTemplates[0];
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000313 EXPECT_THAT(CT.Info, HasSubstr("no tied variables"));
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000314 EXPECT_THAT(CT.Execution, ExecutionMode::UNKNOWN);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000315 ASSERT_THAT(CT.Instructions,
Clement Courbetd939f6d2018-09-13 07:40:53 +0000316 SizeIs(UopsSnippetGenerator::kMinNumDifferentAddresses));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000317 const InstructionTemplate &IT = CT.Instructions[0];
318 EXPECT_THAT(IT.getOpcode(), Opcode);
319 ASSERT_THAT(IT.VariableValues, SizeIs(6));
320 EXPECT_EQ(IT.VariableValues[2].getImm(), 1);
321 EXPECT_EQ(IT.VariableValues[3].getReg(), 0u);
322 EXPECT_EQ(IT.VariableValues[4].getImm(), 0);
323 EXPECT_EQ(IT.VariableValues[5].getReg(), 0u);
Guillaume Chateletfb943542018-08-01 14:41:45 +0000324}
325
Clement Courbetd939f6d2018-09-13 07:40:53 +0000326TEST_F(UopsSnippetGeneratorTest, MemoryUse_Movsb) {
Guillaume Chateletfb943542018-08-01 14:41:45 +0000327 // MOVSB writes to scratch memory register.
Guillaume Chateletfcbb6f32018-10-17 11:37:28 +0000328 // - MOVSB
329 // - Op0 Explicit Use Memory RegClass(GR8)
330 // - Op1 Explicit Use Memory RegClass(GR8)
331 // - Op2 Explicit Use Memory RegClass(SEGMENT_REG)
332 // - Op3 Implicit Def Reg(EDI)
333 // - Op4 Implicit Def Reg(ESI)
334 // - Op5 Implicit Use Reg(EDI)
335 // - Op6 Implicit Use Reg(ESI)
336 // - Op7 Implicit Use Reg(DF)
337 // - Var0 [Op0]
338 // - Var1 [Op1]
339 // - Var2 [Op2]
340 // - hasMemoryOperands
341 // - hasAliasingImplicitRegisters (execution is always serial)
342 // - hasAliasingRegisters
Guillaume Chateletfb943542018-08-01 14:41:45 +0000343 const unsigned Opcode = llvm::X86::MOVSB;
Guillaume Chateletda11b852018-10-24 11:55:06 +0000344 const Instruction &Instr = State.getIC().getInstr(Opcode);
Guillaume Chatelet296a8622018-10-15 09:09:19 +0000345 auto Error = Generator.generateCodeTemplates(Instr).takeError();
Guillaume Chateletfb943542018-08-01 14:41:45 +0000346 EXPECT_TRUE((bool)Error);
347 llvm::consumeError(std::move(Error));
348}
349
Clement Courbetd939f6d2018-09-13 07:40:53 +0000350class FakeSnippetGenerator : public SnippetGenerator {
Clement Courbeta51efc22018-06-25 13:12:02 +0000351public:
Clement Courbetd939f6d2018-09-13 07:40:53 +0000352 FakeSnippetGenerator(const LLVMState &State) : SnippetGenerator(State) {}
Clement Courbeta51efc22018-06-25 13:12:02 +0000353
354 Instruction createInstruction(unsigned Opcode) {
Guillaume Chateletda11b852018-10-24 11:55:06 +0000355 return State.getIC().getInstr(Opcode);
Clement Courbeta51efc22018-06-25 13:12:02 +0000356 }
357
358private:
Guillaume Chatelet296a8622018-10-15 09:09:19 +0000359 llvm::Expected<std::vector<CodeTemplate>>
360 generateCodeTemplates(const Instruction &Instr) const override {
Clement Courbeta51efc22018-06-25 13:12:02 +0000361 return llvm::make_error<llvm::StringError>("not implemented",
362 llvm::inconvertibleErrorCode());
363 }
Clement Courbeta51efc22018-06-25 13:12:02 +0000364};
365
Clement Courbetd939f6d2018-09-13 07:40:53 +0000366using FakeSnippetGeneratorTest = SnippetGeneratorTest<FakeSnippetGenerator>;
Clement Courbeta51efc22018-06-25 13:12:02 +0000367
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000368testing::Matcher<const RegisterValue &> IsRegisterValue(unsigned Reg,
369 llvm::APInt Value) {
370 return testing::AllOf(testing::Field(&RegisterValue::Register, Reg),
371 testing::Field(&RegisterValue::Value, Value));
372}
373
374TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd16ri) {
Clement Courbeta51efc22018-06-25 13:12:02 +0000375 // ADD16ri:
376 // explicit def 0 : reg RegClass=GR16
377 // explicit use 1 : reg RegClass=GR16 | TIED_TO:0
378 // explicit use 2 : imm
379 // implicit def : EFLAGS
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000380 InstructionTemplate IT(Generator.createInstruction(llvm::X86::ADD16ri));
381 IT.getValueFor(IT.Instr.Variables[0]) =
Clement Courbeta51efc22018-06-25 13:12:02 +0000382 llvm::MCOperand::createReg(llvm::X86::AX);
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000383 std::vector<InstructionTemplate> Snippet;
384 Snippet.push_back(std::move(IT));
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000385 const auto RIV = Generator.computeRegisterInitialValues(Snippet);
386 EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::AX, llvm::APInt())));
Clement Courbeta51efc22018-06-25 13:12:02 +0000387}
388
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000389TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd64rr) {
Clement Courbeta51efc22018-06-25 13:12:02 +0000390 // ADD64rr:
391 // mov64ri rax, 42
392 // add64rr rax, rax, rbx
393 // -> only rbx needs defining.
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000394 std::vector<InstructionTemplate> Snippet;
Clement Courbeta51efc22018-06-25 13:12:02 +0000395 {
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000396 InstructionTemplate Mov(Generator.createInstruction(llvm::X86::MOV64ri));
Clement Courbeta51efc22018-06-25 13:12:02 +0000397 Mov.getValueFor(Mov.Instr.Variables[0]) =
398 llvm::MCOperand::createReg(llvm::X86::RAX);
399 Mov.getValueFor(Mov.Instr.Variables[1]) = llvm::MCOperand::createImm(42);
400 Snippet.push_back(std::move(Mov));
401 }
402 {
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000403 InstructionTemplate Add(Generator.createInstruction(llvm::X86::ADD64rr));
Clement Courbeta51efc22018-06-25 13:12:02 +0000404 Add.getValueFor(Add.Instr.Variables[0]) =
405 llvm::MCOperand::createReg(llvm::X86::RAX);
406 Add.getValueFor(Add.Instr.Variables[1]) =
407 llvm::MCOperand::createReg(llvm::X86::RBX);
408 Snippet.push_back(std::move(Add));
409 }
410
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000411 const auto RIV = Generator.computeRegisterInitialValues(Snippet);
412 EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::RBX, llvm::APInt())));
Clement Courbeta51efc22018-06-25 13:12:02 +0000413}
414
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000415} // namespace
416} // namespace exegesis
Fangrui Song32401af2018-10-22 17:10:47 +0000417} // namespace llvm