blob: ddeacf1d1bfb121db17310700f07f88a0ff6289a [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
Eugene Zelenkofb69e662017-06-06 22:22:41 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/None.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000017#include "llvm/ADT/SmallBitVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000018#include "llvm/ADT/SmallPtrSet.h"
19#include "llvm/ADT/SmallVector.h"
20#include "llvm/ADT/STLExtras.h"
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +000021#include "llvm/ADT/StringExtras.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000022#include "llvm/ADT/StringRef.h"
23#include "llvm/ADT/Twine.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000024#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000025#include "llvm/CodeGen/MachineBasicBlock.h"
Alex Lorenzab980492015-07-20 20:51:18 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000029#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineJumpTableInfo.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000032#include "llvm/CodeGen/MachineOperand.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000034#include "llvm/CodeGen/MIRPrinter.h"
35#include "llvm/CodeGen/MIRYamlMapping.h"
36#include "llvm/CodeGen/PseudoSourceValue.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000037#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000038#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000039#include "llvm/IR/DebugInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000040#include "llvm/IR/DebugLoc.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalValue.h"
43#include "llvm/IR/InstrTypes.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000044#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000045#include "llvm/IR/Intrinsics.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000046#include "llvm/IR/IRPrintingPasses.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000047#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000048#include "llvm/IR/ModuleSlotTracker.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000049#include "llvm/IR/Value.h"
50#include "llvm/MC/LaneBitmask.h"
51#include "llvm/MC/MCDwarf.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000052#include "llvm/MC/MCSymbol.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000053#include "llvm/Support/AtomicOrdering.h"
54#include "llvm/Support/BranchProbability.h"
55#include "llvm/Support/Casting.h"
56#include "llvm/Support/CommandLine.h"
57#include "llvm/Support/ErrorHandling.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000058#include "llvm/Support/Format.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000059#include "llvm/Support/LowLevelTypeImpl.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000060#include "llvm/Support/raw_ostream.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000061#include "llvm/Support/YAMLTraits.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000062#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000063#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000064#include "llvm/Target/TargetMachine.h"
65#include "llvm/Target/TargetRegisterInfo.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000066#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000067#include <algorithm>
68#include <cassert>
69#include <cinttypes>
70#include <cstdint>
71#include <iterator>
72#include <string>
73#include <utility>
74#include <vector>
Alex Lorenz345c1442015-06-15 23:52:35 +000075
76using namespace llvm;
77
Matthias Braun89401142017-05-05 21:09:30 +000078static cl::opt<bool> SimplifyMIR("simplify-mir",
79 cl::desc("Leave out unnecessary information when printing MIR"));
80
Alex Lorenz345c1442015-06-15 23:52:35 +000081namespace {
82
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000083/// This structure describes how to print out stack object references.
84struct FrameIndexOperand {
85 std::string Name;
86 unsigned ID;
87 bool IsFixed;
88
89 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
90 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
91
92 /// Return an ordinary stack object reference.
93 static FrameIndexOperand create(StringRef Name, unsigned ID) {
94 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
95 }
96
97 /// Return a fixed stack object reference.
98 static FrameIndexOperand createFixed(unsigned ID) {
99 return FrameIndexOperand("", ID, /*IsFixed=*/true);
100 }
101};
102
Alex Lorenz618b2832015-07-30 16:54:38 +0000103} // end anonymous namespace
104
105namespace llvm {
106
Alex Lorenz345c1442015-06-15 23:52:35 +0000107/// This class prints out the machine functions using the MIR serialization
108/// format.
109class MIRPrinter {
110 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000111 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000112 /// Maps from stack object indices to operand indices which will be used when
113 /// printing frame index machine operands.
114 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +0000115
116public:
117 MIRPrinter(raw_ostream &OS) : OS(OS) {}
118
119 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000120
Alex Lorenz28148ba2015-07-09 22:23:13 +0000121 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
122 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +0000123 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
124 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +0000125 void convert(yaml::MachineFunction &MF,
126 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000127 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
128 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +0000129 void convertStackObjects(yaml::MachineFunction &YMF,
130 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000131
132private:
133 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +0000134};
135
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000136/// This class prints out the machine instructions using the MIR serialization
137/// format.
138class MIPrinter {
139 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000140 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000141 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000142 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000143 /// Synchronization scope names registered with LLVMContext.
144 SmallVector<StringRef, 8> SSNs;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000145
Matthias Braun89401142017-05-05 21:09:30 +0000146 bool canPredictBranchProbabilities(const MachineBasicBlock &MBB) const;
147 bool canPredictSuccessors(const MachineBasicBlock &MBB) const;
148
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000149public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000150 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000151 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
152 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
153 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
154 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000155
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000156 void print(const MachineBasicBlock &MBB);
157
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000158 void print(const MachineInstr &MI);
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000159 void printMBBReference(const MachineBasicBlock &MBB);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000160 void printIRBlockReference(const BasicBlock &BB);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000161 void printIRValueReference(const Value &V);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000162 void printStackObjectReference(int FrameIndex);
Alex Lorenz5672a892015-08-05 22:26:15 +0000163 void printOffset(int64_t Offset);
Alex Lorenz49873a82015-08-06 00:44:07 +0000164 void printTargetFlags(const MachineOperand &Op);
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000165 void print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Quentin Colombet4e14a492016-03-07 21:57:52 +0000166 unsigned I, bool ShouldPrintRegisterTies,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000167 LLT TypeToPrint, bool IsDef = false);
Geoff Berry6748abe2017-07-13 02:28:54 +0000168 void print(const LLVMContext &Context, const TargetInstrInfo &TII,
169 const MachineMemOperand &Op);
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000170 void printSyncScope(const LLVMContext &Context, SyncScope::ID SSID);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000171
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000172 void print(const MCCFIInstruction &CFI, const TargetRegisterInfo *TRI);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000173};
174
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000175} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000176
177namespace llvm {
178namespace yaml {
179
180/// This struct serializes the LLVM IR module.
181template <> struct BlockScalarTraits<Module> {
182 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
183 Mod.print(OS, nullptr);
184 }
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000185
Alex Lorenz345c1442015-06-15 23:52:35 +0000186 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
187 llvm_unreachable("LLVM Module is supposed to be parsed separately");
188 return "";
189 }
190};
191
192} // end namespace yaml
193} // end namespace llvm
194
Alex Lorenz15a00a82015-07-14 21:18:25 +0000195static void printReg(unsigned Reg, raw_ostream &OS,
196 const TargetRegisterInfo *TRI) {
197 // TODO: Print Stack Slots.
198 if (!Reg)
199 OS << '_';
200 else if (TargetRegisterInfo::isVirtualRegister(Reg))
201 OS << '%' << TargetRegisterInfo::virtReg2Index(Reg);
202 else if (Reg < TRI->getNumRegs())
203 OS << '%' << StringRef(TRI->getName(Reg)).lower();
204 else
205 llvm_unreachable("Can't print this kind of register yet");
206}
207
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000208static void printReg(unsigned Reg, yaml::StringValue &Dest,
209 const TargetRegisterInfo *TRI) {
210 raw_string_ostream OS(Dest.Value);
211 printReg(Reg, OS, TRI);
212}
213
Alex Lorenz345c1442015-06-15 23:52:35 +0000214void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000215 initRegisterMaskIds(MF);
216
Alex Lorenz345c1442015-06-15 23:52:35 +0000217 yaml::MachineFunction YamlMF;
218 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000219 YamlMF.Alignment = MF.getAlignment();
220 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Derek Schuffad154c82016-03-28 17:05:30 +0000221
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000222 YamlMF.Legalized = MF.getProperties().hasProperty(
223 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000224 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
225 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000226 YamlMF.Selected = MF.getProperties().hasProperty(
227 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000228
Alex Lorenz28148ba2015-07-09 22:23:13 +0000229 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000230 ModuleSlotTracker MST(MF.getFunction()->getParent());
231 MST.incorporateFunction(*MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000232 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000233 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000234 if (const auto *ConstantPool = MF.getConstantPool())
235 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000236 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
237 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000238 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
239 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000240 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000241 if (IsNewlineNeeded)
242 StrOS << "\n";
243 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
244 .print(MBB);
245 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000246 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000247 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000248 yaml::Output Out(OS);
Vivek Pandya56d87ef2017-06-06 08:16:19 +0000249 if (!SimplifyMIR)
250 Out.setWriteDefaultValues(true);
Alex Lorenz345c1442015-06-15 23:52:35 +0000251 Out << YamlMF;
252}
253
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000254static void printCustomRegMask(const uint32_t *RegMask, raw_ostream &OS,
255 const TargetRegisterInfo *TRI) {
256 assert(RegMask && "Can't print an empty register mask");
257 OS << StringRef("CustomRegMask(");
258
259 bool IsRegInRegMaskFound = false;
260 for (int I = 0, E = TRI->getNumRegs(); I < E; I++) {
261 // Check whether the register is asserted in regmask.
262 if (RegMask[I / 32] & (1u << (I % 32))) {
263 if (IsRegInRegMaskFound)
264 OS << ',';
265 printReg(I, OS, TRI);
266 IsRegInRegMaskFound = true;
267 }
268 }
269
270 OS << ')';
271}
272
Alex Lorenz54565cf2015-06-24 19:56:10 +0000273void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000274 const MachineRegisterInfo &RegInfo,
275 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000276 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000277
278 // Print the virtual register definitions.
279 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
280 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
281 yaml::VirtualRegisterDefinition VReg;
282 VReg.ID = I;
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000283 if (RegInfo.getRegClassOrNull(Reg))
Quentin Colombet050b2112016-03-08 01:17:03 +0000284 VReg.Class =
285 StringRef(TRI->getRegClassName(RegInfo.getRegClass(Reg))).lower();
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000286 else if (RegInfo.getRegBankOrNull(Reg))
287 VReg.Class = StringRef(RegInfo.getRegBankOrNull(Reg)->getName()).lower();
Quentin Colombet050b2112016-03-08 01:17:03 +0000288 else {
289 VReg.Class = std::string("_");
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000290 assert((RegInfo.def_empty(Reg) || RegInfo.getType(Reg).isValid()) &&
Tim Northover0f140c72016-09-09 11:46:34 +0000291 "Generic registers must have a valid type");
Quentin Colombet050b2112016-03-08 01:17:03 +0000292 }
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000293 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
294 if (PreferredReg)
295 printReg(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000296 MF.VirtualRegisters.push_back(VReg);
297 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000298
299 // Print the live ins.
300 for (auto I = RegInfo.livein_begin(), E = RegInfo.livein_end(); I != E; ++I) {
301 yaml::MachineFunctionLiveIn LiveIn;
302 printReg(I->first, LiveIn.Register, TRI);
303 if (I->second)
304 printReg(I->second, LiveIn.VirtualRegister, TRI);
305 MF.LiveIns.push_back(LiveIn);
306 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000307
308 // Prints the callee saved registers.
309 if (RegInfo.isUpdatedCSRsInitialized()) {
310 const MCPhysReg *CalleeSavedRegs = RegInfo.getCalleeSavedRegs();
311 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
312 for (const MCPhysReg *I = CalleeSavedRegs; *I; ++I) {
Alex Lorenzc4838082015-08-11 00:32:49 +0000313 yaml::FlowStringValue Reg;
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000314 printReg(*I, Reg, TRI);
Alex Lorenzc4838082015-08-11 00:32:49 +0000315 CalleeSavedRegisters.push_back(Reg);
316 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000317 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenzc4838082015-08-11 00:32:49 +0000318 }
Alex Lorenz54565cf2015-06-24 19:56:10 +0000319}
320
Alex Lorenza6f9a372015-07-29 21:09:09 +0000321void MIRPrinter::convert(ModuleSlotTracker &MST,
322 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000323 const MachineFrameInfo &MFI) {
324 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
325 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
326 YamlMFI.HasStackMap = MFI.hasStackMap();
327 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
328 YamlMFI.StackSize = MFI.getStackSize();
329 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
330 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
331 YamlMFI.AdjustsStack = MFI.adjustsStack();
332 YamlMFI.HasCalls = MFI.hasCalls();
Matthias Braunab9438c2017-05-01 22:32:25 +0000333 YamlMFI.MaxCallFrameSize = MFI.isMaxCallFrameSizeComputed()
334 ? MFI.getMaxCallFrameSize() : ~0u;
Alex Lorenz60541c12015-07-09 19:55:27 +0000335 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
336 YamlMFI.HasVAStart = MFI.hasVAStart();
337 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000338 if (MFI.getSavePoint()) {
339 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
340 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
341 .printMBBReference(*MFI.getSavePoint());
342 }
343 if (MFI.getRestorePoint()) {
344 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
345 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
346 .printMBBReference(*MFI.getRestorePoint());
347 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000348}
349
Matthias Braunef331ef2016-11-30 23:48:50 +0000350void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
351 const MachineFunction &MF,
352 ModuleSlotTracker &MST) {
353 const MachineFrameInfo &MFI = MF.getFrameInfo();
354 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000355 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000356 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000357 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
358 if (MFI.isDeadObjectIndex(I))
359 continue;
360
361 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000362 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000363 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
364 ? yaml::FixedMachineStackObject::SpillSlot
365 : yaml::FixedMachineStackObject::DefaultType;
366 YamlObject.Offset = MFI.getObjectOffset(I);
367 YamlObject.Size = MFI.getObjectSize(I);
368 YamlObject.Alignment = MFI.getObjectAlignment(I);
369 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
370 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000371 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000372 StackObjectOperandMapping.insert(
373 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000374 }
375
376 // Process ordinary stack objects.
377 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000378 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
379 if (MFI.isDeadObjectIndex(I))
380 continue;
381
382 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000383 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000384 if (const auto *Alloca = MFI.getObjectAllocation(I))
385 YamlObject.Name.Value =
386 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000387 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
388 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000389 : MFI.isVariableSizedObjectIndex(I)
390 ? yaml::MachineStackObject::VariableSized
391 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000392 YamlObject.Offset = MFI.getObjectOffset(I);
393 YamlObject.Size = MFI.getObjectSize(I);
394 YamlObject.Alignment = MFI.getObjectAlignment(I);
395
Matthias Braunef331ef2016-11-30 23:48:50 +0000396 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000397 StackObjectOperandMapping.insert(std::make_pair(
398 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000399 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000400
401 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
402 yaml::StringValue Reg;
403 printReg(CSInfo.getReg(), Reg, TRI);
404 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
405 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
406 "Invalid stack object index");
407 const FrameIndexOperand &StackObject = StackObjectInfo->second;
408 if (StackObject.IsFixed)
Matthias Braunef331ef2016-11-30 23:48:50 +0000409 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000410 else
Matthias Braunef331ef2016-11-30 23:48:50 +0000411 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000412 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000413 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
414 auto LocalObject = MFI.getLocalFrameObjectMap(I);
415 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
416 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
417 "Invalid stack object index");
418 const FrameIndexOperand &StackObject = StackObjectInfo->second;
419 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000420 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000421 }
Alex Lorenza314d812015-08-18 22:26:26 +0000422
423 // Print the stack object references in the frame information class after
424 // converting the stack objects.
425 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000426 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000427 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
428 .printStackObjectReference(MFI.getStackProtectorIndex());
429 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000430
431 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000432 for (const MachineFunction::VariableDbgInfo &DebugVar :
433 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000434 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
435 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
436 "Invalid stack object index");
437 const FrameIndexOperand &StackObject = StackObjectInfo->second;
438 assert(!StackObject.IsFixed && "Expected a non-fixed stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000439 auto &Object = YMF.StackObjects[StackObject.ID];
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000440 {
441 raw_string_ostream StrOS(Object.DebugVar.Value);
442 DebugVar.Var->printAsOperand(StrOS, MST);
443 }
444 {
445 raw_string_ostream StrOS(Object.DebugExpr.Value);
446 DebugVar.Expr->printAsOperand(StrOS, MST);
447 }
448 {
449 raw_string_ostream StrOS(Object.DebugLoc.Value);
450 DebugVar.Loc->printAsOperand(StrOS, MST);
451 }
452 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000453}
454
Alex Lorenzab980492015-07-20 20:51:18 +0000455void MIRPrinter::convert(yaml::MachineFunction &MF,
456 const MachineConstantPool &ConstantPool) {
457 unsigned ID = 0;
458 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
459 // TODO: Serialize target specific constant pool entries.
460 if (Constant.isMachineConstantPoolEntry())
461 llvm_unreachable("Can't print target specific constant pool entries yet");
462
463 yaml::MachineConstantPoolValue YamlConstant;
464 std::string Str;
465 raw_string_ostream StrOS(Str);
466 Constant.Val.ConstVal->printAsOperand(StrOS);
467 YamlConstant.ID = ID++;
468 YamlConstant.Value = StrOS.str();
469 YamlConstant.Alignment = Constant.getAlignment();
470 MF.Constants.push_back(YamlConstant);
471 }
472}
473
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000474void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000475 yaml::MachineJumpTable &YamlJTI,
476 const MachineJumpTableInfo &JTI) {
477 YamlJTI.Kind = JTI.getEntryKind();
478 unsigned ID = 0;
479 for (const auto &Table : JTI.getJumpTables()) {
480 std::string Str;
481 yaml::MachineJumpTable::Entry Entry;
482 Entry.ID = ID++;
483 for (const auto *MBB : Table.MBBs) {
484 raw_string_ostream StrOS(Str);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000485 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
486 .printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000487 Entry.Blocks.push_back(StrOS.str());
488 Str.clear();
489 }
490 YamlJTI.Entries.push_back(Entry);
491 }
492}
493
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000494void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
495 const auto *TRI = MF.getSubtarget().getRegisterInfo();
496 unsigned I = 0;
497 for (const uint32_t *Mask : TRI->getRegMasks())
498 RegisterMaskIds.insert(std::make_pair(Mask, I++));
499}
500
Matthias Braun89401142017-05-05 21:09:30 +0000501void llvm::guessSuccessors(const MachineBasicBlock &MBB,
502 SmallVectorImpl<MachineBasicBlock*> &Result,
503 bool &IsFallthrough) {
504 SmallPtrSet<MachineBasicBlock*,8> Seen;
505
506 for (const MachineInstr &MI : MBB) {
507 if (MI.isPHI())
508 continue;
509 for (const MachineOperand &MO : MI.operands()) {
510 if (!MO.isMBB())
511 continue;
512 MachineBasicBlock *Succ = MO.getMBB();
513 auto RP = Seen.insert(Succ);
514 if (RP.second)
515 Result.push_back(Succ);
516 }
517 }
518 MachineBasicBlock::const_iterator I = MBB.getLastNonDebugInstr();
519 IsFallthrough = I == MBB.end() || !I->isBarrier();
520}
521
522bool
523MIPrinter::canPredictBranchProbabilities(const MachineBasicBlock &MBB) const {
524 if (MBB.succ_size() <= 1)
525 return true;
526 if (!MBB.hasSuccessorProbabilities())
527 return true;
528
529 SmallVector<BranchProbability,8> Normalized(MBB.Probs.begin(),
530 MBB.Probs.end());
531 BranchProbability::normalizeProbabilities(Normalized.begin(),
532 Normalized.end());
533 SmallVector<BranchProbability,8> Equal(Normalized.size());
534 BranchProbability::normalizeProbabilities(Equal.begin(), Equal.end());
535
536 return std::equal(Normalized.begin(), Normalized.end(), Equal.begin());
537}
538
539bool MIPrinter::canPredictSuccessors(const MachineBasicBlock &MBB) const {
540 SmallVector<MachineBasicBlock*,8> GuessedSuccs;
541 bool GuessedFallthrough;
542 guessSuccessors(MBB, GuessedSuccs, GuessedFallthrough);
543 if (GuessedFallthrough) {
544 const MachineFunction &MF = *MBB.getParent();
545 MachineFunction::const_iterator NextI = std::next(MBB.getIterator());
546 if (NextI != MF.end()) {
547 MachineBasicBlock *Next = const_cast<MachineBasicBlock*>(&*NextI);
548 if (!is_contained(GuessedSuccs, Next))
549 GuessedSuccs.push_back(Next);
550 }
551 }
552 if (GuessedSuccs.size() != MBB.succ_size())
553 return false;
554 return std::equal(MBB.succ_begin(), MBB.succ_end(), GuessedSuccs.begin());
555}
556
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000557void MIPrinter::print(const MachineBasicBlock &MBB) {
558 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
559 OS << "bb." << MBB.getNumber();
560 bool HasAttributes = false;
561 if (const auto *BB = MBB.getBasicBlock()) {
562 if (BB->hasName()) {
563 OS << "." << BB->getName();
564 } else {
565 HasAttributes = true;
566 OS << " (";
567 int Slot = MST.getLocalSlot(BB);
568 if (Slot == -1)
569 OS << "<ir-block badref>";
570 else
571 OS << (Twine("%ir-block.") + Twine(Slot)).str();
572 }
573 }
574 if (MBB.hasAddressTaken()) {
575 OS << (HasAttributes ? ", " : " (");
576 OS << "address-taken";
577 HasAttributes = true;
578 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000579 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000580 OS << (HasAttributes ? ", " : " (");
581 OS << "landing-pad";
582 HasAttributes = true;
583 }
584 if (MBB.getAlignment()) {
585 OS << (HasAttributes ? ", " : " (");
586 OS << "align " << MBB.getAlignment();
587 HasAttributes = true;
588 }
589 if (HasAttributes)
590 OS << ")";
591 OS << ":\n";
592
593 bool HasLineAttributes = false;
594 // Print the successors
Matthias Braun89401142017-05-05 21:09:30 +0000595 bool canPredictProbs = canPredictBranchProbabilities(MBB);
596 if (!MBB.succ_empty() && (!SimplifyMIR || !canPredictProbs ||
597 !canPredictSuccessors(MBB))) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000598 OS.indent(2) << "successors: ";
599 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
600 if (I != MBB.succ_begin())
601 OS << ", ";
602 printMBBReference(**I);
Matthias Braun89401142017-05-05 21:09:30 +0000603 if (!SimplifyMIR || !canPredictProbs)
Geoff Berryb51774a2016-11-18 19:37:24 +0000604 OS << '('
605 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
606 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000607 }
608 OS << "\n";
609 HasLineAttributes = true;
610 }
611
612 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000613 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
614 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
615 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000616 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000617 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000618 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000619 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000620 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000621 First = false;
Matthias Braun11723322017-01-05 20:01:19 +0000622 printReg(LI.PhysReg, OS, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000623 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000624 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000625 }
626 OS << "\n";
627 HasLineAttributes = true;
628 }
629
630 if (HasLineAttributes)
631 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000632 bool IsInBundle = false;
633 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
634 const MachineInstr &MI = *I;
635 if (IsInBundle && !MI.isInsideBundle()) {
636 OS.indent(2) << "}\n";
637 IsInBundle = false;
638 }
639 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000640 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000641 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
642 OS << " {";
643 IsInBundle = true;
644 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000645 OS << "\n";
646 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000647 if (IsInBundle)
648 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000649}
650
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000651/// Return true when an instruction has tied register that can't be determined
652/// by the instruction's descriptor.
653static bool hasComplexRegisterTies(const MachineInstr &MI) {
654 const MCInstrDesc &MCID = MI.getDesc();
655 for (unsigned I = 0, E = MI.getNumOperands(); I < E; ++I) {
656 const auto &Operand = MI.getOperand(I);
657 if (!Operand.isReg() || Operand.isDef())
658 // Ignore the defined registers as MCID marks only the uses as tied.
659 continue;
660 int ExpectedTiedIdx = MCID.getOperandConstraint(I, MCOI::TIED_TO);
661 int TiedIdx = Operand.isTied() ? int(MI.findTiedOperandIdx(I)) : -1;
662 if (ExpectedTiedIdx != TiedIdx)
663 return true;
664 }
665 return false;
666}
667
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000668static LLT getTypeToPrint(const MachineInstr &MI, unsigned OpIdx,
669 SmallBitVector &PrintedTypes,
670 const MachineRegisterInfo &MRI) {
671 const MachineOperand &Op = MI.getOperand(OpIdx);
672 if (!Op.isReg())
673 return LLT{};
674
675 if (MI.isVariadic() || OpIdx >= MI.getNumExplicitOperands())
676 return MRI.getType(Op.getReg());
677
678 auto &OpInfo = MI.getDesc().OpInfo[OpIdx];
679 if (!OpInfo.isGenericType())
680 return MRI.getType(Op.getReg());
681
682 if (PrintedTypes[OpInfo.getGenericTypeIndex()])
683 return LLT{};
684
685 PrintedTypes.set(OpInfo.getGenericTypeIndex());
686 return MRI.getType(Op.getReg());
687}
688
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000689void MIPrinter::print(const MachineInstr &MI) {
Quentin Colombet4e14a492016-03-07 21:57:52 +0000690 const auto *MF = MI.getParent()->getParent();
691 const auto &MRI = MF->getRegInfo();
692 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000693 const auto *TRI = SubTarget.getRegisterInfo();
694 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000695 const auto *TII = SubTarget.getInstrInfo();
696 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000697 if (MI.isCFIInstruction())
698 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000699
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000700 SmallBitVector PrintedTypes(8);
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000701 bool ShouldPrintRegisterTies = hasComplexRegisterTies(MI);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000702 unsigned I = 0, E = MI.getNumOperands();
703 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
704 !MI.getOperand(I).isImplicit();
705 ++I) {
706 if (I)
707 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000708 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
709 getTypeToPrint(MI, I, PrintedTypes, MRI),
Quentin Colombet4e14a492016-03-07 21:57:52 +0000710 /*IsDef=*/true);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000711 }
712
713 if (I)
714 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000715 if (MI.getFlag(MachineInstr::FrameSetup))
716 OS << "frame-setup ";
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000717 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000718 if (I < E)
719 OS << ' ';
720
721 bool NeedComma = false;
722 for (; I < E; ++I) {
723 if (NeedComma)
724 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000725 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
726 getTypeToPrint(MI, I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000727 NeedComma = true;
728 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000729
730 if (MI.getDebugLoc()) {
731 if (NeedComma)
732 OS << ',';
733 OS << " debug-location ";
734 MI.getDebugLoc()->printAsOperand(OS, MST);
735 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000736
737 if (!MI.memoperands_empty()) {
738 OS << " :: ";
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000739 const LLVMContext &Context = MF->getFunction()->getContext();
Alex Lorenz4af7e612015-08-03 23:08:19 +0000740 bool NeedComma = false;
741 for (const auto *Op : MI.memoperands()) {
742 if (NeedComma)
743 OS << ", ";
Geoff Berry6748abe2017-07-13 02:28:54 +0000744 print(Context, *TII, *Op);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000745 NeedComma = true;
746 }
747 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000748}
749
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000750void MIPrinter::printMBBReference(const MachineBasicBlock &MBB) {
751 OS << "%bb." << MBB.getNumber();
752 if (const auto *BB = MBB.getBasicBlock()) {
753 if (BB->hasName())
754 OS << '.' << BB->getName();
755 }
756}
757
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000758static void printIRSlotNumber(raw_ostream &OS, int Slot) {
759 if (Slot == -1)
760 OS << "<badref>";
761 else
762 OS << Slot;
763}
764
Alex Lorenzdeb53492015-07-28 17:28:03 +0000765void MIPrinter::printIRBlockReference(const BasicBlock &BB) {
766 OS << "%ir-block.";
767 if (BB.hasName()) {
768 printLLVMNameWithoutPrefix(OS, BB.getName());
769 return;
770 }
Alex Lorenzcba8c5f2015-08-06 23:57:04 +0000771 const Function *F = BB.getParent();
772 int Slot;
773 if (F == MST.getCurrentFunction()) {
774 Slot = MST.getLocalSlot(&BB);
775 } else {
776 ModuleSlotTracker CustomMST(F->getParent(),
777 /*ShouldInitializeAllMetadata=*/false);
778 CustomMST.incorporateFunction(*F);
779 Slot = CustomMST.getLocalSlot(&BB);
780 }
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000781 printIRSlotNumber(OS, Slot);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000782}
783
Alex Lorenz4af7e612015-08-03 23:08:19 +0000784void MIPrinter::printIRValueReference(const Value &V) {
Alex Lorenz36efd382015-08-20 00:20:03 +0000785 if (isa<GlobalValue>(V)) {
786 V.printAsOperand(OS, /*PrintType=*/false, MST);
787 return;
788 }
Alex Lorenzc1136ef32015-08-21 21:54:12 +0000789 if (isa<Constant>(V)) {
790 // Machine memory operands can load/store to/from constant value pointers.
791 OS << '`';
792 V.printAsOperand(OS, /*PrintType=*/true, MST);
793 OS << '`';
794 return;
795 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000796 OS << "%ir.";
797 if (V.hasName()) {
798 printLLVMNameWithoutPrefix(OS, V.getName());
799 return;
800 }
Alex Lorenzdd13be02015-08-19 23:31:05 +0000801 printIRSlotNumber(OS, MST.getLocalSlot(&V));
Alex Lorenz4af7e612015-08-03 23:08:19 +0000802}
803
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000804void MIPrinter::printStackObjectReference(int FrameIndex) {
805 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
806 assert(ObjectInfo != StackObjectOperandMapping.end() &&
807 "Invalid frame index");
808 const FrameIndexOperand &Operand = ObjectInfo->second;
809 if (Operand.IsFixed) {
810 OS << "%fixed-stack." << Operand.ID;
811 return;
812 }
813 OS << "%stack." << Operand.ID;
814 if (!Operand.Name.empty())
815 OS << '.' << Operand.Name;
816}
817
Alex Lorenz5672a892015-08-05 22:26:15 +0000818void MIPrinter::printOffset(int64_t Offset) {
819 if (Offset == 0)
820 return;
821 if (Offset < 0) {
822 OS << " - " << -Offset;
823 return;
824 }
825 OS << " + " << Offset;
826}
827
Alex Lorenz49873a82015-08-06 00:44:07 +0000828static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) {
829 auto Flags = TII->getSerializableDirectMachineOperandTargetFlags();
830 for (const auto &I : Flags) {
831 if (I.first == TF) {
832 return I.second;
833 }
834 }
835 return nullptr;
836}
837
838void MIPrinter::printTargetFlags(const MachineOperand &Op) {
839 if (!Op.getTargetFlags())
840 return;
841 const auto *TII =
842 Op.getParent()->getParent()->getParent()->getSubtarget().getInstrInfo();
843 assert(TII && "expected instruction info");
844 auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags());
845 OS << "target-flags(";
Alex Lorenzf3630112015-08-18 22:52:15 +0000846 const bool HasDirectFlags = Flags.first;
847 const bool HasBitmaskFlags = Flags.second;
848 if (!HasDirectFlags && !HasBitmaskFlags) {
849 OS << "<unknown>) ";
850 return;
851 }
852 if (HasDirectFlags) {
853 if (const auto *Name = getTargetFlagName(TII, Flags.first))
854 OS << Name;
855 else
856 OS << "<unknown target flag>";
857 }
858 if (!HasBitmaskFlags) {
859 OS << ") ";
860 return;
861 }
862 bool IsCommaNeeded = HasDirectFlags;
863 unsigned BitMask = Flags.second;
864 auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags();
865 for (const auto &Mask : BitMasks) {
866 // Check if the flag's bitmask has the bits of the current mask set.
867 if ((BitMask & Mask.first) == Mask.first) {
868 if (IsCommaNeeded)
869 OS << ", ";
870 IsCommaNeeded = true;
871 OS << Mask.second;
872 // Clear the bits which were serialized from the flag's bitmask.
873 BitMask &= ~(Mask.first);
874 }
875 }
876 if (BitMask) {
877 // When the resulting flag's bitmask isn't zero, we know that we didn't
878 // serialize all of the bit flags.
879 if (IsCommaNeeded)
880 OS << ", ";
881 OS << "<unknown bitmask target flag>";
882 }
Alex Lorenz49873a82015-08-06 00:44:07 +0000883 OS << ") ";
884}
885
Alex Lorenzef5c1962015-07-28 23:02:45 +0000886static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
887 const auto *TII = MF.getSubtarget().getInstrInfo();
888 assert(TII && "expected instruction info");
889 auto Indices = TII->getSerializableTargetIndices();
890 for (const auto &I : Indices) {
891 if (I.first == Index) {
892 return I.second;
893 }
894 }
895 return nullptr;
896}
897
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000898void MIPrinter::print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000899 unsigned I, bool ShouldPrintRegisterTies, LLT TypeToPrint,
900 bool IsDef) {
Alex Lorenz49873a82015-08-06 00:44:07 +0000901 printTargetFlags(Op);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000902 switch (Op.getType()) {
903 case MachineOperand::MO_Register:
Alex Lorenzcb268d42015-07-06 23:07:26 +0000904 if (Op.isImplicit())
905 OS << (Op.isDef() ? "implicit-def " : "implicit ");
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000906 else if (!IsDef && Op.isDef())
907 // Print the 'def' flag only when the operand is defined after '='.
908 OS << "def ";
Alex Lorenz1039fd12015-08-14 19:07:07 +0000909 if (Op.isInternalRead())
910 OS << "internal ";
Alex Lorenzcbbfd0b2015-07-07 20:34:53 +0000911 if (Op.isDead())
912 OS << "dead ";
Alex Lorenz495ad872015-07-08 21:23:34 +0000913 if (Op.isKill())
914 OS << "killed ";
Alex Lorenz4d026b892015-07-08 23:58:31 +0000915 if (Op.isUndef())
916 OS << "undef ";
Alex Lorenz01c1a5e2015-08-05 17:49:03 +0000917 if (Op.isEarlyClobber())
918 OS << "early-clobber ";
Alex Lorenz90752582015-08-05 17:41:17 +0000919 if (Op.isDebug())
920 OS << "debug-use ";
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000921 printReg(Op.getReg(), OS, TRI);
Alex Lorenz2eacca82015-07-13 23:24:34 +0000922 // Print the sub register.
923 if (Op.getSubReg() != 0)
Matthias Braun333e4682016-07-26 21:49:34 +0000924 OS << '.' << TRI->getSubRegIndexName(Op.getSubReg());
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000925 if (ShouldPrintRegisterTies && Op.isTied() && !Op.isDef())
926 OS << "(tied-def " << Op.getParent()->findTiedOperandIdx(I) << ")";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000927 if (TypeToPrint.isValid())
928 OS << '(' << TypeToPrint << ')';
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000929 break;
Alex Lorenz240fc1e2015-06-23 23:42:28 +0000930 case MachineOperand::MO_Immediate:
931 OS << Op.getImm();
932 break;
Alex Lorenz05e38822015-08-05 18:52:21 +0000933 case MachineOperand::MO_CImmediate:
934 Op.getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
935 break;
Alex Lorenzad156fb2015-07-31 20:49:21 +0000936 case MachineOperand::MO_FPImmediate:
937 Op.getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST);
938 break;
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000939 case MachineOperand::MO_MachineBasicBlock:
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000940 printMBBReference(*Op.getMBB());
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000941 break;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000942 case MachineOperand::MO_FrameIndex:
943 printStackObjectReference(Op.getIndex());
944 break;
Alex Lorenzab980492015-07-20 20:51:18 +0000945 case MachineOperand::MO_ConstantPoolIndex:
946 OS << "%const." << Op.getIndex();
Alex Lorenz5672a892015-08-05 22:26:15 +0000947 printOffset(Op.getOffset());
Alex Lorenzab980492015-07-20 20:51:18 +0000948 break;
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000949 case MachineOperand::MO_TargetIndex:
Alex Lorenzef5c1962015-07-28 23:02:45 +0000950 OS << "target-index(";
951 if (const auto *Name = getTargetIndexName(
952 *Op.getParent()->getParent()->getParent(), Op.getIndex()))
953 OS << Name;
954 else
955 OS << "<unknown>";
956 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000957 printOffset(Op.getOffset());
Alex Lorenzef5c1962015-07-28 23:02:45 +0000958 break;
Alex Lorenz31d70682015-07-15 23:38:35 +0000959 case MachineOperand::MO_JumpTableIndex:
960 OS << "%jump-table." << Op.getIndex();
Alex Lorenz31d70682015-07-15 23:38:35 +0000961 break;
Matthias Braun8b5f9e42017-06-06 19:00:58 +0000962 case MachineOperand::MO_ExternalSymbol: {
963 StringRef Name = Op.getSymbolName();
Alex Lorenz6ede3742015-07-21 16:59:53 +0000964 OS << '$';
Matthias Braun8b5f9e42017-06-06 19:00:58 +0000965 if (Name.empty()) {
966 OS << "\"\"";
967 } else {
968 printLLVMNameWithoutPrefix(OS, Name);
969 }
Alex Lorenz5672a892015-08-05 22:26:15 +0000970 printOffset(Op.getOffset());
Alex Lorenz6ede3742015-07-21 16:59:53 +0000971 break;
Matthias Braun8b5f9e42017-06-06 19:00:58 +0000972 }
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000973 case MachineOperand::MO_GlobalAddress:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000974 Op.getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Alex Lorenz5672a892015-08-05 22:26:15 +0000975 printOffset(Op.getOffset());
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000976 break;
Alex Lorenzdeb53492015-07-28 17:28:03 +0000977 case MachineOperand::MO_BlockAddress:
978 OS << "blockaddress(";
979 Op.getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false,
980 MST);
981 OS << ", ";
982 printIRBlockReference(*Op.getBlockAddress()->getBasicBlock());
983 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000984 printOffset(Op.getOffset());
Alex Lorenzdeb53492015-07-28 17:28:03 +0000985 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000986 case MachineOperand::MO_RegisterMask: {
987 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
988 if (RegMaskInfo != RegisterMaskIds.end())
989 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
990 else
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000991 printCustomRegMask(Op.getRegMask(), OS, TRI);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000992 break;
993 }
Alex Lorenzb97c9ef2015-08-10 23:24:42 +0000994 case MachineOperand::MO_RegisterLiveOut: {
995 const uint32_t *RegMask = Op.getRegLiveOut();
996 OS << "liveout(";
997 bool IsCommaNeeded = false;
998 for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) {
999 if (RegMask[Reg / 32] & (1U << (Reg % 32))) {
1000 if (IsCommaNeeded)
1001 OS << ", ";
1002 printReg(Reg, OS, TRI);
1003 IsCommaNeeded = true;
1004 }
1005 }
1006 OS << ")";
1007 break;
1008 }
Alex Lorenz35e44462015-07-22 17:58:46 +00001009 case MachineOperand::MO_Metadata:
1010 Op.getMetadata()->printAsOperand(OS, MST);
1011 break;
Alex Lorenzf22ca8a2015-08-21 21:12:44 +00001012 case MachineOperand::MO_MCSymbol:
1013 OS << "<mcsymbol " << *Op.getMCSymbol() << ">";
1014 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001015 case MachineOperand::MO_CFIIndex: {
Matthias Braunf23ef432016-11-30 23:48:42 +00001016 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
1017 print(MF.getFrameInstructions()[Op.getCFIIndex()], TRI);
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001018 break;
1019 }
Tim Northover6b3bd612016-07-29 20:32:59 +00001020 case MachineOperand::MO_IntrinsicID: {
1021 Intrinsic::ID ID = Op.getIntrinsicID();
1022 if (ID < Intrinsic::num_intrinsics)
Pete Cooper15239252016-08-22 22:27:05 +00001023 OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')';
Tim Northover6b3bd612016-07-29 20:32:59 +00001024 else {
1025 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
1026 const TargetIntrinsicInfo *TII = MF.getTarget().getIntrinsicInfo();
1027 OS << "intrinsic(@" << TII->getName(ID) << ')';
1028 }
1029 break;
1030 }
Tim Northoverde3aea0412016-08-17 20:25:25 +00001031 case MachineOperand::MO_Predicate: {
1032 auto Pred = static_cast<CmpInst::Predicate>(Op.getPredicate());
1033 OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred("
1034 << CmpInst::getPredicateName(Pred) << ')';
1035 break;
1036 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +00001037 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +00001038}
1039
Geoff Berry6748abe2017-07-13 02:28:54 +00001040static const char *getTargetMMOFlagName(const TargetInstrInfo &TII,
1041 unsigned TMMOFlag) {
1042 auto Flags = TII.getSerializableMachineMemOperandTargetFlags();
1043 for (const auto &I : Flags) {
1044 if (I.first == TMMOFlag) {
1045 return I.second;
1046 }
1047 }
1048 return nullptr;
1049}
1050
1051void MIPrinter::print(const LLVMContext &Context, const TargetInstrInfo &TII,
1052 const MachineMemOperand &Op) {
Alex Lorenz4af7e612015-08-03 23:08:19 +00001053 OS << '(';
Alex Lorenza518b792015-08-04 00:24:45 +00001054 if (Op.isVolatile())
1055 OS << "volatile ";
Alex Lorenz10fd0382015-08-06 16:49:30 +00001056 if (Op.isNonTemporal())
1057 OS << "non-temporal ";
Justin Lebaradbf09e2016-09-11 01:38:58 +00001058 if (Op.isDereferenceable())
1059 OS << "dereferenceable ";
Alex Lorenzdc8de2a2015-08-06 16:55:53 +00001060 if (Op.isInvariant())
1061 OS << "invariant ";
Geoff Berry6748abe2017-07-13 02:28:54 +00001062 if (Op.getFlags() & MachineMemOperand::MOTargetFlag1)
1063 OS << '"' << getTargetMMOFlagName(TII, MachineMemOperand::MOTargetFlag1)
1064 << "\" ";
1065 if (Op.getFlags() & MachineMemOperand::MOTargetFlag2)
1066 OS << '"' << getTargetMMOFlagName(TII, MachineMemOperand::MOTargetFlag2)
1067 << "\" ";
1068 if (Op.getFlags() & MachineMemOperand::MOTargetFlag3)
1069 OS << '"' << getTargetMMOFlagName(TII, MachineMemOperand::MOTargetFlag3)
1070 << "\" ";
Alex Lorenz4af7e612015-08-03 23:08:19 +00001071 if (Op.isLoad())
1072 OS << "load ";
1073 else {
1074 assert(Op.isStore() && "Non load machine operand must be a store");
1075 OS << "store ";
1076 }
Tim Northoverb73e3092017-02-13 22:14:08 +00001077
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +00001078 printSyncScope(Context, Op.getSyncScopeID());
Tim Northoverb73e3092017-02-13 22:14:08 +00001079
1080 if (Op.getOrdering() != AtomicOrdering::NotAtomic)
1081 OS << toIRString(Op.getOrdering()) << ' ';
1082 if (Op.getFailureOrdering() != AtomicOrdering::NotAtomic)
1083 OS << toIRString(Op.getFailureOrdering()) << ' ';
1084
Matthias Braunc25c9cc2016-06-04 00:06:31 +00001085 OS << Op.getSize();
Alex Lorenz91097a32015-08-12 20:33:26 +00001086 if (const Value *Val = Op.getValue()) {
Matthias Braunc25c9cc2016-06-04 00:06:31 +00001087 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz4af7e612015-08-03 23:08:19 +00001088 printIRValueReference(*Val);
Matthias Braunc25c9cc2016-06-04 00:06:31 +00001089 } else if (const PseudoSourceValue *PVal = Op.getPseudoValue()) {
1090 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz91097a32015-08-12 20:33:26 +00001091 assert(PVal && "Expected a pseudo source value");
1092 switch (PVal->kind()) {
Alex Lorenz46e95582015-08-12 20:44:16 +00001093 case PseudoSourceValue::Stack:
1094 OS << "stack";
1095 break;
Alex Lorenzd858f872015-08-12 21:00:22 +00001096 case PseudoSourceValue::GOT:
1097 OS << "got";
1098 break;
Alex Lorenz4be56e92015-08-12 21:11:08 +00001099 case PseudoSourceValue::JumpTable:
1100 OS << "jump-table";
1101 break;
Alex Lorenz91097a32015-08-12 20:33:26 +00001102 case PseudoSourceValue::ConstantPool:
1103 OS << "constant-pool";
1104 break;
Alex Lorenz0cc671b2015-08-12 21:23:17 +00001105 case PseudoSourceValue::FixedStack:
1106 printStackObjectReference(
1107 cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex());
1108 break;
Alex Lorenz50b826f2015-08-14 21:08:30 +00001109 case PseudoSourceValue::GlobalValueCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +00001110 OS << "call-entry ";
Alex Lorenz50b826f2015-08-14 21:08:30 +00001111 cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand(
1112 OS, /*PrintType=*/false, MST);
1113 break;
Alex Lorenzc3ba7502015-08-14 21:14:50 +00001114 case PseudoSourceValue::ExternalSymbolCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +00001115 OS << "call-entry $";
Alex Lorenzc3ba7502015-08-14 21:14:50 +00001116 printLLVMNameWithoutPrefix(
1117 OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol());
Alex Lorenz91097a32015-08-12 20:33:26 +00001118 break;
Tom Stellard7761abb2016-12-17 04:41:53 +00001119 case PseudoSourceValue::TargetCustom:
1120 llvm_unreachable("TargetCustom pseudo source values are not supported");
1121 break;
Alex Lorenz91097a32015-08-12 20:33:26 +00001122 }
1123 }
Alex Lorenz83127732015-08-07 20:26:52 +00001124 printOffset(Op.getOffset());
Alex Lorenz61420f72015-08-07 20:48:30 +00001125 if (Op.getBaseAlignment() != Op.getSize())
1126 OS << ", align " << Op.getBaseAlignment();
Alex Lorenza617c912015-08-17 22:05:15 +00001127 auto AAInfo = Op.getAAInfo();
1128 if (AAInfo.TBAA) {
1129 OS << ", !tbaa ";
1130 AAInfo.TBAA->printAsOperand(OS, MST);
1131 }
Alex Lorenza16f6242015-08-17 22:06:40 +00001132 if (AAInfo.Scope) {
1133 OS << ", !alias.scope ";
1134 AAInfo.Scope->printAsOperand(OS, MST);
1135 }
Alex Lorenz03e940d2015-08-17 22:08:02 +00001136 if (AAInfo.NoAlias) {
1137 OS << ", !noalias ";
1138 AAInfo.NoAlias->printAsOperand(OS, MST);
1139 }
Alex Lorenzeb625682015-08-17 22:09:52 +00001140 if (Op.getRanges()) {
1141 OS << ", !range ";
1142 Op.getRanges()->printAsOperand(OS, MST);
1143 }
Alex Lorenz4af7e612015-08-03 23:08:19 +00001144 OS << ')';
1145}
1146
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +00001147void MIPrinter::printSyncScope(const LLVMContext &Context, SyncScope::ID SSID) {
1148 switch (SSID) {
1149 case SyncScope::System: {
1150 break;
1151 }
1152 default: {
1153 if (SSNs.empty())
1154 Context.getSyncScopeNames(SSNs);
1155
1156 OS << "syncscope(\"";
1157 PrintEscapedString(SSNs[SSID], OS);
1158 OS << "\") ";
1159 break;
1160 }
1161 }
1162}
1163
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001164static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS,
1165 const TargetRegisterInfo *TRI) {
1166 int Reg = TRI->getLLVMRegNum(DwarfReg, true);
1167 if (Reg == -1) {
1168 OS << "<badreg>";
1169 return;
1170 }
1171 printReg(Reg, OS, TRI);
1172}
1173
1174void MIPrinter::print(const MCCFIInstruction &CFI,
1175 const TargetRegisterInfo *TRI) {
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001176 switch (CFI.getOperation()) {
Alex Lorenz577d2712015-08-14 21:55:58 +00001177 case MCCFIInstruction::OpSameValue:
Matthias Braunee067922016-07-26 18:20:00 +00001178 OS << "same_value ";
Alex Lorenz577d2712015-08-14 21:55:58 +00001179 if (CFI.getLabel())
1180 OS << "<mcsymbol> ";
1181 printCFIRegister(CFI.getRegister(), OS, TRI);
1182 break;
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001183 case MCCFIInstruction::OpOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001184 OS << "offset ";
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001185 if (CFI.getLabel())
1186 OS << "<mcsymbol> ";
1187 printCFIRegister(CFI.getRegister(), OS, TRI);
1188 OS << ", " << CFI.getOffset();
1189 break;
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001190 case MCCFIInstruction::OpDefCfaRegister:
Matthias Braunee067922016-07-26 18:20:00 +00001191 OS << "def_cfa_register ";
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001192 if (CFI.getLabel())
1193 OS << "<mcsymbol> ";
1194 printCFIRegister(CFI.getRegister(), OS, TRI);
1195 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001196 case MCCFIInstruction::OpDefCfaOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001197 OS << "def_cfa_offset ";
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001198 if (CFI.getLabel())
1199 OS << "<mcsymbol> ";
1200 OS << CFI.getOffset();
1201 break;
Alex Lorenzb1393232015-07-29 18:57:23 +00001202 case MCCFIInstruction::OpDefCfa:
Matthias Braunee067922016-07-26 18:20:00 +00001203 OS << "def_cfa ";
Alex Lorenzb1393232015-07-29 18:57:23 +00001204 if (CFI.getLabel())
1205 OS << "<mcsymbol> ";
1206 printCFIRegister(CFI.getRegister(), OS, TRI);
1207 OS << ", " << CFI.getOffset();
1208 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001209 default:
1210 // TODO: Print the other CFI Operations.
1211 OS << "<unserializable cfi operation>";
1212 break;
1213 }
1214}
1215
Alex Lorenz345c1442015-06-15 23:52:35 +00001216void llvm::printMIR(raw_ostream &OS, const Module &M) {
1217 yaml::Output Out(OS);
1218 Out << const_cast<Module &>(M);
1219}
1220
1221void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
1222 MIRPrinter Printer(OS);
1223 Printer.print(MF);
1224}