Chris Lattner | 5930d3d | 2005-11-16 22:59:19 +0000 | [diff] [blame] | 1 | //===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===// |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a DAG pattern matching instruction selector for X86, |
| 11 | // converting from a legalized dag to a X86 dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "X86.h" |
| 16 | #include "X86Subtarget.h" |
| 17 | #include "X86ISelLowering.h" |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 18 | #include "llvm/GlobalValue.h" |
| 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 22 | #include "llvm/Target/TargetMachine.h" |
| 23 | #include "llvm/Support/Debug.h" |
| 24 | #include "llvm/ADT/Statistic.h" |
| 25 | using namespace llvm; |
| 26 | |
| 27 | //===----------------------------------------------------------------------===// |
| 28 | // Pattern Matcher Implementation |
| 29 | //===----------------------------------------------------------------------===// |
| 30 | |
| 31 | namespace { |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 32 | /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses |
| 33 | /// SDOperand's instead of register numbers for the leaves of the matched |
| 34 | /// tree. |
| 35 | struct X86ISelAddressMode { |
| 36 | enum { |
| 37 | RegBase, |
| 38 | FrameIndexBase, |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 39 | ConstantPoolBase |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 40 | } BaseType; |
| 41 | |
| 42 | struct { // This is really a union, discriminated by BaseType! |
| 43 | SDOperand Reg; |
| 44 | int FrameIndex; |
| 45 | } Base; |
| 46 | |
| 47 | unsigned Scale; |
| 48 | SDOperand IndexReg; |
| 49 | unsigned Disp; |
| 50 | GlobalValue *GV; |
| 51 | |
| 52 | X86ISelAddressMode() |
Evan Cheng | 4eb7af9 | 2005-11-30 02:51:20 +0000 | [diff] [blame] | 53 | : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0) { |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 54 | } |
| 55 | }; |
| 56 | } |
| 57 | |
| 58 | namespace { |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 59 | Statistic<> |
| 60 | NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added"); |
| 61 | |
| 62 | //===--------------------------------------------------------------------===// |
| 63 | /// ISel - X86 specific code to select X86 machine instructions for |
| 64 | /// SelectionDAG operations. |
| 65 | /// |
| 66 | class X86DAGToDAGISel : public SelectionDAGISel { |
| 67 | /// ContainsFPCode - Every instruction we select that uses or defines a FP |
| 68 | /// register should set this to true. |
| 69 | bool ContainsFPCode; |
| 70 | |
| 71 | /// X86Lowering - This object fully describes how to lower LLVM code to an |
| 72 | /// X86-specific SelectionDAG. |
| 73 | X86TargetLowering X86Lowering; |
| 74 | |
| 75 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 76 | /// make the right decision when generating code for different targets. |
| 77 | const X86Subtarget *Subtarget; |
| 78 | public: |
| 79 | X86DAGToDAGISel(TargetMachine &TM) |
| 80 | : SelectionDAGISel(X86Lowering), X86Lowering(TM) { |
| 81 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
| 82 | } |
| 83 | |
| 84 | virtual const char *getPassName() const { |
| 85 | return "X86 DAG->DAG Instruction Selection"; |
| 86 | } |
| 87 | |
| 88 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 89 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 90 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 91 | |
| 92 | // Include the pieces autogenerated from the target description. |
| 93 | #include "X86GenDAGISel.inc" |
| 94 | |
| 95 | private: |
| 96 | SDOperand Select(SDOperand N); |
| 97 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 98 | bool MatchAddress(SDOperand N, X86ISelAddressMode &AM); |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 99 | bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 100 | SDOperand &Index, SDOperand &Disp); |
| 101 | bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 102 | SDOperand &Index, SDOperand &Disp); |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 103 | bool TryFoldLoad(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 104 | SDOperand &Index, SDOperand &Disp); |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 105 | |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 106 | inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base, |
| 107 | SDOperand &Scale, SDOperand &Index, |
| 108 | SDOperand &Disp) { |
| 109 | Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ? |
| 110 | CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg; |
Evan Cheng | 1d71248 | 2005-12-17 09:13:43 +0000 | [diff] [blame] | 111 | Scale = getI8Imm(AM.Scale); |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 112 | Index = AM.IndexReg; |
| 113 | Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp) |
| 114 | : getI32Imm(AM.Disp); |
| 115 | } |
| 116 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 117 | /// getI8Imm - Return a target constant with the specified value, of type |
| 118 | /// i8. |
| 119 | inline SDOperand getI8Imm(unsigned Imm) { |
| 120 | return CurDAG->getTargetConstant(Imm, MVT::i8); |
| 121 | } |
| 122 | |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 123 | /// getI16Imm - Return a target constant with the specified value, of type |
| 124 | /// i16. |
| 125 | inline SDOperand getI16Imm(unsigned Imm) { |
| 126 | return CurDAG->getTargetConstant(Imm, MVT::i16); |
| 127 | } |
| 128 | |
| 129 | /// getI32Imm - Return a target constant with the specified value, of type |
| 130 | /// i32. |
| 131 | inline SDOperand getI32Imm(unsigned Imm) { |
| 132 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
| 133 | } |
| 134 | }; |
| 135 | } |
| 136 | |
| 137 | /// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel |
| 138 | /// when it has created a SelectionDAG for us to codegen. |
| 139 | void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 140 | DEBUG(BB->dump()); |
| 141 | |
| 142 | // Codegen the basic block. |
| 143 | DAG.setRoot(Select(DAG.getRoot())); |
Evan Cheng | 1d9b671 | 2005-12-19 22:36:02 +0000 | [diff] [blame] | 144 | CodeGenMap.clear(); |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 145 | DAG.RemoveDeadNodes(); |
| 146 | |
| 147 | // Emit machine code to BB. |
| 148 | ScheduleAndEmitDAG(DAG); |
| 149 | } |
| 150 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 151 | /// FIXME: copied from X86ISelPattern.cpp |
| 152 | /// MatchAddress - Add the specified node to the specified addressing mode, |
| 153 | /// returning true if it cannot be done. This just pattern matches for the |
| 154 | /// addressing mode |
| 155 | bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM) { |
| 156 | switch (N.getOpcode()) { |
| 157 | default: break; |
| 158 | case ISD::FrameIndex: |
| 159 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 160 | AM.BaseType = X86ISelAddressMode::FrameIndexBase; |
| 161 | AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex(); |
| 162 | return false; |
| 163 | } |
| 164 | break; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 165 | |
| 166 | case ISD::ConstantPool: |
| 167 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 168 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N)) { |
| 169 | AM.BaseType = X86ISelAddressMode::ConstantPoolBase; |
| 170 | AM.Base.Reg = CurDAG->getTargetConstantPool(CP->get(), MVT::i32); |
| 171 | return false; |
| 172 | } |
| 173 | } |
| 174 | break; |
| 175 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 176 | case ISD::GlobalAddress: |
Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 177 | case ISD::TargetGlobalAddress: |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 178 | if (AM.GV == 0) { |
Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 179 | AM.GV = cast<GlobalAddressSDNode>(N)->getGlobal(); |
Evan Cheng | 1d71248 | 2005-12-17 09:13:43 +0000 | [diff] [blame] | 180 | return false; |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 181 | } |
| 182 | break; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 183 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 184 | case ISD::Constant: |
| 185 | AM.Disp += cast<ConstantSDNode>(N)->getValue(); |
| 186 | return false; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 187 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 188 | case ISD::SHL: |
| 189 | if (AM.IndexReg.Val == 0 && AM.Scale == 1) |
| 190 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) { |
| 191 | unsigned Val = CN->getValue(); |
| 192 | if (Val == 1 || Val == 2 || Val == 3) { |
| 193 | AM.Scale = 1 << Val; |
| 194 | SDOperand ShVal = N.Val->getOperand(0); |
| 195 | |
| 196 | // Okay, we know that we have a scale by now. However, if the scaled |
| 197 | // value is an add of something and a constant, we can fold the |
| 198 | // constant into the disp field here. |
| 199 | if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() && |
| 200 | isa<ConstantSDNode>(ShVal.Val->getOperand(1))) { |
| 201 | AM.IndexReg = ShVal.Val->getOperand(0); |
| 202 | ConstantSDNode *AddVal = |
| 203 | cast<ConstantSDNode>(ShVal.Val->getOperand(1)); |
| 204 | AM.Disp += AddVal->getValue() << Val; |
| 205 | } else { |
| 206 | AM.IndexReg = ShVal; |
| 207 | } |
| 208 | return false; |
| 209 | } |
| 210 | } |
| 211 | break; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 212 | |
Chris Lattner | 3f0f71b | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 213 | case ISD::MUL: |
| 214 | // X*[3,5,9] -> X+X*[2,4,8] |
| 215 | if (AM.IndexReg.Val == 0 && AM.BaseType == X86ISelAddressMode::RegBase && |
| 216 | AM.Base.Reg.Val == 0) |
| 217 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) |
| 218 | if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) { |
| 219 | AM.Scale = unsigned(CN->getValue())-1; |
| 220 | |
| 221 | SDOperand MulVal = N.Val->getOperand(0); |
| 222 | SDOperand Reg; |
| 223 | |
| 224 | // Okay, we know that we have a scale by now. However, if the scaled |
| 225 | // value is an add of something and a constant, we can fold the |
| 226 | // constant into the disp field here. |
| 227 | if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() && |
| 228 | isa<ConstantSDNode>(MulVal.Val->getOperand(1))) { |
| 229 | Reg = MulVal.Val->getOperand(0); |
| 230 | ConstantSDNode *AddVal = |
| 231 | cast<ConstantSDNode>(MulVal.Val->getOperand(1)); |
| 232 | AM.Disp += AddVal->getValue() * CN->getValue(); |
| 233 | } else { |
| 234 | Reg = N.Val->getOperand(0); |
| 235 | } |
| 236 | |
| 237 | AM.IndexReg = AM.Base.Reg = Reg; |
| 238 | return false; |
| 239 | } |
| 240 | break; |
| 241 | |
| 242 | case ISD::ADD: { |
| 243 | X86ISelAddressMode Backup = AM; |
| 244 | if (!MatchAddress(N.Val->getOperand(0), AM) && |
| 245 | !MatchAddress(N.Val->getOperand(1), AM)) |
| 246 | return false; |
| 247 | AM = Backup; |
| 248 | if (!MatchAddress(N.Val->getOperand(1), AM) && |
| 249 | !MatchAddress(N.Val->getOperand(0), AM)) |
| 250 | return false; |
| 251 | AM = Backup; |
| 252 | break; |
| 253 | } |
| 254 | } |
| 255 | |
| 256 | // Is the base register already occupied? |
| 257 | if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) { |
| 258 | // If so, check to see if the scale index register is set. |
| 259 | if (AM.IndexReg.Val == 0) { |
| 260 | AM.IndexReg = N; |
| 261 | AM.Scale = 1; |
| 262 | return false; |
| 263 | } |
| 264 | |
| 265 | // Otherwise, we cannot select it. |
| 266 | return true; |
| 267 | } |
| 268 | |
| 269 | // Default, generate it as a register. |
| 270 | AM.BaseType = X86ISelAddressMode::RegBase; |
| 271 | AM.Base.Reg = N; |
| 272 | return false; |
| 273 | } |
| 274 | |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 275 | /// SelectAddr - returns true if it is able pattern match an addressing mode. |
| 276 | /// It returns the operands which make up the maximal addressing mode it can |
| 277 | /// match by reference. |
| 278 | bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 279 | SDOperand &Index, SDOperand &Disp) { |
| 280 | X86ISelAddressMode AM; |
| 281 | if (!MatchAddress(N, AM)) { |
| 282 | if (AM.BaseType == X86ISelAddressMode::RegBase) { |
| 283 | if (AM.Base.Reg.Val) |
| 284 | AM.Base.Reg = Select(AM.Base.Reg); |
| 285 | else |
| 286 | AM.Base.Reg = CurDAG->getRegister(0, MVT::i32); |
| 287 | } |
| 288 | if (AM.IndexReg.Val) |
| 289 | AM.IndexReg = Select(AM.IndexReg); |
| 290 | else |
| 291 | AM.IndexReg = CurDAG->getRegister(0, MVT::i32); |
| 292 | |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 293 | getAddressOperands(AM, Base, Scale, Index, Disp); |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 294 | return true; |
| 295 | } |
| 296 | return false; |
| 297 | } |
| 298 | |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 299 | bool X86DAGToDAGISel::TryFoldLoad(SDOperand N, SDOperand &Base, |
| 300 | SDOperand &Scale, SDOperand &Index, |
| 301 | SDOperand &Disp) { |
| 302 | if (N.getOpcode() == ISD::LOAD && N.hasOneUse() && |
Evan Cheng | 92e2797 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 303 | CodeGenMap.count(N.getValue(1)) == 0) |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 304 | return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp); |
| 305 | return false; |
| 306 | } |
| 307 | |
| 308 | static bool isRegister0(SDOperand Op) { |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 309 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) |
| 310 | return (R->getReg() == 0); |
| 311 | return false; |
| 312 | } |
| 313 | |
| 314 | /// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing |
| 315 | /// mode it matches can be cost effectively emitted as an LEA instruction. |
| 316 | /// For X86, it always is unless it's just a (Reg + const). |
| 317 | bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 318 | SDOperand &Index, SDOperand &Disp) { |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 319 | X86ISelAddressMode AM; |
| 320 | if (!MatchAddress(N, AM)) { |
| 321 | bool SelectBase = false; |
| 322 | bool SelectIndex = false; |
| 323 | bool Check = false; |
| 324 | if (AM.BaseType == X86ISelAddressMode::RegBase) { |
| 325 | if (AM.Base.Reg.Val) { |
| 326 | Check = true; |
| 327 | SelectBase = true; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 328 | } else { |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 329 | AM.Base.Reg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 330 | } |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 331 | } |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 332 | |
| 333 | if (AM.IndexReg.Val) { |
| 334 | SelectIndex = true; |
| 335 | } else { |
| 336 | AM.IndexReg = CurDAG->getRegister(0, MVT::i32); |
| 337 | } |
| 338 | |
| 339 | if (Check) { |
| 340 | unsigned Complexity = 0; |
| 341 | if (AM.Scale > 1) |
| 342 | Complexity++; |
| 343 | if (SelectIndex) |
| 344 | Complexity++; |
| 345 | if (AM.GV) |
| 346 | Complexity++; |
| 347 | else if (AM.Disp > 1) |
| 348 | Complexity++; |
| 349 | if (Complexity <= 1) |
| 350 | return false; |
| 351 | } |
| 352 | |
| 353 | if (SelectBase) |
| 354 | AM.Base.Reg = Select(AM.Base.Reg); |
| 355 | if (SelectIndex) |
| 356 | AM.IndexReg = Select(AM.IndexReg); |
| 357 | |
| 358 | getAddressOperands(AM, Base, Scale, Index, Disp); |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 359 | return true; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 360 | } |
Evan Cheng | 67ed58e | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 361 | return false; |
Evan Cheng | c9fab31 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 362 | } |
| 363 | |
Evan Cheng | 00fcb00 | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 364 | SDOperand X86DAGToDAGISel::Select(SDOperand N) { |
| 365 | SDNode *Node = N.Val; |
| 366 | MVT::ValueType NVT = Node->getValueType(0); |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 367 | unsigned Opc, MOpc; |
| 368 | unsigned Opcode = Node->getOpcode(); |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 369 | |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 370 | if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) |
Evan Cheng | 00fcb00 | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 371 | return N; // Already selected. |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 372 | |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 373 | switch (Opcode) { |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 374 | default: break; |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 375 | case ISD::MULHU: |
| 376 | case ISD::MULHS: { |
| 377 | if (Opcode == ISD::MULHU) |
| 378 | switch (NVT) { |
| 379 | default: assert(0 && "Unsupported VT!"); |
| 380 | case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break; |
| 381 | case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break; |
| 382 | case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break; |
| 383 | } |
| 384 | else |
| 385 | switch (NVT) { |
| 386 | default: assert(0 && "Unsupported VT!"); |
| 387 | case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break; |
| 388 | case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break; |
| 389 | case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break; |
| 390 | } |
| 391 | |
| 392 | unsigned LoReg, HiReg; |
| 393 | switch (NVT) { |
| 394 | default: assert(0 && "Unsupported VT!"); |
| 395 | case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break; |
| 396 | case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break; |
| 397 | case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break; |
| 398 | } |
| 399 | |
| 400 | SDOperand N0 = Node->getOperand(0); |
| 401 | SDOperand N1 = Node->getOperand(1); |
| 402 | |
| 403 | bool foldedLoad = false; |
| 404 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
| 405 | foldedLoad = TryFoldLoad(N1, Tmp0, Tmp1, Tmp2, Tmp3); |
Evan Cheng | 92e2797 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 406 | // MULHU and MULHS are commmutative |
| 407 | if (!foldedLoad) { |
| 408 | foldedLoad = TryFoldLoad(N0, Tmp0, Tmp1, Tmp2, Tmp3); |
| 409 | if (foldedLoad) { |
| 410 | N0 = Node->getOperand(1); |
| 411 | N1 = Node->getOperand(0); |
| 412 | } |
| 413 | } |
| 414 | |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 415 | SDOperand Chain = foldedLoad ? Select(N1.getOperand(0)) |
| 416 | : CurDAG->getEntryNode(); |
| 417 | |
| 418 | SDOperand InFlag; |
| 419 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT), |
| 420 | Select(N0), InFlag); |
| 421 | InFlag = Chain.getValue(1); |
| 422 | |
| 423 | if (foldedLoad) { |
| 424 | Chain = CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1, |
| 425 | Tmp2, Tmp3, Chain, InFlag); |
| 426 | InFlag = Chain.getValue(1); |
| 427 | } else { |
| 428 | InFlag = CurDAG->getTargetNode(Opc, MVT::Flag, Select(N1), InFlag); |
| 429 | } |
| 430 | |
| 431 | SDOperand Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag); |
| 432 | CodeGenMap[N.getValue(0)] = Result; |
Evan Cheng | 92e2797 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 433 | if (foldedLoad) |
| 434 | CodeGenMap[N1.getValue(1)] = Result.getValue(1); |
| 435 | return Result; |
| 436 | } |
| 437 | |
| 438 | case ISD::SDIV: |
| 439 | case ISD::UDIV: |
| 440 | case ISD::SREM: |
| 441 | case ISD::UREM: { |
| 442 | bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM; |
| 443 | bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV; |
| 444 | if (!isSigned) |
| 445 | switch (NVT) { |
| 446 | default: assert(0 && "Unsupported VT!"); |
| 447 | case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break; |
| 448 | case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break; |
| 449 | case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break; |
| 450 | } |
| 451 | else |
| 452 | switch (NVT) { |
| 453 | default: assert(0 && "Unsupported VT!"); |
| 454 | case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break; |
| 455 | case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break; |
| 456 | case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break; |
| 457 | } |
| 458 | |
| 459 | unsigned LoReg, HiReg; |
| 460 | unsigned ClrOpcode, SExtOpcode; |
| 461 | switch (NVT) { |
| 462 | default: assert(0 && "Unsupported VT!"); |
| 463 | case MVT::i8: |
| 464 | LoReg = X86::AL; HiReg = X86::AH; |
| 465 | ClrOpcode = X86::MOV8ri; |
| 466 | SExtOpcode = X86::CBW; |
| 467 | break; |
| 468 | case MVT::i16: |
| 469 | LoReg = X86::AX; HiReg = X86::DX; |
| 470 | ClrOpcode = X86::MOV16ri; |
| 471 | SExtOpcode = X86::CWD; |
| 472 | break; |
| 473 | case MVT::i32: |
| 474 | LoReg = X86::EAX; HiReg = X86::EDX; |
| 475 | ClrOpcode = X86::MOV32ri; |
| 476 | SExtOpcode = X86::CDQ; |
| 477 | break; |
| 478 | } |
| 479 | |
| 480 | SDOperand N0 = Node->getOperand(0); |
| 481 | SDOperand N1 = Node->getOperand(1); |
| 482 | |
| 483 | bool foldedLoad = false; |
| 484 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
| 485 | foldedLoad = TryFoldLoad(N1, Tmp0, Tmp1, Tmp2, Tmp3); |
| 486 | SDOperand Chain = foldedLoad ? Select(N1.getOperand(0)) |
| 487 | : CurDAG->getEntryNode(); |
| 488 | |
| 489 | SDOperand InFlag; |
| 490 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT), |
| 491 | Select(N0), InFlag); |
| 492 | InFlag = Chain.getValue(1); |
| 493 | |
| 494 | if (isSigned) { |
| 495 | // Sign extend the low part into the high part. |
| 496 | InFlag = CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag); |
| 497 | } else { |
| 498 | // Zero out the high part, effectively zero extending the input. |
| 499 | SDOperand ClrNode = |
| 500 | CurDAG->getTargetNode(ClrOpcode, NVT, |
| 501 | CurDAG->getTargetConstant(0, NVT)); |
| 502 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT), |
| 503 | ClrNode, InFlag); |
| 504 | InFlag = Chain.getValue(1); |
| 505 | } |
| 506 | |
| 507 | if (foldedLoad) { |
| 508 | Chain = CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1, |
| 509 | Tmp2, Tmp3, Chain, InFlag); |
| 510 | InFlag = Chain.getValue(1); |
| 511 | } else { |
| 512 | InFlag = CurDAG->getTargetNode(Opc, MVT::Flag, Select(N1), InFlag); |
| 513 | } |
| 514 | |
| 515 | SDOperand Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg, |
| 516 | NVT, InFlag); |
| 517 | CodeGenMap[N.getValue(0)] = Result; |
| 518 | if (foldedLoad) |
| 519 | CodeGenMap[N1.getValue(1)] = Result.getValue(1); |
| 520 | return Result; |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 521 | } |
Evan Cheng | 4eb7af9 | 2005-11-30 02:51:20 +0000 | [diff] [blame] | 522 | |
Evan Cheng | bc7708c | 2005-12-17 02:02:50 +0000 | [diff] [blame] | 523 | case ISD::TRUNCATE: { |
| 524 | unsigned Reg; |
| 525 | MVT::ValueType VT; |
| 526 | switch (Node->getOperand(0).getValueType()) { |
| 527 | default: assert(0 && "Unknown truncate!"); |
| 528 | case MVT::i16: Reg = X86::AX; Opc = X86::MOV16rr; VT = MVT::i16; break; |
| 529 | case MVT::i32: Reg = X86::EAX; Opc = X86::MOV32rr; VT = MVT::i32; break; |
| 530 | } |
| 531 | SDOperand Tmp0 = Select(Node->getOperand(0)); |
| 532 | SDOperand Tmp1 = CurDAG->getTargetNode(Opc, VT, Tmp0); |
| 533 | SDOperand InFlag = SDOperand(0,0); |
| 534 | SDOperand Result = CurDAG->getCopyToReg(CurDAG->getEntryNode(), |
| 535 | Reg, Tmp1, InFlag).getValue(1); |
| 536 | SDOperand Chain = Result.getValue(0); |
| 537 | InFlag = Result.getValue(1); |
| 538 | |
| 539 | switch (NVT) { |
| 540 | default: assert(0 && "Unknown truncate!"); |
| 541 | case MVT::i8: Reg = X86::AL; Opc = X86::MOV8rr; VT = MVT::i8; break; |
| 542 | case MVT::i16: Reg = X86::AX; Opc = X86::MOV16rr; VT = MVT::i16; break; |
| 543 | } |
| 544 | |
| 545 | Result = CurDAG->getCopyFromReg(Chain, |
| 546 | Reg, VT, InFlag); |
Evan Cheng | 10d2790 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 547 | if (N.Val->hasOneUse()) |
| 548 | return CurDAG->SelectNodeTo(N.Val, Opc, VT, Result); |
| 549 | else |
| 550 | return CodeGenMap[N] = CurDAG->getTargetNode(Opc, VT, Result); |
Evan Cheng | bc7708c | 2005-12-17 02:02:50 +0000 | [diff] [blame] | 551 | break; |
| 552 | } |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 553 | } |
| 554 | |
Evan Cheng | 00fcb00 | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 555 | return SelectCode(N); |
Chris Lattner | 655e7df | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 556 | } |
| 557 | |
| 558 | /// createX86ISelDag - This pass converts a legalized DAG into a |
| 559 | /// X86-specific DAG, ready for instruction scheduling. |
| 560 | /// |
| 561 | FunctionPass *llvm::createX86ISelDag(TargetMachine &TM) { |
| 562 | return new X86DAGToDAGISel(TM); |
| 563 | } |