blob: abf6c17845534e778636eb4b003414b3e25cfe92 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===//
Chris Lattner158e1f52006-02-05 05:50:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Sparc implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SparcInstrInfo.h"
15#include "Sparc.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000016#include "SparcMachineFunctionInfo.h"
17#include "SparcSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +000022#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner840c7002009-09-15 17:46:24 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwin56d06592009-07-11 20:10:48 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000026
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000027#define GET_INSTRINFO_CTOR_DTOR
Evan Cheng1e210d02011-06-28 20:07:07 +000028#include "SparcGenInstrInfo.inc"
29
Chris Lattner158e1f52006-02-05 05:50:24 +000030using namespace llvm;
31
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000032
33// Pin the vtable to this file.
34void SparcInstrInfo::anchor() {}
35
Chris Lattner158e1f52006-02-05 05:50:24 +000036SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST)
Evan Cheng703a0fb2011-07-01 17:57:27 +000037 : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
Bill Wendling6235c062013-06-07 20:35:25 +000038 RI(ST), Subtarget(ST) {
Chris Lattner158e1f52006-02-05 05:50:24 +000039}
40
Chris Lattner158e1f52006-02-05 05:50:24 +000041/// isLoadFromStackSlot - If the specified machine instruction is a direct
42/// load from a stack slot, return the virtual or physical register number of
43/// the destination along with the FrameIndex of the loaded stack slot. If
44/// not, return 0. This predicate must return 0 if the instruction has
45/// any side effects other than loading from the stack slot.
Dan Gohman0b273252008-11-18 19:49:32 +000046unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner158e1f52006-02-05 05:50:24 +000047 int &FrameIndex) const {
48 if (MI->getOpcode() == SP::LDri ||
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +000049 MI->getOpcode() == SP::LDXri ||
Chris Lattner158e1f52006-02-05 05:50:24 +000050 MI->getOpcode() == SP::LDFri ||
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +000051 MI->getOpcode() == SP::LDDFri ||
52 MI->getOpcode() == SP::LDQFri) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +000053 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +000054 MI->getOperand(2).getImm() == 0) {
Chris Lattnera5bb3702007-12-30 23:10:15 +000055 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +000056 return MI->getOperand(0).getReg();
57 }
58 }
59 return 0;
60}
61
62/// isStoreToStackSlot - If the specified machine instruction is a direct
63/// store to a stack slot, return the virtual or physical register number of
64/// the source reg along with the FrameIndex of the loaded stack slot. If
65/// not, return 0. This predicate must return 0 if the instruction has
66/// any side effects other than storing to the stack slot.
Dan Gohman0b273252008-11-18 19:49:32 +000067unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner158e1f52006-02-05 05:50:24 +000068 int &FrameIndex) const {
69 if (MI->getOpcode() == SP::STri ||
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +000070 MI->getOpcode() == SP::STXri ||
Chris Lattner158e1f52006-02-05 05:50:24 +000071 MI->getOpcode() == SP::STFri ||
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +000072 MI->getOpcode() == SP::STDFri ||
73 MI->getOpcode() == SP::STQFri) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +000074 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +000075 MI->getOperand(1).getImm() == 0) {
Chris Lattnera5bb3702007-12-30 23:10:15 +000076 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +000077 return MI->getOperand(2).getReg();
78 }
79 }
80 return 0;
81}
Chris Lattnerb7267bd2006-10-24 16:39:19 +000082
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +000083static bool IsIntegerCC(unsigned CC)
84{
85 return (CC <= SPCC::ICC_VC);
86}
87
88
89static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC)
90{
91 switch(CC) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000092 case SPCC::ICC_A: return SPCC::ICC_N;
93 case SPCC::ICC_N: return SPCC::ICC_A;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +000094 case SPCC::ICC_NE: return SPCC::ICC_E;
95 case SPCC::ICC_E: return SPCC::ICC_NE;
96 case SPCC::ICC_G: return SPCC::ICC_LE;
97 case SPCC::ICC_LE: return SPCC::ICC_G;
98 case SPCC::ICC_GE: return SPCC::ICC_L;
99 case SPCC::ICC_L: return SPCC::ICC_GE;
100 case SPCC::ICC_GU: return SPCC::ICC_LEU;
101 case SPCC::ICC_LEU: return SPCC::ICC_GU;
102 case SPCC::ICC_CC: return SPCC::ICC_CS;
103 case SPCC::ICC_CS: return SPCC::ICC_CC;
104 case SPCC::ICC_POS: return SPCC::ICC_NEG;
105 case SPCC::ICC_NEG: return SPCC::ICC_POS;
106 case SPCC::ICC_VC: return SPCC::ICC_VS;
107 case SPCC::ICC_VS: return SPCC::ICC_VC;
108
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000109 case SPCC::FCC_A: return SPCC::FCC_N;
110 case SPCC::FCC_N: return SPCC::FCC_A;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000111 case SPCC::FCC_U: return SPCC::FCC_O;
112 case SPCC::FCC_O: return SPCC::FCC_U;
Venkatraman Govindaraju84f15232013-10-04 23:54:30 +0000113 case SPCC::FCC_G: return SPCC::FCC_ULE;
114 case SPCC::FCC_LE: return SPCC::FCC_UG;
115 case SPCC::FCC_UG: return SPCC::FCC_LE;
116 case SPCC::FCC_ULE: return SPCC::FCC_G;
117 case SPCC::FCC_L: return SPCC::FCC_UGE;
118 case SPCC::FCC_GE: return SPCC::FCC_UL;
119 case SPCC::FCC_UL: return SPCC::FCC_GE;
120 case SPCC::FCC_UGE: return SPCC::FCC_L;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000121 case SPCC::FCC_LG: return SPCC::FCC_UE;
122 case SPCC::FCC_UE: return SPCC::FCC_LG;
123 case SPCC::FCC_NE: return SPCC::FCC_E;
124 case SPCC::FCC_E: return SPCC::FCC_NE;
125 }
Benjamin Kramer233149c2012-01-10 20:47:20 +0000126 llvm_unreachable("Invalid cond code");
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000127}
128
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000129bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
130 MachineBasicBlock *&TBB,
131 MachineBasicBlock *&FBB,
132 SmallVectorImpl<MachineOperand> &Cond,
133 bool AllowModify) const
134{
135
136 MachineBasicBlock::iterator I = MBB.end();
137 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
138 while (I != MBB.begin()) {
139 --I;
140
141 if (I->isDebugValue())
142 continue;
143
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000144 // When we see a non-terminator, we are done.
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000145 if (!isUnpredicatedTerminator(I))
146 break;
147
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000148 // Terminator is not a branch.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000149 if (!I->isBranch())
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000150 return true;
151
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000152 // Handle Unconditional branches.
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000153 if (I->getOpcode() == SP::BA) {
154 UnCondBrIter = I;
155
156 if (!AllowModify) {
157 TBB = I->getOperand(0).getMBB();
158 continue;
159 }
160
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000161 while (std::next(I) != MBB.end())
162 std::next(I)->eraseFromParent();
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000163
164 Cond.clear();
165 FBB = 0;
166
167 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
168 TBB = 0;
169 I->eraseFromParent();
170 I = MBB.end();
171 UnCondBrIter = MBB.end();
172 continue;
173 }
174
175 TBB = I->getOperand(0).getMBB();
176 continue;
177 }
178
179 unsigned Opcode = I->getOpcode();
180 if (Opcode != SP::BCOND && Opcode != SP::FBCOND)
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000181 return true; // Unknown Opcode.
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000182
183 SPCC::CondCodes BranchCode = (SPCC::CondCodes)I->getOperand(1).getImm();
184
185 if (Cond.empty()) {
186 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
187 if (AllowModify && UnCondBrIter != MBB.end() &&
188 MBB.isLayoutSuccessor(TargetBB)) {
189
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000190 // Transform the code
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000191 //
192 // brCC L1
193 // ba L2
194 // L1:
195 // ..
196 // L2:
197 //
198 // into
199 //
200 // brnCC L2
201 // L1:
202 // ...
203 // L2:
204 //
205 BranchCode = GetOppositeBranchCondition(BranchCode);
206 MachineBasicBlock::iterator OldInst = I;
207 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(Opcode))
208 .addMBB(UnCondBrIter->getOperand(0).getMBB()).addImm(BranchCode);
209 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(SP::BA))
210 .addMBB(TargetBB);
Venkatraman Govindaraju6dae6042011-12-03 21:24:48 +0000211
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000212 OldInst->eraseFromParent();
213 UnCondBrIter->eraseFromParent();
214
215 UnCondBrIter = MBB.end();
216 I = MBB.end();
217 continue;
218 }
219 FBB = TBB;
220 TBB = I->getOperand(0).getMBB();
221 Cond.push_back(MachineOperand::CreateImm(BranchCode));
222 continue;
223 }
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000224 // FIXME: Handle subsequent conditional branches.
225 // For now, we can't handle multiple conditional branches.
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000226 return true;
227 }
228 return false;
229}
230
Evan Chenge20dd922007-05-18 00:18:17 +0000231unsigned
232SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
233 MachineBasicBlock *FBB,
Stuart Hastings0125b642010-06-17 22:43:56 +0000234 const SmallVectorImpl<MachineOperand> &Cond,
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000235 DebugLoc DL) const {
236 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
237 assert((Cond.size() == 1 || Cond.size() == 0) &&
238 "Sparc branch conditions should have one component!");
239
240 if (Cond.empty()) {
241 assert(!FBB && "Unconditional branch with multiple successors!");
242 BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB);
243 return 1;
244 }
245
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000246 // Conditional branch
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000247 unsigned CC = Cond[0].getImm();
248
249 if (IsIntegerCC(CC))
250 BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC);
251 else
252 BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC);
253 if (!FBB)
254 return 1;
255
256 BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB);
257 return 2;
258}
259
260unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const
261{
262 MachineBasicBlock::iterator I = MBB.end();
263 unsigned Count = 0;
264 while (I != MBB.begin()) {
265 --I;
266
267 if (I->isDebugValue())
268 continue;
269
270 if (I->getOpcode() != SP::BA
271 && I->getOpcode() != SP::BCOND
272 && I->getOpcode() != SP::FBCOND)
273 break; // Not a branch
274
275 I->eraseFromParent();
276 I = MBB.end();
277 ++Count;
278 }
279 return Count;
Rafael Espindolaed328832006-10-24 17:07:11 +0000280}
Owen Anderson7a73ae92007-12-31 06:32:00 +0000281
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000282void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
283 MachineBasicBlock::iterator I, DebugLoc DL,
284 unsigned DestReg, unsigned SrcReg,
285 bool KillSrc) const {
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000286 unsigned numSubRegs = 0;
287 unsigned movOpc = 0;
288 const unsigned *subRegIdx = 0;
289
290 const unsigned DFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd };
291 const unsigned QFP_DFP_SubRegsIdx[] = { SP::sub_even64, SP::sub_odd64 };
292 const unsigned QFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd,
293 SP::sub_odd64_then_sub_even,
294 SP::sub_odd64_then_sub_odd };
295
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000296 if (SP::IntRegsRegClass.contains(DestReg, SrcReg))
297 BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0)
298 .addReg(SrcReg, getKillRegState(KillSrc));
299 else if (SP::FPRegsRegClass.contains(DestReg, SrcReg))
300 BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg)
301 .addReg(SrcReg, getKillRegState(KillSrc));
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000302 else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) {
303 if (Subtarget.isV9()) {
304 BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg)
305 .addReg(SrcReg, getKillRegState(KillSrc));
306 } else {
307 // Use two FMOVS instructions.
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000308 subRegIdx = DFP_FP_SubRegsIdx;
309 numSubRegs = 2;
310 movOpc = SP::FMOVS;
311 }
312 } else if (SP::QFPRegsRegClass.contains(DestReg, SrcReg)) {
313 if (Subtarget.isV9()) {
314 if (Subtarget.hasHardQuad()) {
315 BuildMI(MBB, I, DL, get(SP::FMOVQ), DestReg)
316 .addReg(SrcReg, getKillRegState(KillSrc));
317 } else {
318 // Use two FMOVD instructions.
319 subRegIdx = QFP_DFP_SubRegsIdx;
320 numSubRegs = 2;
321 movOpc = SP::FMOVD;
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000322 }
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000323 } else {
324 // Use four FMOVS instructions.
325 subRegIdx = QFP_FP_SubRegsIdx;
326 numSubRegs = 4;
327 movOpc = SP::FMOVS;
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000328 }
329 } else
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000330 llvm_unreachable("Impossible reg-to-reg copy");
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000331
332 if (numSubRegs == 0 || subRegIdx == 0 || movOpc == 0)
333 return;
334
335 const TargetRegisterInfo *TRI = &getRegisterInfo();
336 MachineInstr *MovMI = 0;
337
338 for (unsigned i = 0; i != numSubRegs; ++i) {
339 unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]);
340 unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]);
341 assert(Dst && Src && "Bad sub-register");
342
343 MovMI = BuildMI(MBB, I, DL, get(movOpc), Dst).addReg(Src);
344 }
345 // Add implicit super-register defs and kills to the last MovMI.
346 MovMI->addRegisterDefined(DestReg, TRI);
347 if (KillSrc)
348 MovMI->addRegisterKilled(SrcReg, TRI);
Owen Anderson7a73ae92007-12-31 06:32:00 +0000349}
Owen Andersoneee14602008-01-01 21:11:32 +0000350
351void SparcInstrInfo::
352storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
353 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000354 const TargetRegisterClass *RC,
355 const TargetRegisterInfo *TRI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000356 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000357 if (I != MBB.end()) DL = I->getDebugLoc();
358
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000359 MachineFunction *MF = MBB.getParent();
360 const MachineFrameInfo &MFI = *MF->getFrameInfo();
361 MachineMemOperand *MMO =
362 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
363 MachineMemOperand::MOStore,
364 MFI.getObjectSize(FI),
365 MFI.getObjectAlignment(FI));
366
Owen Andersoneee14602008-01-01 21:11:32 +0000367 // On the order of operands here: think "[FrameIdx + 0] = SrcReg".
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000368 if (RC == &SP::I64RegsRegClass)
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000369 BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000370 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000371 else if (RC == &SP::IntRegsRegClass)
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000372 BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000373 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topperabadc662012-04-20 06:31:50 +0000374 else if (RC == &SP::FPRegsRegClass)
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000375 BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000376 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000377 else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000378 BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000379 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000380 else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
381 // Use STQFri irrespective of its legality. If STQ is not legal, it will be
382 // lowered into two STDs in eliminateFrameIndex.
383 BuildMI(MBB, I, DL, get(SP::STQFri)).addFrameIndex(FI).addImm(0)
384 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Owen Andersoneee14602008-01-01 21:11:32 +0000385 else
Torok Edwinfbcc6632009-07-14 16:55:14 +0000386 llvm_unreachable("Can't store this register to stack slot");
Owen Andersoneee14602008-01-01 21:11:32 +0000387}
388
Owen Andersoneee14602008-01-01 21:11:32 +0000389void SparcInstrInfo::
390loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
391 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000392 const TargetRegisterClass *RC,
393 const TargetRegisterInfo *TRI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000394 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000395 if (I != MBB.end()) DL = I->getDebugLoc();
396
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000397 MachineFunction *MF = MBB.getParent();
398 const MachineFrameInfo &MFI = *MF->getFrameInfo();
399 MachineMemOperand *MMO =
400 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
401 MachineMemOperand::MOLoad,
402 MFI.getObjectSize(FI),
403 MFI.getObjectAlignment(FI));
404
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000405 if (RC == &SP::I64RegsRegClass)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000406 BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0)
407 .addMemOperand(MMO);
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000408 else if (RC == &SP::IntRegsRegClass)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000409 BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0)
410 .addMemOperand(MMO);
Craig Topperabadc662012-04-20 06:31:50 +0000411 else if (RC == &SP::FPRegsRegClass)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000412 BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0)
413 .addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000414 else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000415 BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0)
416 .addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000417 else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
418 // Use LDQFri irrespective of its legality. If LDQ is not legal, it will be
419 // lowered into two LDDs in eliminateFrameIndex.
420 BuildMI(MBB, I, DL, get(SP::LDQFri), DestReg).addFrameIndex(FI).addImm(0)
421 .addMemOperand(MMO);
Owen Andersoneee14602008-01-01 21:11:32 +0000422 else
Torok Edwinfbcc6632009-07-14 16:55:14 +0000423 llvm_unreachable("Can't load this register from stack slot");
Owen Andersoneee14602008-01-01 21:11:32 +0000424}
425
Chris Lattner840c7002009-09-15 17:46:24 +0000426unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const
427{
428 SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>();
429 unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg();
430 if (GlobalBaseReg != 0)
431 return GlobalBaseReg;
432
433 // Insert the set of GlobalBaseReg into the first MBB of the function
434 MachineBasicBlock &FirstMBB = MF->front();
435 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
436 MachineRegisterInfo &RegInfo = MF->getRegInfo();
437
Venkatraman Govindaraju50f32d92014-01-29 03:35:08 +0000438 const TargetRegisterClass *PtrRC =
439 Subtarget.is64Bit() ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
440 GlobalBaseReg = RegInfo.createVirtualRegister(PtrRC);
Chris Lattner840c7002009-09-15 17:46:24 +0000441
Chris Lattner6f306d72010-04-02 20:16:16 +0000442 DebugLoc dl;
Chris Lattner840c7002009-09-15 17:46:24 +0000443
444 BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg);
445 SparcFI->setGlobalBaseReg(GlobalBaseReg);
446 return GlobalBaseReg;
447}