blob: c4a06ef2230ae88510bffb2f5b72c35218356a94 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
54#include "SIMachineFunctionInfo.h"
Matt Arsenault3f981402014-09-15 15:41:53 +000055#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000056#include "llvm/CodeGen/MachineFunction.h"
57#include "llvm/CodeGen/MachineFunctionPass.h"
58#include "llvm/CodeGen/MachineInstrBuilder.h"
59#include "llvm/CodeGen/MachineRegisterInfo.h"
Michel Danzer9e61c4b2014-02-27 01:47:09 +000060#include "llvm/IR/Constants.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000061
62using namespace llvm;
63
Matt Arsenault55d49cf2016-02-12 02:16:10 +000064#define DEBUG_TYPE "si-lower-control-flow"
65
Tom Stellard75aadc22012-12-11 21:25:42 +000066namespace {
67
Matt Arsenault55d49cf2016-02-12 02:16:10 +000068class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000069private:
Tom Stellarde7b907d2012-12-19 22:10:33 +000070 static const unsigned SkipThreshold = 12;
71
Tom Stellard1bd80722014-04-30 15:31:33 +000072 const SIRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000073 const SIInstrInfo *TII;
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Tom Stellardbe8ebee2013-01-18 21:15:50 +000075 bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
76
77 void Skip(MachineInstr &From, MachineOperand &To);
78 void SkipIfDead(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000079
Tom Stellardf8794352012-12-19 22:10:31 +000080 void If(MachineInstr &MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000081 void Else(MachineInstr &MI, bool ExecModified);
Tom Stellardf8794352012-12-19 22:10:31 +000082 void Break(MachineInstr &MI);
83 void IfBreak(MachineInstr &MI);
84 void ElseBreak(MachineInstr &MI);
85 void Loop(MachineInstr &MI);
86 void EndCf(MachineInstr &MI);
Tom Stellard75aadc22012-12-11 21:25:42 +000087
Tom Stellardbe8ebee2013-01-18 21:15:50 +000088 void Kill(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000089 void Branch(MachineInstr &MI);
90
Tom Stellard8b0182a2015-04-23 20:32:01 +000091 void LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
92 void computeIndirectRegAndOffset(unsigned VecReg, unsigned &Reg, int &Offset);
Christian Konig2989ffc2013-03-18 11:34:16 +000093 void IndirectSrc(MachineInstr &MI);
94 void IndirectDst(MachineInstr &MI);
95
Tom Stellard75aadc22012-12-11 21:25:42 +000096public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000097 static char ID;
98
99 SILowerControlFlow() :
Craig Topper062a2ba2014-04-25 05:30:21 +0000100 MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
Tom Stellard75aadc22012-12-11 21:25:42 +0000101
Craig Topper5656db42014-04-29 07:57:24 +0000102 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
Craig Topper5656db42014-04-29 07:57:24 +0000104 const char *getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000105 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000106 }
107
Matt Arsenault0cb85172015-09-25 17:21:28 +0000108 void getAnalysisUsage(AnalysisUsage &AU) const override {
109 AU.setPreservesCFG();
110 MachineFunctionPass::getAnalysisUsage(AU);
111 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000112};
113
114} // End anonymous namespace
115
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000116char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000117
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000118INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
119 "SI lower control flow", false, false)
120
121char &llvm::SILowerControlFlowPassID = SILowerControlFlow::ID;
122
123
124FunctionPass *llvm::createSILowerControlFlowPass() {
125 return new SILowerControlFlow();
Tom Stellard75aadc22012-12-11 21:25:42 +0000126}
127
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000128bool SILowerControlFlow::shouldSkip(MachineBasicBlock *From,
129 MachineBasicBlock *To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000130
Tom Stellarde7b907d2012-12-19 22:10:33 +0000131 unsigned NumInstr = 0;
132
Tom Stellard92339e82016-03-21 18:56:58 +0000133 for (MachineFunction::iterator MBBI = MachineFunction::iterator(From),
134 ToI = MachineFunction::iterator(To); MBBI != ToI; ++MBBI) {
Tom Stellarde7b907d2012-12-19 22:10:33 +0000135
Tom Stellard92339e82016-03-21 18:56:58 +0000136 MachineBasicBlock &MBB = *MBBI;
137
138 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000139 NumInstr < SkipThreshold && I != E; ++I) {
140
Nicolai Haehnlefa771812016-03-18 20:32:04 +0000141 if (I->isBundle() || !I->isBundled()) {
Nicolai Haehnleef160de2016-03-16 20:14:33 +0000142 // When a uniform loop is inside non-uniform control flow, the branch
143 // leaving the loop might be an S_CBRANCH_VCCNZ, which is never taken
144 // when EXEC = 0. We should skip the loop lest it becomes infinite.
145 if (I->getOpcode() == AMDGPU::S_CBRANCH_VCCNZ)
146 return true;
147
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000148 if (++NumInstr >= SkipThreshold)
149 return true;
Nicolai Haehnlefa771812016-03-18 20:32:04 +0000150 }
Tom Stellarde7b907d2012-12-19 22:10:33 +0000151 }
152 }
153
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000154 return false;
155}
156
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000157void SILowerControlFlow::Skip(MachineInstr &From, MachineOperand &To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000158
159 if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
Tom Stellarde7b907d2012-12-19 22:10:33 +0000160 return;
161
162 DebugLoc DL = From.getDebugLoc();
163 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000164 .addOperand(To);
Tom Stellarde7b907d2012-12-19 22:10:33 +0000165}
166
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000167void SILowerControlFlow::SkipIfDead(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000168
169 MachineBasicBlock &MBB = *MI.getParent();
170 DebugLoc DL = MI.getDebugLoc();
171
Matt Arsenault762af962014-07-13 03:06:39 +0000172 if (MBB.getParent()->getInfo<SIMachineFunctionInfo>()->getShaderType() !=
Michel Danzer6f273c52014-02-27 01:47:02 +0000173 ShaderType::PIXEL ||
174 !shouldSkip(&MBB, &MBB.getParent()->back()))
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000175 return;
176
177 MachineBasicBlock::iterator Insert = &MI;
178 ++Insert;
179
180 // If the exec mask is non-zero, skip the next two instructions
181 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000182 .addImm(3);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000183
184 // Exec mask is zero: Export to NULL target...
185 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
186 .addImm(0)
187 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
188 .addImm(0)
189 .addImm(1)
190 .addImm(1)
Christian Konigc756cb992013-02-16 11:28:22 +0000191 .addReg(AMDGPU::VGPR0)
192 .addReg(AMDGPU::VGPR0)
193 .addReg(AMDGPU::VGPR0)
194 .addReg(AMDGPU::VGPR0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000195
196 // ... and terminate wavefront
197 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
198}
199
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000200void SILowerControlFlow::If(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000201 MachineBasicBlock &MBB = *MI.getParent();
202 DebugLoc DL = MI.getDebugLoc();
203 unsigned Reg = MI.getOperand(0).getReg();
204 unsigned Vcc = MI.getOperand(1).getReg();
205
206 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
207 .addReg(Vcc);
208
209 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
210 .addReg(AMDGPU::EXEC)
211 .addReg(Reg);
212
Tom Stellarde7b907d2012-12-19 22:10:33 +0000213 Skip(MI, MI.getOperand(2));
214
Tom Stellardf8794352012-12-19 22:10:31 +0000215 MI.eraseFromParent();
216}
217
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000218void SILowerControlFlow::Else(MachineInstr &MI, bool ExecModified) {
Tom Stellardf8794352012-12-19 22:10:31 +0000219 MachineBasicBlock &MBB = *MI.getParent();
220 DebugLoc DL = MI.getDebugLoc();
221 unsigned Dst = MI.getOperand(0).getReg();
222 unsigned Src = MI.getOperand(1).getReg();
223
Christian Konig6a9d3902013-03-26 14:03:44 +0000224 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
225 TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
Tom Stellardf8794352012-12-19 22:10:31 +0000226 .addReg(Src); // Saved EXEC
227
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000228 if (ExecModified) {
229 // Adjust the saved exec to account for the modifications during the flow
230 // block that contains the ELSE. This can happen when WQM mode is switched
231 // off.
232 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
233 .addReg(AMDGPU::EXEC)
234 .addReg(Dst);
235 }
236
Tom Stellardf8794352012-12-19 22:10:31 +0000237 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
238 .addReg(AMDGPU::EXEC)
239 .addReg(Dst);
240
Tom Stellarde7b907d2012-12-19 22:10:33 +0000241 Skip(MI, MI.getOperand(2));
242
Tom Stellardf8794352012-12-19 22:10:31 +0000243 MI.eraseFromParent();
244}
245
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000246void SILowerControlFlow::Break(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000247 MachineBasicBlock &MBB = *MI.getParent();
248 DebugLoc DL = MI.getDebugLoc();
249
250 unsigned Dst = MI.getOperand(0).getReg();
251 unsigned Src = MI.getOperand(1).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000252
Tom Stellardf8794352012-12-19 22:10:31 +0000253 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
254 .addReg(AMDGPU::EXEC)
255 .addReg(Src);
256
257 MI.eraseFromParent();
258}
259
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000260void SILowerControlFlow::IfBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000261 MachineBasicBlock &MBB = *MI.getParent();
262 DebugLoc DL = MI.getDebugLoc();
263
264 unsigned Dst = MI.getOperand(0).getReg();
265 unsigned Vcc = MI.getOperand(1).getReg();
266 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000267
Tom Stellardf8794352012-12-19 22:10:31 +0000268 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
269 .addReg(Vcc)
270 .addReg(Src);
271
272 MI.eraseFromParent();
273}
274
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000275void SILowerControlFlow::ElseBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000276 MachineBasicBlock &MBB = *MI.getParent();
277 DebugLoc DL = MI.getDebugLoc();
278
279 unsigned Dst = MI.getOperand(0).getReg();
280 unsigned Saved = MI.getOperand(1).getReg();
281 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000282
Tom Stellardf8794352012-12-19 22:10:31 +0000283 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
284 .addReg(Saved)
285 .addReg(Src);
286
287 MI.eraseFromParent();
288}
289
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000290void SILowerControlFlow::Loop(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000291 MachineBasicBlock &MBB = *MI.getParent();
292 DebugLoc DL = MI.getDebugLoc();
293 unsigned Src = MI.getOperand(0).getReg();
294
295 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
296 .addReg(AMDGPU::EXEC)
297 .addReg(Src);
298
299 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000300 .addOperand(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000301
302 MI.eraseFromParent();
303}
304
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000305void SILowerControlFlow::EndCf(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000306 MachineBasicBlock &MBB = *MI.getParent();
307 DebugLoc DL = MI.getDebugLoc();
308 unsigned Reg = MI.getOperand(0).getReg();
309
310 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
311 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
312 .addReg(AMDGPU::EXEC)
313 .addReg(Reg);
314
315 MI.eraseFromParent();
316}
317
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000318void SILowerControlFlow::Branch(MachineInstr &MI) {
Matt Arsenault71b71d22014-02-11 21:12:38 +0000319 if (MI.getOperand(0).getMBB() == MI.getParent()->getNextNode())
320 MI.eraseFromParent();
321
322 // If these aren't equal, this is probably an infinite loop.
Tom Stellarde7b907d2012-12-19 22:10:33 +0000323}
324
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000325void SILowerControlFlow::Kill(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000326 MachineBasicBlock &MBB = *MI.getParent();
327 DebugLoc DL = MI.getDebugLoc();
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000328 const MachineOperand &Op = MI.getOperand(0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000329
Matt Arsenault762af962014-07-13 03:06:39 +0000330#ifndef NDEBUG
331 const SIMachineFunctionInfo *MFI
332 = MBB.getParent()->getInfo<SIMachineFunctionInfo>();
333 // Kill is only allowed in pixel / geometry shaders.
334 assert(MFI->getShaderType() == ShaderType::PIXEL ||
335 MFI->getShaderType() == ShaderType::GEOMETRY);
336#endif
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000337
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000338 // Clear this thread from the exec mask if the operand is negative
Tom Stellardfb77f002015-01-13 22:59:41 +0000339 if ((Op.isImm())) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000340 // Constant operand: Set exec mask to 0 or do nothing
Tom Stellardfb77f002015-01-13 22:59:41 +0000341 if (Op.getImm() & 0x80000000) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000342 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
343 .addImm(0);
344 }
345 } else {
Matt Arsenault46359152015-08-08 00:41:48 +0000346 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32))
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000347 .addImm(0)
348 .addOperand(Op);
349 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000350
351 MI.eraseFromParent();
352}
353
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000354void SILowerControlFlow::LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000355
356 MachineBasicBlock &MBB = *MI.getParent();
357 DebugLoc DL = MI.getDebugLoc();
358 MachineBasicBlock::iterator I = MI;
359
360 unsigned Save = MI.getOperand(1).getReg();
361 unsigned Idx = MI.getOperand(3).getReg();
362
363 if (AMDGPU::SReg_32RegClass.contains(Idx)) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000364 if (Offset) {
365 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
366 .addReg(Idx)
367 .addImm(Offset);
368 } else {
369 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
370 .addReg(Idx);
371 }
Christian Konig2989ffc2013-03-18 11:34:16 +0000372 MBB.insert(I, MovRel);
Tom Stellard89422762014-06-17 16:53:04 +0000373 } else {
374
375 assert(AMDGPU::SReg_64RegClass.contains(Save));
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000376 assert(AMDGPU::VGPR_32RegClass.contains(Idx));
Tom Stellard89422762014-06-17 16:53:04 +0000377
378 // Save the EXEC mask
379 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save)
380 .addReg(AMDGPU::EXEC);
381
382 // Read the next variant into VCC (lower 32 bits) <- also loop target
383 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32),
384 AMDGPU::VCC_LO)
385 .addReg(Idx);
386
387 // Move index from VCC into M0
388 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
389 .addReg(AMDGPU::VCC_LO);
390
391 // Compare the just read M0 value to all possible Idx values
Matt Arsenault46359152015-08-08 00:41:48 +0000392 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32))
393 .addReg(AMDGPU::M0)
394 .addReg(Idx);
Tom Stellard89422762014-06-17 16:53:04 +0000395
396 // Update EXEC, save the original EXEC value to VCC
397 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
398 .addReg(AMDGPU::VCC);
399
Tom Stellard8b0182a2015-04-23 20:32:01 +0000400 if (Offset) {
401 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
402 .addReg(AMDGPU::M0)
403 .addImm(Offset);
404 }
Tom Stellard89422762014-06-17 16:53:04 +0000405 // Do the actual move
406 MBB.insert(I, MovRel);
407
408 // Update EXEC, switch all done bits to 0 and all todo bits to 1
409 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
410 .addReg(AMDGPU::EXEC)
411 .addReg(AMDGPU::VCC);
412
413 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
414 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000415 .addImm(-7);
Tom Stellard89422762014-06-17 16:53:04 +0000416
417 // Restore EXEC
418 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
419 .addReg(Save);
420
Christian Konig2989ffc2013-03-18 11:34:16 +0000421 }
Christian Konig2989ffc2013-03-18 11:34:16 +0000422 MI.eraseFromParent();
423}
424
Tom Stellard8b0182a2015-04-23 20:32:01 +0000425/// \param @VecReg The register which holds element zero of the vector
426/// being addressed into.
427/// \param[out] @Reg The base register to use in the indirect addressing instruction.
428/// \param[in,out] @Offset As an input, this is the constant offset part of the
429// indirect Index. e.g. v0 = v[VecReg + Offset]
430// As an output, this is a constant value that needs
431// to be added to the value stored in M0.
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000432void SILowerControlFlow::computeIndirectRegAndOffset(unsigned VecReg,
433 unsigned &Reg,
434 int &Offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000435 unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
436 if (!SubReg)
437 SubReg = VecReg;
438
439 const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
440 int RegIdx = TRI->getHWRegIndex(SubReg) + Offset;
441
442 if (RegIdx < 0) {
443 Offset = RegIdx;
444 RegIdx = 0;
445 } else {
446 Offset = 0;
447 }
448
449 Reg = RC->getRegister(RegIdx);
450}
451
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000452void SILowerControlFlow::IndirectSrc(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000453
454 MachineBasicBlock &MBB = *MI.getParent();
455 DebugLoc DL = MI.getDebugLoc();
456
457 unsigned Dst = MI.getOperand(0).getReg();
458 unsigned Vec = MI.getOperand(2).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000459 int Off = MI.getOperand(4).getImm();
460 unsigned Reg;
461
462 computeIndirectRegAndOffset(Vec, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000463
Tom Stellard81d871d2013-11-13 23:36:50 +0000464 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000465 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Tom Stellard8b0182a2015-04-23 20:32:01 +0000466 .addReg(Reg)
Christian Konig2989ffc2013-03-18 11:34:16 +0000467 .addReg(Vec, RegState::Implicit);
468
Tom Stellard8b0182a2015-04-23 20:32:01 +0000469 LoadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000470}
471
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000472void SILowerControlFlow::IndirectDst(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000473
474 MachineBasicBlock &MBB = *MI.getParent();
475 DebugLoc DL = MI.getDebugLoc();
476
477 unsigned Dst = MI.getOperand(0).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000478 int Off = MI.getOperand(4).getImm();
Christian Konig2989ffc2013-03-18 11:34:16 +0000479 unsigned Val = MI.getOperand(5).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000480 unsigned Reg;
481
482 computeIndirectRegAndOffset(Dst, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000483
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000484 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000485 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
Tom Stellard8b0182a2015-04-23 20:32:01 +0000486 .addReg(Reg, RegState::Define)
Christian Konig2989ffc2013-03-18 11:34:16 +0000487 .addReg(Val)
Christian Konig2989ffc2013-03-18 11:34:16 +0000488 .addReg(Dst, RegState::Implicit);
489
Tom Stellard8b0182a2015-04-23 20:32:01 +0000490 LoadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000491}
492
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000493bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000494 TII = static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
495 TRI =
496 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Tom Stellardd50bb3c2013-09-05 18:37:52 +0000497 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000498
499 bool HaveKill = false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000500 bool NeedFlat = false;
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000501 unsigned Depth = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000502
Tom Stellardf8794352012-12-19 22:10:31 +0000503 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
504 BI != BE; ++BI) {
505
Marek Olsaked2213e2016-03-14 15:57:14 +0000506 MachineBasicBlock *EmptyMBBAtEnd = NULL;
Tom Stellardf8794352012-12-19 22:10:31 +0000507 MachineBasicBlock &MBB = *BI;
Tim Northover24f46612014-03-28 13:52:56 +0000508 MachineBasicBlock::iterator I, Next;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000509 bool ExecModified = false;
510
Tim Northover24f46612014-03-28 13:52:56 +0000511 for (I = MBB.begin(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000512 Next = std::next(I);
Tim Northover24f46612014-03-28 13:52:56 +0000513
Tom Stellard75aadc22012-12-11 21:25:42 +0000514 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000515
Matt Arsenault3f981402014-09-15 15:41:53 +0000516 // Flat uses m0 in case it needs to access LDS.
Matt Arsenault3add6432015-10-20 04:35:43 +0000517 if (TII->isFLAT(MI))
Matt Arsenault3f981402014-09-15 15:41:53 +0000518 NeedFlat = true;
Matt Arsenault3f981402014-09-15 15:41:53 +0000519
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000520 for (const auto &Def : I->defs()) {
521 if (Def.isReg() && Def.isDef() && Def.getReg() == AMDGPU::EXEC) {
522 ExecModified = true;
523 break;
524 }
525 }
526
Tom Stellard75aadc22012-12-11 21:25:42 +0000527 switch (MI.getOpcode()) {
528 default: break;
Tom Stellardf8794352012-12-19 22:10:31 +0000529 case AMDGPU::SI_IF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000530 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000531 If(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000532 break;
533
Tom Stellardf8794352012-12-19 22:10:31 +0000534 case AMDGPU::SI_ELSE:
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000535 Else(MI, ExecModified);
Tom Stellard75aadc22012-12-11 21:25:42 +0000536 break;
537
Tom Stellardf8794352012-12-19 22:10:31 +0000538 case AMDGPU::SI_BREAK:
539 Break(MI);
540 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000541
Tom Stellardf8794352012-12-19 22:10:31 +0000542 case AMDGPU::SI_IF_BREAK:
543 IfBreak(MI);
544 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Tom Stellardf8794352012-12-19 22:10:31 +0000546 case AMDGPU::SI_ELSE_BREAK:
547 ElseBreak(MI);
548 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000549
Tom Stellardf8794352012-12-19 22:10:31 +0000550 case AMDGPU::SI_LOOP:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000551 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000552 Loop(MI);
553 break;
554
555 case AMDGPU::SI_END_CF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000556 if (--Depth == 0 && HaveKill) {
557 SkipIfDead(MI);
558 HaveKill = false;
559 }
Tom Stellardf8794352012-12-19 22:10:31 +0000560 EndCf(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000561 break;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000562
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000563 case AMDGPU::SI_KILL:
564 if (Depth == 0)
565 SkipIfDead(MI);
566 else
567 HaveKill = true;
568 Kill(MI);
569 break;
570
Tom Stellarde7b907d2012-12-19 22:10:33 +0000571 case AMDGPU::S_BRANCH:
572 Branch(MI);
573 break;
Christian Konig2989ffc2013-03-18 11:34:16 +0000574
Matt Arsenault28419272015-10-07 00:42:51 +0000575 case AMDGPU::SI_INDIRECT_SRC_V1:
576 case AMDGPU::SI_INDIRECT_SRC_V2:
577 case AMDGPU::SI_INDIRECT_SRC_V4:
578 case AMDGPU::SI_INDIRECT_SRC_V8:
579 case AMDGPU::SI_INDIRECT_SRC_V16:
Christian Konig2989ffc2013-03-18 11:34:16 +0000580 IndirectSrc(MI);
581 break;
582
Tom Stellard81d871d2013-11-13 23:36:50 +0000583 case AMDGPU::SI_INDIRECT_DST_V1:
Christian Konig2989ffc2013-03-18 11:34:16 +0000584 case AMDGPU::SI_INDIRECT_DST_V2:
585 case AMDGPU::SI_INDIRECT_DST_V4:
586 case AMDGPU::SI_INDIRECT_DST_V8:
587 case AMDGPU::SI_INDIRECT_DST_V16:
588 IndirectDst(MI);
589 break;
Marek Olsaked2213e2016-03-14 15:57:14 +0000590
591 case AMDGPU::S_ENDPGM: {
592 if (MF.getInfo<SIMachineFunctionInfo>()->returnsVoid())
593 break;
594
595 // Graphics shaders returning non-void shouldn't contain S_ENDPGM,
596 // because external bytecode will be appended at the end.
597 if (BI != --MF.end() || I != MBB.getFirstTerminator()) {
598 // S_ENDPGM is not the last instruction. Add an empty block at
599 // the end and jump there.
600 if (!EmptyMBBAtEnd) {
601 EmptyMBBAtEnd = MF.CreateMachineBasicBlock();
602 MF.insert(MF.end(), EmptyMBBAtEnd);
603 }
604
605 MBB.addSuccessor(EmptyMBBAtEnd);
606 BuildMI(*BI, I, MI.getDebugLoc(), TII->get(AMDGPU::S_BRANCH))
607 .addMBB(EmptyMBBAtEnd);
608 }
609
610 I->eraseFromParent();
611 break;
612 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000613 }
614 }
615 }
Tom Stellardf8794352012-12-19 22:10:31 +0000616
Matt Arsenault3f981402014-09-15 15:41:53 +0000617 if (NeedFlat && MFI->IsKernel) {
Matt Arsenault3f981402014-09-15 15:41:53 +0000618 // TODO: What to use with function calls?
Matt Arsenault296b8492016-02-12 06:31:30 +0000619 // We will need to Initialize the flat scratch register pair.
620 if (NeedFlat)
621 MFI->setHasFlatInstructions(true);
Matt Arsenault3f981402014-09-15 15:41:53 +0000622 }
623
Tom Stellard75aadc22012-12-11 21:25:42 +0000624 return true;
625}