blob: 84bad9a9d1782ae8b0c676adeb2f480992b703e9 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcISelDAGToDAG.cpp - A dag to dag inst selector for Sparc ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the SPARC target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Sparc.h"
15#include "SparcTargetMachine.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
Chris Lattner5d70a7c2006-03-25 06:47:10 +000018#include "llvm/Intrinsics.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/TargetLowering.h"
26#include "llvm/Support/Debug.h"
27#include <iostream>
Evan Chengb9d34bd2006-08-07 22:28:20 +000028#include <queue>
Evan Chenga28b7642006-02-05 06:51:51 +000029#include <set>
Chris Lattner158e1f52006-02-05 05:50:24 +000030using namespace llvm;
31
32//===----------------------------------------------------------------------===//
33// TargetLowering Implementation
34//===----------------------------------------------------------------------===//
35
36namespace SPISD {
37 enum {
38 FIRST_NUMBER = ISD::BUILTIN_OP_END+SP::INSTRUCTION_LIST_END,
39 CMPICC, // Compare two GPR operands, set icc.
40 CMPFCC, // Compare two FP operands, set fcc.
41 BRICC, // Branch to dest on icc condition
42 BRFCC, // Branch to dest on fcc condition
43 SELECT_ICC, // Select between two values using the current ICC flags.
44 SELECT_FCC, // Select between two values using the current FCC flags.
45
46 Hi, Lo, // Hi/Lo operations, typically on a global address.
47
48 FTOI, // FP to Int within a FP register.
49 ITOF, // Int to FP within a FP register.
50
51 CALL, // A call instruction.
Chris Lattneraa2372562006-05-24 17:04:05 +000052 RET_FLAG // Return with a flag operand.
Chris Lattner158e1f52006-02-05 05:50:24 +000053 };
54}
55
56/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
57/// condition.
58static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
59 switch (CC) {
60 default: assert(0 && "Unknown integer condition code!");
61 case ISD::SETEQ: return SPCC::ICC_E;
62 case ISD::SETNE: return SPCC::ICC_NE;
63 case ISD::SETLT: return SPCC::ICC_L;
64 case ISD::SETGT: return SPCC::ICC_G;
65 case ISD::SETLE: return SPCC::ICC_LE;
66 case ISD::SETGE: return SPCC::ICC_GE;
67 case ISD::SETULT: return SPCC::ICC_CS;
68 case ISD::SETULE: return SPCC::ICC_LEU;
69 case ISD::SETUGT: return SPCC::ICC_GU;
70 case ISD::SETUGE: return SPCC::ICC_CC;
71 }
72}
73
74/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
75/// FCC condition.
76static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
77 switch (CC) {
78 default: assert(0 && "Unknown fp condition code!");
Chris Lattnerdc1614d2006-05-25 22:26:02 +000079 case ISD::SETEQ:
80 case ISD::SETOEQ: return SPCC::FCC_E;
81 case ISD::SETNE:
82 case ISD::SETUNE: return SPCC::FCC_NE;
83 case ISD::SETLT:
84 case ISD::SETOLT: return SPCC::FCC_L;
85 case ISD::SETGT:
86 case ISD::SETOGT: return SPCC::FCC_G;
87 case ISD::SETLE:
88 case ISD::SETOLE: return SPCC::FCC_LE;
89 case ISD::SETGE:
90 case ISD::SETOGE: return SPCC::FCC_GE;
Chris Lattner158e1f52006-02-05 05:50:24 +000091 case ISD::SETULT: return SPCC::FCC_UL;
92 case ISD::SETULE: return SPCC::FCC_ULE;
93 case ISD::SETUGT: return SPCC::FCC_UG;
94 case ISD::SETUGE: return SPCC::FCC_UGE;
95 case ISD::SETUO: return SPCC::FCC_U;
96 case ISD::SETO: return SPCC::FCC_O;
97 case ISD::SETONE: return SPCC::FCC_LG;
98 case ISD::SETUEQ: return SPCC::FCC_UE;
99 }
100}
101
102namespace {
103 class SparcTargetLowering : public TargetLowering {
104 int VarArgsFrameOffset; // Frame offset to start of varargs area.
105 public:
106 SparcTargetLowering(TargetMachine &TM);
107 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
108
Nate Begeman8a77efe2006-02-16 21:11:51 +0000109 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
110 /// in Mask are known to be either zero or one and return them in the
111 /// KnownZero/KnownOne bitsets.
112 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
113 uint64_t Mask,
114 uint64_t &KnownZero,
115 uint64_t &KnownOne,
116 unsigned Depth = 0) const;
Chris Lattner158e1f52006-02-05 05:50:24 +0000117
118 virtual std::vector<SDOperand>
119 LowerArguments(Function &F, SelectionDAG &DAG);
120 virtual std::pair<SDOperand, SDOperand>
121 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
122 unsigned CC,
123 bool isTailCall, SDOperand Callee, ArgListTy &Args,
124 SelectionDAG &DAG);
Chris Lattner158e1f52006-02-05 05:50:24 +0000125 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
126 MachineBasicBlock *MBB);
127
128 virtual const char *getTargetNodeName(unsigned Opcode) const;
129 };
130}
131
132SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
133 : TargetLowering(TM) {
134
135 // Set up the register classes.
136 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
137 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
138 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
139
Evan Cheng5d9fd972006-10-04 00:56:09 +0000140 // Turn FP extload into load/fextend
141 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
142
Chris Lattner158e1f52006-02-05 05:50:24 +0000143 // Custom legalize GlobalAddress nodes into LO/HI parts.
144 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
145 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
146
147 // Sparc doesn't have sext_inreg, replace them with shl/sra
148 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
149 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
150 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
151
152 // Sparc has no REM operation.
153 setOperationAction(ISD::UREM, MVT::i32, Expand);
154 setOperationAction(ISD::SREM, MVT::i32, Expand);
155
156 // Custom expand fp<->sint
157 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
158 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
159
160 // Expand fp<->uint
161 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
162 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
163
164 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
165 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
166
Chris Lattner158e1f52006-02-05 05:50:24 +0000167 // Sparc has no select or setcc: expand to SELECT_CC.
168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::f32, Expand);
170 setOperationAction(ISD::SELECT, MVT::f64, Expand);
171 setOperationAction(ISD::SETCC, MVT::i32, Expand);
172 setOperationAction(ISD::SETCC, MVT::f32, Expand);
173 setOperationAction(ISD::SETCC, MVT::f64, Expand);
174
175 // Sparc doesn't have BRCOND either, it has BR_CC.
176 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000177 setOperationAction(ISD::BRIND, MVT::i32, Expand);
Chris Lattner158e1f52006-02-05 05:50:24 +0000178 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
179 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
180 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
181
182 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
183 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
184 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
185
186 // SPARC has no intrinsics for these particular operations.
187 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
188 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
189 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
190
191 setOperationAction(ISD::FSIN , MVT::f64, Expand);
192 setOperationAction(ISD::FCOS , MVT::f64, Expand);
193 setOperationAction(ISD::FSIN , MVT::f32, Expand);
194 setOperationAction(ISD::FCOS , MVT::f32, Expand);
195 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
196 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
197 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
198 setOperationAction(ISD::ROTL , MVT::i32, Expand);
199 setOperationAction(ISD::ROTR , MVT::i32, Expand);
200 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Chris Lattner9c7f5032006-03-05 05:08:37 +0000201 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
202 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Chris Lattner158e1f52006-02-05 05:50:24 +0000203
204 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
205 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
206 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
207
208 // We don't have line number support yet.
209 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
210 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
211 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
212
213 // RET must be custom lowered, to meet ABI requirements
214 setOperationAction(ISD::RET , MVT::Other, Custom);
215
216 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
217 setOperationAction(ISD::VASTART , MVT::Other, Custom);
218 // VAARG needs to be lowered to not do unaligned accesses for doubles.
219 setOperationAction(ISD::VAARG , MVT::Other, Custom);
220
221 // Use the default implementation.
222 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
223 setOperationAction(ISD::VAEND , MVT::Other, Expand);
224 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
225 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
Chris Lattnera9d0b582006-02-15 06:41:34 +0000226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner158e1f52006-02-05 05:50:24 +0000227
228 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
229 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
230
231 setStackPointerRegisterToSaveRestore(SP::O6);
232
233 if (TM.getSubtarget<SparcSubtarget>().isV9()) {
234 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
235 }
236
237 computeRegisterProperties();
238}
239
240const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
241 switch (Opcode) {
242 default: return 0;
243 case SPISD::CMPICC: return "SPISD::CMPICC";
244 case SPISD::CMPFCC: return "SPISD::CMPFCC";
245 case SPISD::BRICC: return "SPISD::BRICC";
246 case SPISD::BRFCC: return "SPISD::BRFCC";
247 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
248 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
249 case SPISD::Hi: return "SPISD::Hi";
250 case SPISD::Lo: return "SPISD::Lo";
251 case SPISD::FTOI: return "SPISD::FTOI";
252 case SPISD::ITOF: return "SPISD::ITOF";
253 case SPISD::CALL: return "SPISD::CALL";
254 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
255 }
256}
257
258/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
259/// be zero. Op is expected to be a target specific node. Used by DAG
260/// combiner.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000261void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
262 uint64_t Mask,
263 uint64_t &KnownZero,
264 uint64_t &KnownOne,
265 unsigned Depth) const {
266 uint64_t KnownZero2, KnownOne2;
267 KnownZero = KnownOne = 0; // Don't know anything.
268
Chris Lattner158e1f52006-02-05 05:50:24 +0000269 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000270 default: break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000271 case SPISD::SELECT_ICC:
272 case SPISD::SELECT_FCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000273 ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
274 ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2, Depth+1);
275 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
276 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
277
278 // Only known if known in both the LHS and RHS.
279 KnownOne &= KnownOne2;
280 KnownZero &= KnownZero2;
281 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000282 }
283}
284
Chris Lattner158e1f52006-02-05 05:50:24 +0000285/// LowerArguments - V8 uses a very simple ABI, where all values are passed in
286/// either one or two GPRs, including FP values. TODO: we should pass FP values
287/// in FP registers for fastcc functions.
288std::vector<SDOperand>
289SparcTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
290 MachineFunction &MF = DAG.getMachineFunction();
291 SSARegMap *RegMap = MF.getSSARegMap();
292 std::vector<SDOperand> ArgValues;
293
294 static const unsigned ArgRegs[] = {
295 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
296 };
297
298 const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6;
299 unsigned ArgOffset = 68;
300
301 SDOperand Root = DAG.getRoot();
302 std::vector<SDOperand> OutChains;
303
304 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
305 MVT::ValueType ObjectVT = getValueType(I->getType());
306
307 switch (ObjectVT) {
308 default: assert(0 && "Unhandled argument type!");
309 case MVT::i1:
310 case MVT::i8:
311 case MVT::i16:
312 case MVT::i32:
313 if (I->use_empty()) { // Argument is dead.
314 if (CurArgReg < ArgRegEnd) ++CurArgReg;
315 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
316 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
317 unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
318 MF.addLiveIn(*CurArgReg++, VReg);
319 SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
320 if (ObjectVT != MVT::i32) {
321 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
322 : ISD::AssertZext;
323 Arg = DAG.getNode(AssertOp, MVT::i32, Arg,
324 DAG.getValueType(ObjectVT));
325 Arg = DAG.getNode(ISD::TRUNCATE, ObjectVT, Arg);
326 }
327 ArgValues.push_back(Arg);
328 } else {
329 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
330 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
331 SDOperand Load;
332 if (ObjectVT == MVT::i32) {
333 Load = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0));
334 } else {
Evan Cheng5d9fd972006-10-04 00:56:09 +0000335 ISD::LoadExtType LoadOp =
Chris Lattner158e1f52006-02-05 05:50:24 +0000336 I->getType()->isSigned() ? ISD::SEXTLOAD : ISD::ZEXTLOAD;
337
338 // Sparc is big endian, so add an offset based on the ObjectVT.
339 unsigned Offset = 4-std::max(1U, MVT::getSizeInBits(ObjectVT)/8);
340 FIPtr = DAG.getNode(ISD::ADD, MVT::i32, FIPtr,
341 DAG.getConstant(Offset, MVT::i32));
342 Load = DAG.getExtLoad(LoadOp, MVT::i32, Root, FIPtr,
343 DAG.getSrcValue(0), ObjectVT);
344 Load = DAG.getNode(ISD::TRUNCATE, ObjectVT, Load);
345 }
346 ArgValues.push_back(Load);
347 }
348
349 ArgOffset += 4;
350 break;
351 case MVT::f32:
352 if (I->use_empty()) { // Argument is dead.
353 if (CurArgReg < ArgRegEnd) ++CurArgReg;
354 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
355 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
356 // FP value is passed in an integer register.
357 unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
358 MF.addLiveIn(*CurArgReg++, VReg);
359 SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
360
361 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Arg);
362 ArgValues.push_back(Arg);
363 } else {
364 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
365 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
366 SDOperand Load = DAG.getLoad(MVT::f32, Root, FIPtr, DAG.getSrcValue(0));
367 ArgValues.push_back(Load);
368 }
369 ArgOffset += 4;
370 break;
371
372 case MVT::i64:
373 case MVT::f64:
374 if (I->use_empty()) { // Argument is dead.
375 if (CurArgReg < ArgRegEnd) ++CurArgReg;
376 if (CurArgReg < ArgRegEnd) ++CurArgReg;
377 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
378 } else if (/* FIXME: Apparently this isn't safe?? */
379 0 && CurArgReg == ArgRegEnd && ObjectVT == MVT::f64 &&
380 ((CurArgReg-ArgRegs) & 1) == 0) {
381 // If this is a double argument and the whole thing lives on the stack,
382 // and the argument is aligned, load the double straight from the stack.
383 // We can't do a load in cases like void foo([6ints], int,double),
384 // because the double wouldn't be aligned!
385 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset);
386 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
387 ArgValues.push_back(DAG.getLoad(MVT::f64, Root, FIPtr,
388 DAG.getSrcValue(0)));
389 } else {
390 SDOperand HiVal;
391 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
392 unsigned VRegHi = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
393 MF.addLiveIn(*CurArgReg++, VRegHi);
394 HiVal = DAG.getCopyFromReg(Root, VRegHi, MVT::i32);
395 } else {
396 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
397 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
398 HiVal = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0));
399 }
400
401 SDOperand LoVal;
402 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
403 unsigned VRegLo = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
404 MF.addLiveIn(*CurArgReg++, VRegLo);
405 LoVal = DAG.getCopyFromReg(Root, VRegLo, MVT::i32);
406 } else {
407 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4);
408 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
409 LoVal = DAG.getLoad(MVT::i32, Root, FIPtr, DAG.getSrcValue(0));
410 }
411
412 // Compose the two halves together into an i64 unit.
413 SDOperand WholeValue =
414 DAG.getNode(ISD::BUILD_PAIR, MVT::i64, LoVal, HiVal);
415
416 // If we want a double, do a bit convert.
417 if (ObjectVT == MVT::f64)
418 WholeValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, WholeValue);
419
420 ArgValues.push_back(WholeValue);
421 }
422 ArgOffset += 8;
423 break;
424 }
425 }
426
427 // Store remaining ArgRegs to the stack if this is a varargs function.
428 if (F.getFunctionType()->isVarArg()) {
429 // Remember the vararg offset for the va_start implementation.
430 VarArgsFrameOffset = ArgOffset;
431
432 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
433 unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
434 MF.addLiveIn(*CurArgReg, VReg);
435 SDOperand Arg = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
436
437 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
438 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
439
Evan Chengdf9ac472006-10-05 23:01:46 +0000440 OutChains.push_back(DAG.getStore(DAG.getRoot(),
441 Arg, FIPtr, DAG.getSrcValue(0)));
Chris Lattner158e1f52006-02-05 05:50:24 +0000442 ArgOffset += 4;
443 }
444 }
445
446 if (!OutChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000447 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
448 &OutChains[0], OutChains.size()));
Chris Lattner158e1f52006-02-05 05:50:24 +0000449
450 // Finally, inform the code generator which regs we return values in.
451 switch (getValueType(F.getReturnType())) {
452 default: assert(0 && "Unknown type!");
453 case MVT::isVoid: break;
454 case MVT::i1:
455 case MVT::i8:
456 case MVT::i16:
457 case MVT::i32:
458 MF.addLiveOut(SP::I0);
459 break;
460 case MVT::i64:
461 MF.addLiveOut(SP::I0);
462 MF.addLiveOut(SP::I1);
463 break;
464 case MVT::f32:
465 MF.addLiveOut(SP::F0);
466 break;
467 case MVT::f64:
468 MF.addLiveOut(SP::D0);
469 break;
470 }
471
472 return ArgValues;
473}
474
475std::pair<SDOperand, SDOperand>
476SparcTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
477 bool isVarArg, unsigned CC,
478 bool isTailCall, SDOperand Callee,
479 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner158e1f52006-02-05 05:50:24 +0000480 // Count the size of the outgoing arguments.
481 unsigned ArgsSize = 0;
482 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
483 switch (getValueType(Args[i].second)) {
484 default: assert(0 && "Unknown value type!");
485 case MVT::i1:
486 case MVT::i8:
487 case MVT::i16:
488 case MVT::i32:
489 case MVT::f32:
490 ArgsSize += 4;
491 break;
492 case MVT::i64:
493 case MVT::f64:
494 ArgsSize += 8;
495 break;
496 }
497 }
498 if (ArgsSize > 4*6)
499 ArgsSize -= 4*6; // Space for first 6 arguments is prereserved.
500 else
501 ArgsSize = 0;
502
503 // Keep stack frames 8-byte aligned.
504 ArgsSize = (ArgsSize+7) & ~7;
505
Chris Lattner62c34842006-02-13 09:00:43 +0000506 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(ArgsSize, getPointerTy()));
Chris Lattner158e1f52006-02-05 05:50:24 +0000507
508 SDOperand StackPtr, NullSV;
509 std::vector<SDOperand> Stores;
510 std::vector<SDOperand> RegValuesToPass;
511 unsigned ArgOffset = 68;
512 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
513 SDOperand Val = Args[i].first;
514 MVT::ValueType ObjectVT = Val.getValueType();
515 SDOperand ValToStore(0, 0);
516 unsigned ObjSize;
517 switch (ObjectVT) {
518 default: assert(0 && "Unhandled argument type!");
519 case MVT::i1:
520 case MVT::i8:
521 case MVT::i16:
522 // Promote the integer to 32-bits. If the input type is signed, use a
523 // sign extend, otherwise use a zero extend.
524 if (Args[i].second->isSigned())
525 Val = DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Val);
526 else
527 Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Val);
528 // FALL THROUGH
529 case MVT::i32:
530 ObjSize = 4;
531
532 if (RegValuesToPass.size() >= 6) {
533 ValToStore = Val;
534 } else {
535 RegValuesToPass.push_back(Val);
536 }
537 break;
538 case MVT::f32:
539 ObjSize = 4;
540 if (RegValuesToPass.size() >= 6) {
541 ValToStore = Val;
542 } else {
543 // Convert this to a FP value in an int reg.
544 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
545 RegValuesToPass.push_back(Val);
546 }
547 break;
548 case MVT::f64:
549 ObjSize = 8;
550 // If we can store this directly into the outgoing slot, do so. We can
551 // do this when all ArgRegs are used and if the outgoing slot is aligned.
552 // FIXME: McGill/misr fails with this.
553 if (0 && RegValuesToPass.size() >= 6 && ((ArgOffset-68) & 7) == 0) {
554 ValToStore = Val;
555 break;
556 }
557
558 // Otherwise, convert this to a FP value in int regs.
559 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Val);
560 // FALL THROUGH
561 case MVT::i64:
562 ObjSize = 8;
563 if (RegValuesToPass.size() >= 6) {
564 ValToStore = Val; // Whole thing is passed in memory.
565 break;
566 }
567
568 // Split the value into top and bottom part. Top part goes in a reg.
Evan Cheng94bb93f2006-06-15 08:18:06 +0000569 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, getPointerTy(), Val,
Chris Lattner158e1f52006-02-05 05:50:24 +0000570 DAG.getConstant(1, MVT::i32));
Evan Cheng94bb93f2006-06-15 08:18:06 +0000571 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, getPointerTy(), Val,
Chris Lattner158e1f52006-02-05 05:50:24 +0000572 DAG.getConstant(0, MVT::i32));
573 RegValuesToPass.push_back(Hi);
574
575 if (RegValuesToPass.size() >= 6) {
576 ValToStore = Lo;
577 ArgOffset += 4;
578 ObjSize = 4;
579 } else {
580 RegValuesToPass.push_back(Lo);
581 }
582 break;
583 }
584
585 if (ValToStore.Val) {
586 if (!StackPtr.Val) {
587 StackPtr = DAG.getRegister(SP::O6, MVT::i32);
588 NullSV = DAG.getSrcValue(NULL);
589 }
590 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
591 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Chengdf9ac472006-10-05 23:01:46 +0000592 Stores.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NullSV));
Chris Lattner158e1f52006-02-05 05:50:24 +0000593 }
594 ArgOffset += ObjSize;
595 }
596
597 // Emit all stores, make sure the occur before any copies into physregs.
598 if (!Stores.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000599 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Stores[0],Stores.size());
Chris Lattner158e1f52006-02-05 05:50:24 +0000600
601 static const unsigned ArgRegs[] = {
602 SP::O0, SP::O1, SP::O2, SP::O3, SP::O4, SP::O5
603 };
604
605 // Build a sequence of copy-to-reg nodes chained together with token chain
606 // and flag operands which copy the outgoing args into O[0-5].
607 SDOperand InFlag;
608 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
609 Chain = DAG.getCopyToReg(Chain, ArgRegs[i], RegValuesToPass[i], InFlag);
610 InFlag = Chain.getValue(1);
611 }
612
613 // If the callee is a GlobalAddress node (quite common, every direct call is)
614 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000615 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner158e1f52006-02-05 05:50:24 +0000616 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
617 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000618 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
619 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner158e1f52006-02-05 05:50:24 +0000620
621 std::vector<MVT::ValueType> NodeTys;
622 NodeTys.push_back(MVT::Other); // Returns a chain
623 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000624 SDOperand Ops[] = { Chain, Callee, InFlag };
625 Chain = DAG.getNode(SPISD::CALL, NodeTys, Ops, InFlag.Val ? 3 : 2);
Chris Lattner158e1f52006-02-05 05:50:24 +0000626 InFlag = Chain.getValue(1);
627
628 MVT::ValueType RetTyVT = getValueType(RetTy);
629 SDOperand RetVal;
630 if (RetTyVT != MVT::isVoid) {
631 switch (RetTyVT) {
632 default: assert(0 && "Unknown value type to return!");
633 case MVT::i1:
634 case MVT::i8:
635 case MVT::i16:
636 RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag);
637 Chain = RetVal.getValue(1);
638
639 // Add a note to keep track of whether it is sign or zero extended.
640 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext :ISD::AssertZext,
641 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
642 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
643 break;
644 case MVT::i32:
645 RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag);
646 Chain = RetVal.getValue(1);
647 break;
648 case MVT::f32:
649 RetVal = DAG.getCopyFromReg(Chain, SP::F0, MVT::f32, InFlag);
650 Chain = RetVal.getValue(1);
651 break;
652 case MVT::f64:
653 RetVal = DAG.getCopyFromReg(Chain, SP::D0, MVT::f64, InFlag);
654 Chain = RetVal.getValue(1);
655 break;
656 case MVT::i64:
657 SDOperand Lo = DAG.getCopyFromReg(Chain, SP::O1, MVT::i32, InFlag);
658 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), SP::O0, MVT::i32,
659 Lo.getValue(2));
660 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
661 Chain = Hi.getValue(1);
662 break;
663 }
664 }
665
666 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
667 DAG.getConstant(ArgsSize, getPointerTy()));
668
669 return std::make_pair(RetVal, Chain);
670}
671
Chris Lattner158e1f52006-02-05 05:50:24 +0000672// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
673// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
674static void LookThroughSetCC(SDOperand &LHS, SDOperand &RHS,
675 ISD::CondCode CC, unsigned &SPCC) {
676 if (isa<ConstantSDNode>(RHS) && cast<ConstantSDNode>(RHS)->getValue() == 0 &&
677 CC == ISD::SETNE &&
678 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
679 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
680 (LHS.getOpcode() == SPISD::SELECT_FCC &&
681 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
682 isa<ConstantSDNode>(LHS.getOperand(0)) &&
683 isa<ConstantSDNode>(LHS.getOperand(1)) &&
684 cast<ConstantSDNode>(LHS.getOperand(0))->getValue() == 1 &&
685 cast<ConstantSDNode>(LHS.getOperand(1))->getValue() == 0) {
686 SDOperand CMPCC = LHS.getOperand(3);
687 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getValue();
688 LHS = CMPCC.getOperand(0);
689 RHS = CMPCC.getOperand(1);
690 }
691}
692
693
694SDOperand SparcTargetLowering::
695LowerOperation(SDOperand Op, SelectionDAG &DAG) {
696 switch (Op.getOpcode()) {
697 default: assert(0 && "Should not custom lower this!");
698 case ISD::GlobalAddress: {
699 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
700 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
701 SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, GA);
702 SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, GA);
703 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
704 }
705 case ISD::ConstantPool: {
Evan Cheng9a083a42006-09-12 21:04:05 +0000706 Constant *C = cast<ConstantPoolSDNode>(Op)->getConstVal();
Chris Lattner158e1f52006-02-05 05:50:24 +0000707 SDOperand CP = DAG.getTargetConstantPool(C, MVT::i32,
708 cast<ConstantPoolSDNode>(Op)->getAlignment());
709 SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, CP);
710 SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, CP);
711 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
712 }
713 case ISD::FP_TO_SINT:
714 // Convert the fp value to integer in an FP register.
715 assert(Op.getValueType() == MVT::i32);
716 Op = DAG.getNode(SPISD::FTOI, MVT::f32, Op.getOperand(0));
717 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
718 case ISD::SINT_TO_FP: {
719 assert(Op.getOperand(0).getValueType() == MVT::i32);
720 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
721 // Convert the int value to FP in an FP register.
722 return DAG.getNode(SPISD::ITOF, Op.getValueType(), Tmp);
723 }
724 case ISD::BR_CC: {
725 SDOperand Chain = Op.getOperand(0);
726 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
727 SDOperand LHS = Op.getOperand(2);
728 SDOperand RHS = Op.getOperand(3);
729 SDOperand Dest = Op.getOperand(4);
730 unsigned Opc, SPCC = ~0U;
731
732 // If this is a br_cc of a "setcc", and if the setcc got lowered into
733 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
734 LookThroughSetCC(LHS, RHS, CC, SPCC);
735
736 // Get the condition flag.
737 SDOperand CompareFlag;
738 if (LHS.getValueType() == MVT::i32) {
739 std::vector<MVT::ValueType> VTs;
740 VTs.push_back(MVT::i32);
741 VTs.push_back(MVT::Flag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000742 SDOperand Ops[2] = { LHS, RHS };
743 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
Chris Lattner158e1f52006-02-05 05:50:24 +0000744 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
745 Opc = SPISD::BRICC;
746 } else {
747 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
748 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
749 Opc = SPISD::BRFCC;
750 }
751 return DAG.getNode(Opc, MVT::Other, Chain, Dest,
752 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
753 }
754 case ISD::SELECT_CC: {
755 SDOperand LHS = Op.getOperand(0);
756 SDOperand RHS = Op.getOperand(1);
757 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
758 SDOperand TrueVal = Op.getOperand(2);
759 SDOperand FalseVal = Op.getOperand(3);
760 unsigned Opc, SPCC = ~0U;
761
762 // If this is a select_cc of a "setcc", and if the setcc got lowered into
763 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
764 LookThroughSetCC(LHS, RHS, CC, SPCC);
765
766 SDOperand CompareFlag;
767 if (LHS.getValueType() == MVT::i32) {
768 std::vector<MVT::ValueType> VTs;
769 VTs.push_back(LHS.getValueType()); // subcc returns a value
770 VTs.push_back(MVT::Flag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000771 SDOperand Ops[2] = { LHS, RHS };
772 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
Chris Lattner158e1f52006-02-05 05:50:24 +0000773 Opc = SPISD::SELECT_ICC;
774 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
775 } else {
776 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
777 Opc = SPISD::SELECT_FCC;
778 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
779 }
780 return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal,
781 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
782 }
783 case ISD::VASTART: {
784 // vastart just stores the address of the VarArgsFrameIndex slot into the
785 // memory location argument.
786 SDOperand Offset = DAG.getNode(ISD::ADD, MVT::i32,
787 DAG.getRegister(SP::I6, MVT::i32),
788 DAG.getConstant(VarArgsFrameOffset, MVT::i32));
Evan Chengdf9ac472006-10-05 23:01:46 +0000789 return DAG.getStore(Op.getOperand(0), Offset,
790 Op.getOperand(1), Op.getOperand(2));
Chris Lattner158e1f52006-02-05 05:50:24 +0000791 }
792 case ISD::VAARG: {
793 SDNode *Node = Op.Val;
794 MVT::ValueType VT = Node->getValueType(0);
795 SDOperand InChain = Node->getOperand(0);
796 SDOperand VAListPtr = Node->getOperand(1);
797 SDOperand VAList = DAG.getLoad(getPointerTy(), InChain, VAListPtr,
798 Node->getOperand(2));
799 // Increment the pointer, VAList, to the next vaarg
800 SDOperand NextPtr = DAG.getNode(ISD::ADD, getPointerTy(), VAList,
801 DAG.getConstant(MVT::getSizeInBits(VT)/8,
802 getPointerTy()));
803 // Store the incremented VAList to the legalized pointer
Evan Chengdf9ac472006-10-05 23:01:46 +0000804 InChain = DAG.getStore(VAList.getValue(1), NextPtr,
805 VAListPtr, Node->getOperand(2));
Chris Lattner158e1f52006-02-05 05:50:24 +0000806 // Load the actual argument out of the pointer VAList, unless this is an
807 // f64 load.
808 if (VT != MVT::f64) {
809 return DAG.getLoad(VT, InChain, VAList, DAG.getSrcValue(0));
810 } else {
811 // Otherwise, load it as i64, then do a bitconvert.
812 SDOperand V = DAG.getLoad(MVT::i64, InChain, VAList, DAG.getSrcValue(0));
813 std::vector<MVT::ValueType> Tys;
814 Tys.push_back(MVT::f64);
815 Tys.push_back(MVT::Other);
Chris Lattner158e1f52006-02-05 05:50:24 +0000816 // Bit-Convert the value to f64.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000817 SDOperand Ops[2] = { DAG.getNode(ISD::BIT_CONVERT, MVT::f64, V),
818 V.getValue(1) };
819 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Chris Lattner158e1f52006-02-05 05:50:24 +0000820 }
821 }
Chris Lattnera9d0b582006-02-15 06:41:34 +0000822 case ISD::DYNAMIC_STACKALLOC: {
823 SDOperand Chain = Op.getOperand(0); // Legalize the chain.
824 SDOperand Size = Op.getOperand(1); // Legalize the size.
825
826 unsigned SPReg = SP::O6;
827 SDOperand SP = DAG.getCopyFromReg(Chain, SPReg, MVT::i32);
828 SDOperand NewSP = DAG.getNode(ISD::SUB, MVT::i32, SP, Size); // Value
829 Chain = DAG.getCopyToReg(SP.getValue(1), SPReg, NewSP); // Output chain
830
831 // The resultant pointer is actually 16 words from the bottom of the stack,
832 // to provide a register spill area.
833 SDOperand NewVal = DAG.getNode(ISD::ADD, MVT::i32, NewSP,
834 DAG.getConstant(96, MVT::i32));
835 std::vector<MVT::ValueType> Tys;
836 Tys.push_back(MVT::i32);
837 Tys.push_back(MVT::Other);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000838 SDOperand Ops[2] = { NewVal, Chain };
839 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Chris Lattnera9d0b582006-02-15 06:41:34 +0000840 }
Chris Lattner158e1f52006-02-05 05:50:24 +0000841 case ISD::RET: {
842 SDOperand Copy;
843
844 switch(Op.getNumOperands()) {
845 default:
846 assert(0 && "Do not know how to return this many arguments!");
847 abort();
848 case 1:
849 return SDOperand(); // ret void is legal
Evan Chenga3add0f2006-05-26 23:10:12 +0000850 case 3: {
Chris Lattner158e1f52006-02-05 05:50:24 +0000851 unsigned ArgReg;
852 switch(Op.getOperand(1).getValueType()) {
853 default: assert(0 && "Unknown type to return!");
854 case MVT::i32: ArgReg = SP::I0; break;
855 case MVT::f32: ArgReg = SP::F0; break;
856 case MVT::f64: ArgReg = SP::D0; break;
857 }
858 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
859 SDOperand());
860 break;
861 }
Evan Chenga3add0f2006-05-26 23:10:12 +0000862 case 5:
863 Copy = DAG.getCopyToReg(Op.getOperand(0), SP::I0, Op.getOperand(3),
Chris Lattner158e1f52006-02-05 05:50:24 +0000864 SDOperand());
865 Copy = DAG.getCopyToReg(Copy, SP::I1, Op.getOperand(1), Copy.getValue(1));
866 break;
867 }
868 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
869 }
870 }
871}
872
873MachineBasicBlock *
874SparcTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
875 MachineBasicBlock *BB) {
876 unsigned BROpcode;
877 unsigned CC;
878 // Figure out the conditional branch opcode to use for this select_cc.
879 switch (MI->getOpcode()) {
880 default: assert(0 && "Unknown SELECT_CC!");
881 case SP::SELECT_CC_Int_ICC:
882 case SP::SELECT_CC_FP_ICC:
883 case SP::SELECT_CC_DFP_ICC:
884 BROpcode = SP::BCOND;
885 break;
886 case SP::SELECT_CC_Int_FCC:
887 case SP::SELECT_CC_FP_FCC:
888 case SP::SELECT_CC_DFP_FCC:
889 BROpcode = SP::FBCOND;
890 break;
891 }
892
893 CC = (SPCC::CondCodes)MI->getOperand(3).getImmedValue();
894
895 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
896 // control-flow pattern. The incoming instruction knows the destination vreg
897 // to set, the condition code register to branch on, the true/false values to
898 // select between, and a branch opcode to use.
899 const BasicBlock *LLVM_BB = BB->getBasicBlock();
900 ilist<MachineBasicBlock>::iterator It = BB;
901 ++It;
902
903 // thisMBB:
904 // ...
905 // TrueVal = ...
906 // [f]bCC copy1MBB
907 // fallthrough --> copy0MBB
908 MachineBasicBlock *thisMBB = BB;
909 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
910 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
911 BuildMI(BB, BROpcode, 2).addMBB(sinkMBB).addImm(CC);
912 MachineFunction *F = BB->getParent();
913 F->getBasicBlockList().insert(It, copy0MBB);
914 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemaned728c12006-03-27 01:32:24 +0000915 // Update machine-CFG edges by first adding all successors of the current
916 // block to the new block which will contain the Phi node for the select.
917 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
918 e = BB->succ_end(); i != e; ++i)
919 sinkMBB->addSuccessor(*i);
920 // Next, remove all successors of the current block, and add the true
921 // and fallthrough blocks as its successors.
922 while(!BB->succ_empty())
923 BB->removeSuccessor(BB->succ_begin());
Chris Lattner158e1f52006-02-05 05:50:24 +0000924 BB->addSuccessor(copy0MBB);
925 BB->addSuccessor(sinkMBB);
926
927 // copy0MBB:
928 // %FalseValue = ...
929 // # fallthrough to sinkMBB
930 BB = copy0MBB;
931
932 // Update machine-CFG edges
933 BB->addSuccessor(sinkMBB);
934
935 // sinkMBB:
936 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
937 // ...
938 BB = sinkMBB;
939 BuildMI(BB, SP::PHI, 4, MI->getOperand(0).getReg())
940 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
941 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
942
943 delete MI; // The pseudo instruction is gone now.
944 return BB;
945}
946
947//===----------------------------------------------------------------------===//
948// Instruction Selector Implementation
949//===----------------------------------------------------------------------===//
950
951//===--------------------------------------------------------------------===//
952/// SparcDAGToDAGISel - SPARC specific code to select SPARC machine
953/// instructions for SelectionDAG operations.
954///
955namespace {
956class SparcDAGToDAGISel : public SelectionDAGISel {
957 SparcTargetLowering Lowering;
958
959 /// Subtarget - Keep a pointer to the Sparc Subtarget around so that we can
960 /// make the right decision when generating code for different targets.
961 const SparcSubtarget &Subtarget;
962public:
963 SparcDAGToDAGISel(TargetMachine &TM)
964 : SelectionDAGISel(Lowering), Lowering(TM),
965 Subtarget(TM.getSubtarget<SparcSubtarget>()) {
966 }
967
Evan Cheng61413a32006-08-26 05:34:46 +0000968 SDNode *Select(SDOperand Op);
Chris Lattner158e1f52006-02-05 05:50:24 +0000969
970 // Complex Pattern Selectors.
971 bool SelectADDRrr(SDOperand N, SDOperand &R1, SDOperand &R2);
972 bool SelectADDRri(SDOperand N, SDOperand &Base, SDOperand &Offset);
973
974 /// InstructionSelectBasicBlock - This callback is invoked by
975 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
976 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
977
978 virtual const char *getPassName() const {
979 return "SPARC DAG->DAG Pattern Instruction Selection";
980 }
981
982 // Include the pieces autogenerated from the target description.
983#include "SparcGenDAGISel.inc"
984};
985} // end anonymous namespace
986
987/// InstructionSelectBasicBlock - This callback is invoked by
988/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
989void SparcDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
990 DEBUG(BB->dump());
991
992 // Select target instructions for the DAG.
Evan Chenga28b7642006-02-05 06:51:51 +0000993 DAG.setRoot(SelectRoot(DAG.getRoot()));
Chris Lattner158e1f52006-02-05 05:50:24 +0000994 DAG.RemoveDeadNodes();
995
996 // Emit machine code to BB.
997 ScheduleAndEmitDAG(DAG);
998}
999
1000bool SparcDAGToDAGISel::SelectADDRri(SDOperand Addr, SDOperand &Base,
Chris Lattnerf6190822006-02-09 04:46:04 +00001001 SDOperand &Offset) {
Chris Lattner158e1f52006-02-05 05:50:24 +00001002 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
1003 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
1004 Offset = CurDAG->getTargetConstant(0, MVT::i32);
1005 return true;
1006 }
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +00001007 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
1008 Addr.getOpcode() == ISD::TargetGlobalAddress)
1009 return false; // direct calls.
Chris Lattner158e1f52006-02-05 05:50:24 +00001010
1011 if (Addr.getOpcode() == ISD::ADD) {
1012 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) {
1013 if (Predicate_simm13(CN)) {
1014 if (FrameIndexSDNode *FIN =
1015 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
1016 // Constant offset from frame ref.
1017 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
1018 } else {
Chris Lattner463fa702006-02-05 08:35:50 +00001019 Base = Addr.getOperand(0);
Chris Lattner158e1f52006-02-05 05:50:24 +00001020 }
1021 Offset = CurDAG->getTargetConstant(CN->getValue(), MVT::i32);
1022 return true;
1023 }
1024 }
1025 if (Addr.getOperand(0).getOpcode() == SPISD::Lo) {
Chris Lattner463fa702006-02-05 08:35:50 +00001026 Base = Addr.getOperand(1);
Chris Lattner158e1f52006-02-05 05:50:24 +00001027 Offset = Addr.getOperand(0).getOperand(0);
1028 return true;
1029 }
1030 if (Addr.getOperand(1).getOpcode() == SPISD::Lo) {
Chris Lattner463fa702006-02-05 08:35:50 +00001031 Base = Addr.getOperand(0);
Chris Lattner158e1f52006-02-05 05:50:24 +00001032 Offset = Addr.getOperand(1).getOperand(0);
1033 return true;
1034 }
1035 }
Chris Lattner463fa702006-02-05 08:35:50 +00001036 Base = Addr;
Chris Lattner158e1f52006-02-05 05:50:24 +00001037 Offset = CurDAG->getTargetConstant(0, MVT::i32);
1038 return true;
1039}
1040
1041bool SparcDAGToDAGISel::SelectADDRrr(SDOperand Addr, SDOperand &R1,
1042 SDOperand &R2) {
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +00001043 if (Addr.getOpcode() == ISD::FrameIndex) return false;
1044 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
1045 Addr.getOpcode() == ISD::TargetGlobalAddress)
1046 return false; // direct calls.
1047
Chris Lattner158e1f52006-02-05 05:50:24 +00001048 if (Addr.getOpcode() == ISD::ADD) {
1049 if (isa<ConstantSDNode>(Addr.getOperand(1)) &&
1050 Predicate_simm13(Addr.getOperand(1).Val))
1051 return false; // Let the reg+imm pattern catch this!
1052 if (Addr.getOperand(0).getOpcode() == SPISD::Lo ||
1053 Addr.getOperand(1).getOpcode() == SPISD::Lo)
1054 return false; // Let the reg+imm pattern catch this!
Chris Lattner463fa702006-02-05 08:35:50 +00001055 R1 = Addr.getOperand(0);
1056 R2 = Addr.getOperand(1);
Chris Lattner158e1f52006-02-05 05:50:24 +00001057 return true;
1058 }
1059
Chris Lattner463fa702006-02-05 08:35:50 +00001060 R1 = Addr;
Chris Lattner158e1f52006-02-05 05:50:24 +00001061 R2 = CurDAG->getRegister(SP::G0, MVT::i32);
1062 return true;
1063}
1064
Evan Cheng61413a32006-08-26 05:34:46 +00001065SDNode *SparcDAGToDAGISel::Select(SDOperand Op) {
Chris Lattner158e1f52006-02-05 05:50:24 +00001066 SDNode *N = Op.Val;
1067 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng61413a32006-08-26 05:34:46 +00001068 N->getOpcode() < SPISD::FIRST_NUMBER)
Evan Chengbd1c5a82006-08-11 09:08:15 +00001069 return NULL; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001070
Chris Lattner158e1f52006-02-05 05:50:24 +00001071 switch (N->getOpcode()) {
1072 default: break;
Chris Lattner158e1f52006-02-05 05:50:24 +00001073 case ISD::SDIV:
1074 case ISD::UDIV: {
1075 // FIXME: should use a custom expander to expose the SRA to the dag.
Evan Chengab8297f2006-08-26 01:07:58 +00001076 SDOperand DivLHS = N->getOperand(0);
1077 SDOperand DivRHS = N->getOperand(1);
1078 AddToISelQueue(DivLHS);
1079 AddToISelQueue(DivRHS);
Chris Lattner158e1f52006-02-05 05:50:24 +00001080
1081 // Set the Y register to the high-part.
1082 SDOperand TopPart;
1083 if (N->getOpcode() == ISD::SDIV) {
Evan Chengd1b82d82006-02-09 07:17:49 +00001084 TopPart = SDOperand(CurDAG->getTargetNode(SP::SRAri, MVT::i32, DivLHS,
1085 CurDAG->getTargetConstant(31, MVT::i32)), 0);
Chris Lattner158e1f52006-02-05 05:50:24 +00001086 } else {
1087 TopPart = CurDAG->getRegister(SP::G0, MVT::i32);
1088 }
Evan Chengd1b82d82006-02-09 07:17:49 +00001089 TopPart = SDOperand(CurDAG->getTargetNode(SP::WRYrr, MVT::Flag, TopPart,
1090 CurDAG->getRegister(SP::G0, MVT::i32)), 0);
Chris Lattner158e1f52006-02-05 05:50:24 +00001091
1092 // FIXME: Handle div by immediate.
1093 unsigned Opcode = N->getOpcode() == ISD::SDIV ? SP::SDIVrr : SP::UDIVrr;
Evan Cheng63d178f2006-08-16 07:30:09 +00001094 return CurDAG->SelectNodeTo(N, Opcode, MVT::i32, DivLHS, DivRHS,
Evan Cheng34b70ee2006-08-26 08:00:10 +00001095 TopPart);
Chris Lattner158e1f52006-02-05 05:50:24 +00001096 }
1097 case ISD::MULHU:
1098 case ISD::MULHS: {
1099 // FIXME: Handle mul by immediate.
Evan Chengab8297f2006-08-26 01:07:58 +00001100 SDOperand MulLHS = N->getOperand(0);
1101 SDOperand MulRHS = N->getOperand(1);
1102 AddToISelQueue(MulLHS);
1103 AddToISelQueue(MulRHS);
Chris Lattner158e1f52006-02-05 05:50:24 +00001104 unsigned Opcode = N->getOpcode() == ISD::MULHU ? SP::UMULrr : SP::SMULrr;
Evan Chengd1b82d82006-02-09 07:17:49 +00001105 SDNode *Mul = CurDAG->getTargetNode(Opcode, MVT::i32, MVT::Flag,
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +00001106 MulLHS, MulRHS);
Chris Lattner158e1f52006-02-05 05:50:24 +00001107 // The high part is in the Y register.
Evan Cheng34b70ee2006-08-26 08:00:10 +00001108 return CurDAG->SelectNodeTo(N, SP::RDY, MVT::i32, SDOperand(Mul, 1));
Evan Chengbd1c5a82006-08-11 09:08:15 +00001109 return NULL;
Chris Lattner158e1f52006-02-05 05:50:24 +00001110 }
Chris Lattner158e1f52006-02-05 05:50:24 +00001111 }
1112
Evan Cheng61413a32006-08-26 05:34:46 +00001113 return SelectCode(Op);
Chris Lattner158e1f52006-02-05 05:50:24 +00001114}
1115
1116
1117/// createSparcISelDag - This pass converts a legalized DAG into a
1118/// SPARC-specific DAG, ready for instruction scheduling.
1119///
1120FunctionPass *llvm::createSparcISelDag(TargetMachine &TM) {
1121 return new SparcDAGToDAGISel(TM);
1122}