blob: 5fede1588b4f2bebb4c317426cba67430d1efc87 [file] [log] [blame]
Jim Grosbach91fbd8f2010-09-15 19:26:06 +00001//===-- ARMBaseInfo.h - Top level definitions for ARM -------- --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains small standalone helper functions and enum definitions for
11// the ARM target useful for the compiler back-end and the MC libraries.
12// As such, it deliberately does not include references to LLVM core
13// code gen types, passes, etc..
14//
15//===----------------------------------------------------------------------===//
16
17#ifndef ARMBASEINFO_H
18#define ARMBASEINFO_H
19
Evan Chengad5f4852011-07-23 00:00:19 +000020#include "ARMMCTargetDesc.h"
Jim Grosbach91fbd8f2010-09-15 19:26:06 +000021#include "llvm/Support/ErrorHandling.h"
22
23namespace llvm {
24
25// Enums corresponding to ARM condition codes
26namespace ARMCC {
27 // The CondCodes constants map directly to the 4-bit encoding of the
28 // condition field for predicated instructions.
29 enum CondCodes { // Meaning (integer) Meaning (floating-point)
30 EQ, // Equal Equal
31 NE, // Not equal Not equal, or unordered
32 HS, // Carry set >, ==, or unordered
33 LO, // Carry clear Less than
34 MI, // Minus, negative Less than
35 PL, // Plus, positive or zero >, ==, or unordered
36 VS, // Overflow Unordered
37 VC, // No overflow Not unordered
38 HI, // Unsigned higher Greater than, or unordered
39 LS, // Unsigned lower or same Less than or equal
40 GE, // Greater than or equal Greater than or equal
41 LT, // Less than Less than, or unordered
42 GT, // Greater than Greater than
43 LE, // Less than or equal <, ==, or unordered
44 AL // Always (unconditional) Always (unconditional)
45 };
46
47 inline static CondCodes getOppositeCondition(CondCodes CC) {
48 switch (CC) {
49 default: llvm_unreachable("Unknown condition code");
50 case EQ: return NE;
51 case NE: return EQ;
52 case HS: return LO;
53 case LO: return HS;
54 case MI: return PL;
55 case PL: return MI;
56 case VS: return VC;
57 case VC: return VS;
58 case HI: return LS;
59 case LS: return HI;
60 case GE: return LT;
61 case LT: return GE;
62 case GT: return LE;
63 case LE: return GT;
64 }
65 }
66} // namespace ARMCC
67
68inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) {
69 switch (CC) {
70 default: llvm_unreachable("Unknown condition code");
71 case ARMCC::EQ: return "eq";
72 case ARMCC::NE: return "ne";
73 case ARMCC::HS: return "hs";
74 case ARMCC::LO: return "lo";
75 case ARMCC::MI: return "mi";
76 case ARMCC::PL: return "pl";
77 case ARMCC::VS: return "vs";
78 case ARMCC::VC: return "vc";
79 case ARMCC::HI: return "hi";
80 case ARMCC::LS: return "ls";
81 case ARMCC::GE: return "ge";
82 case ARMCC::LT: return "lt";
83 case ARMCC::GT: return "gt";
84 case ARMCC::LE: return "le";
85 case ARMCC::AL: return "al";
86 }
87}
88
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +000089namespace ARM_PROC {
90 enum IMod {
91 IE = 2,
92 ID = 3
93 };
94
95 enum IFlags {
96 F = 1,
97 I = 2,
98 A = 4
99 };
100
101 inline static const char *IFlagsToString(unsigned val) {
102 switch (val) {
103 default: llvm_unreachable("Unknown iflags operand");
104 case F: return "f";
105 case I: return "i";
106 case A: return "a";
107 }
108 }
109
110 inline static const char *IModToString(unsigned val) {
111 switch (val) {
112 default: llvm_unreachable("Unknown imod operand");
113 case IE: return "ie";
114 case ID: return "id";
115 }
116 }
117}
118
Jim Grosbach91fbd8f2010-09-15 19:26:06 +0000119namespace ARM_MB {
120 // The Memory Barrier Option constants map directly to the 4-bit encoding of
121 // the option field for memory barrier operations.
122 enum MemBOpt {
Bob Wilson7ed59712010-10-30 00:54:37 +0000123 SY = 15,
Jim Grosbach91fbd8f2010-09-15 19:26:06 +0000124 ST = 14,
125 ISH = 11,
126 ISHST = 10,
127 NSH = 7,
128 NSHST = 6,
129 OSH = 3,
130 OSHST = 2
131 };
132
133 inline static const char *MemBOptToString(unsigned val) {
134 switch (val) {
Jim Grosbach2b48b552010-09-15 19:26:50 +0000135 default: llvm_unreachable("Unknown memory operation");
Bob Wilson7ed59712010-10-30 00:54:37 +0000136 case SY: return "sy";
Jim Grosbach91fbd8f2010-09-15 19:26:06 +0000137 case ST: return "st";
138 case ISH: return "ish";
139 case ISHST: return "ishst";
140 case NSH: return "nsh";
141 case NSHST: return "nshst";
142 case OSH: return "osh";
143 case OSHST: return "oshst";
144 }
145 }
146} // namespace ARM_MB
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000147
148/// getARMRegisterNumbering - Given the enum value for some register, e.g.
149/// ARM::LR, return the number that it corresponds to (e.g. 14).
150inline static unsigned getARMRegisterNumbering(unsigned Reg) {
151 using namespace ARM;
152 switch (Reg) {
153 default:
154 llvm_unreachable("Unknown ARM register!");
155 case R0: case S0: case D0: case Q0: return 0;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000156 case R1: case S1: case D1: case Q1: return 1;
157 case R2: case S2: case D2: case Q2: return 2;
158 case R3: case S3: case D3: case Q3: return 3;
159 case R4: case S4: case D4: case Q4: return 4;
160 case R5: case S5: case D5: case Q5: return 5;
161 case R6: case S6: case D6: case Q6: return 6;
162 case R7: case S7: case D7: case Q7: return 7;
163 case R8: case S8: case D8: case Q8: return 8;
164 case R9: case S9: case D9: case Q9: return 9;
165 case R10: case S10: case D10: case Q10: return 10;
166 case R11: case S11: case D11: case Q11: return 11;
167 case R12: case S12: case D12: case Q12: return 12;
168 case SP: case S13: case D13: case Q13: return 13;
169 case LR: case S14: case D14: case Q14: return 14;
170 case PC: case S15: case D15: case Q15: return 15;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000171
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000172 case S16: case D16: return 16;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000173 case S17: case D17: return 17;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000174 case S18: case D18: return 18;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000175 case S19: case D19: return 19;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000176 case S20: case D20: return 20;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000177 case S21: case D21: return 21;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000178 case S22: case D22: return 22;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000179 case S23: case D23: return 23;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000180 case S24: case D24: return 24;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000181 case S25: case D25: return 25;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000182 case S26: case D26: return 26;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000183 case S27: case D27: return 27;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000184 case S28: case D28: return 28;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000185 case S29: case D29: return 29;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000186 case S30: case D30: return 30;
Jim Grosbach40e85fb2010-09-15 20:26:25 +0000187 case S31: case D31: return 31;
188 }
189}
190
Evan Chenga20cde32011-07-20 23:34:39 +0000191/// ARMII - This namespace holds all of the target specific flags that
192/// instruction info tracks.
193///
Jim Grosbach0d35df12010-09-17 18:25:25 +0000194namespace ARMII {
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000195
196 /// ARM Index Modes
197 enum IndexMode {
198 IndexModeNone = 0,
199 IndexModePre = 1,
200 IndexModePost = 2,
201 IndexModeUpd = 3
202 };
203
204 /// ARM Addressing Modes
205 enum AddrMode {
206 AddrModeNone = 0,
207 AddrMode1 = 1,
208 AddrMode2 = 2,
209 AddrMode3 = 3,
210 AddrMode4 = 4,
211 AddrMode5 = 5,
212 AddrMode6 = 6,
213 AddrModeT1_1 = 7,
214 AddrModeT1_2 = 8,
215 AddrModeT1_4 = 9,
216 AddrModeT1_s = 10, // i8 * 4 for pc and sp relative data
217 AddrModeT2_i12 = 11,
218 AddrModeT2_i8 = 12,
219 AddrModeT2_so = 13,
220 AddrModeT2_pc = 14, // +/- i12 for pc relative data
221 AddrModeT2_i8s4 = 15, // i8 * 4
222 AddrMode_i12 = 16
223 };
224
225 inline static const char *AddrModeToString(AddrMode addrmode) {
226 switch (addrmode) {
227 default: llvm_unreachable("Unknown memory operation");
228 case AddrModeNone: return "AddrModeNone";
229 case AddrMode1: return "AddrMode1";
230 case AddrMode2: return "AddrMode2";
231 case AddrMode3: return "AddrMode3";
232 case AddrMode4: return "AddrMode4";
233 case AddrMode5: return "AddrMode5";
234 case AddrMode6: return "AddrMode6";
235 case AddrModeT1_1: return "AddrModeT1_1";
236 case AddrModeT1_2: return "AddrModeT1_2";
237 case AddrModeT1_4: return "AddrModeT1_4";
238 case AddrModeT1_s: return "AddrModeT1_s";
239 case AddrModeT2_i12: return "AddrModeT2_i12";
240 case AddrModeT2_i8: return "AddrModeT2_i8";
241 case AddrModeT2_so: return "AddrModeT2_so";
242 case AddrModeT2_pc: return "AddrModeT2_pc";
243 case AddrModeT2_i8s4: return "AddrModeT2_i8s4";
244 case AddrMode_i12: return "AddrMode_i12";
245 }
246 }
247
Jim Grosbach0d35df12010-09-17 18:25:25 +0000248 /// Target Operand Flag enum.
249 enum TOF {
250 //===------------------------------------------------------------------===//
251 // ARM Specific MachineOperand flags.
252
253 MO_NO_FLAG,
254
255 /// MO_LO16 - On a symbol operand, this represents a relocation containing
256 /// lower 16 bit of the address. Used only via movw instruction.
257 MO_LO16,
258
259 /// MO_HI16 - On a symbol operand, this represents a relocation containing
260 /// higher 16 bit of the address. Used only via movt instruction.
Jim Grosbach85dcd3d2010-09-22 23:27:36 +0000261 MO_HI16,
262
Evan Cheng2f2435d2011-01-21 18:55:51 +0000263 /// MO_LO16_NONLAZY - On a symbol operand "FOO", this represents a
264 /// relocation containing lower 16 bit of the non-lazy-ptr indirect symbol,
265 /// i.e. "FOO$non_lazy_ptr".
266 /// Used only via movw instruction.
267 MO_LO16_NONLAZY,
268
269 /// MO_HI16_NONLAZY - On a symbol operand "FOO", this represents a
270 /// relocation containing lower 16 bit of the non-lazy-ptr indirect symbol,
271 /// i.e. "FOO$non_lazy_ptr". Used only via movt instruction.
272 MO_HI16_NONLAZY,
273
Evan Chengdfce83c2011-01-17 08:03:18 +0000274 /// MO_LO16_NONLAZY_PIC - On a symbol operand "FOO", this represents a
275 /// relocation containing lower 16 bit of the PC relative address of the
276 /// non-lazy-ptr indirect symbol, i.e. "FOO$non_lazy_ptr - LABEL".
277 /// Used only via movw instruction.
278 MO_LO16_NONLAZY_PIC,
279
280 /// MO_HI16_NONLAZY_PIC - On a symbol operand "FOO", this represents a
281 /// relocation containing lower 16 bit of the PC relative address of the
282 /// non-lazy-ptr indirect symbol, i.e. "FOO$non_lazy_ptr - LABEL".
283 /// Used only via movt instruction.
284 MO_HI16_NONLAZY_PIC,
285
Jim Grosbach85dcd3d2010-09-22 23:27:36 +0000286 /// MO_PLT - On a symbol operand, this represents an ELF PLT reference on a
287 /// call operand.
288 MO_PLT
Jim Grosbach0d35df12010-09-17 18:25:25 +0000289 };
Evan Chenga20cde32011-07-20 23:34:39 +0000290
291 enum {
292 //===------------------------------------------------------------------===//
293 // Instruction Flags.
294
295 //===------------------------------------------------------------------===//
296 // This four-bit field describes the addressing mode used.
297 AddrModeMask = 0x1f, // The AddrMode enums are declared in ARMBaseInfo.h
298
299 // IndexMode - Unindex, pre-indexed, or post-indexed are valid for load
300 // and store ops only. Generic "updating" flag is used for ld/st multiple.
301 // The index mode enums are declared in ARMBaseInfo.h
302 IndexModeShift = 5,
303 IndexModeMask = 3 << IndexModeShift,
304
305 //===------------------------------------------------------------------===//
306 // Instruction encoding formats.
307 //
308 FormShift = 7,
309 FormMask = 0x3f << FormShift,
310
311 // Pseudo instructions
312 Pseudo = 0 << FormShift,
313
314 // Multiply instructions
315 MulFrm = 1 << FormShift,
316
317 // Branch instructions
318 BrFrm = 2 << FormShift,
319 BrMiscFrm = 3 << FormShift,
320
321 // Data Processing instructions
322 DPFrm = 4 << FormShift,
323 DPSoRegFrm = 5 << FormShift,
324
325 // Load and Store
326 LdFrm = 6 << FormShift,
327 StFrm = 7 << FormShift,
328 LdMiscFrm = 8 << FormShift,
329 StMiscFrm = 9 << FormShift,
330 LdStMulFrm = 10 << FormShift,
331
332 LdStExFrm = 11 << FormShift,
333
334 // Miscellaneous arithmetic instructions
335 ArithMiscFrm = 12 << FormShift,
336 SatFrm = 13 << FormShift,
337
338 // Extend instructions
339 ExtFrm = 14 << FormShift,
340
341 // VFP formats
342 VFPUnaryFrm = 15 << FormShift,
343 VFPBinaryFrm = 16 << FormShift,
344 VFPConv1Frm = 17 << FormShift,
345 VFPConv2Frm = 18 << FormShift,
346 VFPConv3Frm = 19 << FormShift,
347 VFPConv4Frm = 20 << FormShift,
348 VFPConv5Frm = 21 << FormShift,
349 VFPLdStFrm = 22 << FormShift,
350 VFPLdStMulFrm = 23 << FormShift,
351 VFPMiscFrm = 24 << FormShift,
352
353 // Thumb format
354 ThumbFrm = 25 << FormShift,
355
356 // Miscelleaneous format
357 MiscFrm = 26 << FormShift,
358
359 // NEON formats
360 NGetLnFrm = 27 << FormShift,
361 NSetLnFrm = 28 << FormShift,
362 NDupFrm = 29 << FormShift,
363 NLdStFrm = 30 << FormShift,
364 N1RegModImmFrm= 31 << FormShift,
365 N2RegFrm = 32 << FormShift,
366 NVCVTFrm = 33 << FormShift,
367 NVDupLnFrm = 34 << FormShift,
368 N2RegVShLFrm = 35 << FormShift,
369 N2RegVShRFrm = 36 << FormShift,
370 N3RegFrm = 37 << FormShift,
371 N3RegVShFrm = 38 << FormShift,
372 NVExtFrm = 39 << FormShift,
373 NVMulSLFrm = 40 << FormShift,
374 NVTBLFrm = 41 << FormShift,
375
376 //===------------------------------------------------------------------===//
377 // Misc flags.
378
379 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
380 // it doesn't have a Rn operand.
381 UnaryDP = 1 << 13,
382
383 // Xform16Bit - Indicates this Thumb2 instruction may be transformed into
384 // a 16-bit Thumb instruction if certain conditions are met.
385 Xform16Bit = 1 << 14,
386
387 //===------------------------------------------------------------------===//
388 // Code domain.
389 DomainShift = 15,
390 DomainMask = 7 << DomainShift,
391 DomainGeneral = 0 << DomainShift,
392 DomainVFP = 1 << DomainShift,
393 DomainNEON = 2 << DomainShift,
394 DomainNEONA8 = 4 << DomainShift,
395
396 //===------------------------------------------------------------------===//
397 // Field shifts - such shifts are used to set field while generating
398 // machine instructions.
399 //
400 // FIXME: This list will need adjusting/fixing as the MC code emitter
401 // takes shape and the ARMCodeEmitter.cpp bits go away.
402 ShiftTypeShift = 4,
403
404 M_BitShift = 5,
405 ShiftImmShift = 5,
406 ShiftShift = 7,
407 N_BitShift = 7,
408 ImmHiShift = 8,
409 SoRotImmShift = 8,
410 RegRsShift = 8,
411 ExtRotImmShift = 10,
412 RegRdLoShift = 12,
413 RegRdShift = 12,
414 RegRdHiShift = 16,
415 RegRnShift = 16,
416 S_BitShift = 20,
417 W_BitShift = 21,
418 AM3_I_BitShift = 22,
419 D_BitShift = 22,
420 U_BitShift = 23,
421 P_BitShift = 24,
422 I_BitShift = 25,
423 CondShift = 28
424 };
425
Jim Grosbach0d35df12010-09-17 18:25:25 +0000426} // end namespace ARMII
427
Jim Grosbach91fbd8f2010-09-15 19:26:06 +0000428} // end namespace llvm;
429
Jim Grosbach91fbd8f2010-09-15 19:26:06 +0000430#endif