blob: f9de78dc281f707f878f91b84558eaf2f801098c [file] [log] [blame]
Eugene Zelenko79220eae2017-08-03 22:12:30 +00001//===- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer --------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "MipsAsmPrinter.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000016#include "InstPrinter/MipsInstPrinter.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000017#include "MCTargetDesc/MipsABIInfo.h"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000018#include "MCTargetDesc/MipsBaseInfo.h"
Sasa Stankovic8c5736b2014-02-28 10:00:38 +000019#include "MCTargetDesc/MipsMCNaCl.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000020#include "MCTargetDesc/MipsMCTargetDesc.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "Mips.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "MipsMCInstLower.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000023#include "MipsMachineFunction.h"
24#include "MipsSubtarget.h"
Eric Christophera5762812015-01-26 17:33:46 +000025#include "MipsTargetMachine.h"
Rafael Espindolaa17151a2013-10-08 13:08:17 +000026#include "MipsTargetStreamer.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000027#include "llvm/ADT/SmallString.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000028#include "llvm/ADT/StringRef.h"
29#include "llvm/ADT/Triple.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000030#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000031#include "llvm/BinaryFormat/ELF.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000032#include "llvm/CodeGen/MachineBasicBlock.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000033#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesbcda5e22007-07-11 23:24:41 +000034#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000035#include "llvm/CodeGen/MachineFunction.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036#include "llvm/CodeGen/MachineInstr.h"
Sasa Stankovic8c5736b2014-02-28 10:00:38 +000037#include "llvm/CodeGen/MachineJumpTableInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000038#include "llvm/CodeGen/MachineOperand.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000039#include "llvm/CodeGen/TargetRegisterInfo.h"
40#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000041#include "llvm/IR/Attributes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/BasicBlock.h"
43#include "llvm/IR/DataLayout.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000044#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000045#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
Rafael Espindola2ab7ea72014-01-27 01:33:33 +000047#include "llvm/MC/MCContext.h"
Reed Kotler4cdaa7d2014-02-14 19:16:39 +000048#include "llvm/MC/MCExpr.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000049#include "llvm/MC/MCInst.h"
Sagar Thakurec657922017-02-15 10:48:11 +000050#include "llvm/MC/MCInstBuilder.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000051#include "llvm/MC/MCObjectFileInfo.h"
Rafael Espindola2ab7ea72014-01-27 01:33:33 +000052#include "llvm/MC/MCSectionELF.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000053#include "llvm/MC/MCSymbol.h"
Rafael Espindolaa8695762015-06-02 00:25:12 +000054#include "llvm/MC/MCSymbolELF.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000055#include "llvm/Support/Casting.h"
56#include "llvm/Support/ErrorHandling.h"
Jack Carterb2af5122012-07-05 23:58:21 +000057#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000058#include "llvm/Support/raw_ostream.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000059#include "llvm/Target/TargetMachine.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000060#include <cassert>
61#include <cstdint>
62#include <map>
63#include <memory>
Reed Kotler4cdaa7d2014-02-14 19:16:39 +000064#include <string>
Eugene Zelenko79220eae2017-08-03 22:12:30 +000065#include <vector>
Akira Hatanakaf2bcad92011-07-01 01:04:43 +000066
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000067using namespace llvm;
68
Chandler Carruth84e68b22014-04-22 02:41:26 +000069#define DEBUG_TYPE "mips-asm-printer"
70
Toma Tabacua23f13c2014-12-17 10:56:16 +000071MipsTargetStreamer &MipsAsmPrinter::getTargetStreamer() const {
Lang Hames9ff69c82015-04-24 19:11:51 +000072 return static_cast<MipsTargetStreamer &>(*OutStreamer->getTargetStreamer());
Rafael Espindolaa17151a2013-10-08 13:08:17 +000073}
74
Akira Hatanaka34ee3ff2012-03-28 00:22:50 +000075bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher3ee30d02015-02-20 08:39:06 +000076 Subtarget = &MF.getSubtarget<MipsSubtarget>();
Eric Christopher8ef7a6a2014-07-18 00:08:53 +000077
Akira Hatanaka34ee3ff2012-03-28 00:22:50 +000078 MipsFI = MF.getInfo<MipsFunctionInfo>();
Reed Kotler4cdaa7d2014-02-14 19:16:39 +000079 if (Subtarget->inMips16Mode())
80 for (std::map<
81 const char *,
Eugene Zelenko79220eae2017-08-03 22:12:30 +000082 const Mips16HardFloatInfo::FuncSignature *>::const_iterator
Reed Kotler4cdaa7d2014-02-14 19:16:39 +000083 it = MipsFI->StubsNeeded.begin();
84 it != MipsFI->StubsNeeded.end(); ++it) {
85 const char *Symbol = it->first;
Eugene Zelenko79220eae2017-08-03 22:12:30 +000086 const Mips16HardFloatInfo::FuncSignature *Signature = it->second;
Reed Kotler4cdaa7d2014-02-14 19:16:39 +000087 if (StubsNeeded.find(Symbol) == StubsNeeded.end())
88 StubsNeeded[Symbol] = Signature;
89 }
Reed Kotler91ae9822013-10-27 21:57:36 +000090 MCP = MF.getConstantPool();
Sasa Stankovic8c5736b2014-02-28 10:00:38 +000091
92 // In NaCl, all indirect jump targets must be aligned to bundle size.
93 if (Subtarget->isTargetNaCl())
94 NaClAlignIndirectJumpTargets(MF);
95
Akira Hatanaka34ee3ff2012-03-28 00:22:50 +000096 AsmPrinter::runOnMachineFunction(MF);
Sagar Thakurec657922017-02-15 10:48:11 +000097
Simon Dardis080d4782017-05-04 11:03:50 +000098 emitXRayTable();
Sagar Thakurec657922017-02-15 10:48:11 +000099
Akira Hatanaka34ee3ff2012-03-28 00:22:50 +0000100 return true;
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000101}
102
Akira Hatanaka42a35242012-09-27 01:59:07 +0000103bool MipsAsmPrinter::lowerOperand(const MachineOperand &MO, MCOperand &MCOp) {
104 MCOp = MCInstLowering.LowerOperand(MO);
105 return MCOp.isValid();
106}
107
108#include "MipsGenMCPseudoLowering.inc"
109
Daniel Sandersf5a5fbd2014-07-09 10:21:59 +0000110// Lower PseudoReturn/PseudoIndirectBranch/PseudoIndirectBranch64 to JR, JR_MM,
Aleksandar Beserminji7d610f42017-09-14 14:34:04 +0000111// JALR, or JALR64 as appropriate for the target.
Daniel Sandersf5a5fbd2014-07-09 10:21:59 +0000112void MipsAsmPrinter::emitPseudoIndirectBranch(MCStreamer &OutStreamer,
113 const MachineInstr *MI) {
Daniel Sanders338513b2014-07-09 10:16:07 +0000114 bool HasLinkReg = false;
Simon Dardisea343152016-08-18 13:22:43 +0000115 bool InMicroMipsMode = Subtarget->inMicroMipsMode();
Daniel Sanders338513b2014-07-09 10:16:07 +0000116 MCInst TmpInst0;
117
118 if (Subtarget->hasMips64r6()) {
119 // MIPS64r6 should use (JALR64 ZERO_64, $rs)
120 TmpInst0.setOpcode(Mips::JALR64);
121 HasLinkReg = true;
122 } else if (Subtarget->hasMips32r6()) {
123 // MIPS32r6 should use (JALR ZERO, $rs)
Simon Dardisea343152016-08-18 13:22:43 +0000124 if (InMicroMipsMode)
125 TmpInst0.setOpcode(Mips::JRC16_MMR6);
126 else {
127 TmpInst0.setOpcode(Mips::JALR);
128 HasLinkReg = true;
129 }
Daniel Sanders338513b2014-07-09 10:16:07 +0000130 } else if (Subtarget->inMicroMipsMode())
131 // microMIPS should use (JR_MM $rs)
132 TmpInst0.setOpcode(Mips::JR_MM);
133 else {
134 // Everything else should use (JR $rs)
135 TmpInst0.setOpcode(Mips::JR);
136 }
137
138 MCOperand MCOp;
139
140 if (HasLinkReg) {
141 unsigned ZeroReg = Subtarget->isGP64bit() ? Mips::ZERO_64 : Mips::ZERO;
Jim Grosbache9119e42015-05-13 18:37:00 +0000142 TmpInst0.addOperand(MCOperand::createReg(ZeroReg));
Daniel Sanders338513b2014-07-09 10:16:07 +0000143 }
144
145 lowerOperand(MI->getOperand(0), MCOp);
146 TmpInst0.addOperand(MCOp);
147
148 EmitToStreamer(OutStreamer, TmpInst0);
149}
150
Akira Hatanakaddd12652011-07-07 20:10:52 +0000151void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000152 MipsTargetStreamer &TS = getTargetStreamer();
Sagar Thakurec657922017-02-15 10:48:11 +0000153 unsigned Opc = MI->getOpcode();
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000154 TS.forbidModuleDirective();
Daniel Sandersc7dbc632014-07-08 10:11:38 +0000155
Akira Hatanakaddd12652011-07-07 20:10:52 +0000156 if (MI->isDebugValue()) {
Bruno Cardoso Lopescd1d4472011-12-30 21:09:41 +0000157 SmallString<128> Str;
158 raw_svector_ostream OS(Str);
159
Akira Hatanakaddd12652011-07-07 20:10:52 +0000160 PrintDebugValueComment(MI, OS);
161 return;
162 }
163
Reed Kotler91ae9822013-10-27 21:57:36 +0000164 // If we just ended a constant pool, mark it as such.
Sagar Thakurec657922017-02-15 10:48:11 +0000165 if (InConstantPool && Opc != Mips::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000166 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Reed Kotler91ae9822013-10-27 21:57:36 +0000167 InConstantPool = false;
168 }
Sagar Thakurec657922017-02-15 10:48:11 +0000169 if (Opc == Mips::CONSTPOOL_ENTRY) {
Reed Kotler91ae9822013-10-27 21:57:36 +0000170 // CONSTPOOL_ENTRY - This instruction represents a floating
Sagar Thakurec657922017-02-15 10:48:11 +0000171 // constant pool in the function. The first operand is the ID#
Reed Kotler91ae9822013-10-27 21:57:36 +0000172 // for this instruction, the second is the index into the
173 // MachineConstantPool that this is, the third is the size in
174 // bytes of this constant pool entry.
175 // The required alignment is specified on the basic block holding this MI.
176 //
177 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
Sagar Thakurec657922017-02-15 10:48:11 +0000178 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
Reed Kotler91ae9822013-10-27 21:57:36 +0000179
180 // If this is the first entry of the pool, mark it.
181 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000182 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Reed Kotler91ae9822013-10-27 21:57:36 +0000183 InConstantPool = true;
184 }
185
Lang Hames9ff69c82015-04-24 19:11:51 +0000186 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Reed Kotler91ae9822013-10-27 21:57:36 +0000187
188 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
189 if (MCPE.isMachineConstantPoolEntry())
190 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
191 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000192 EmitGlobalConstant(MF->getDataLayout(), MCPE.Val.ConstVal);
Reed Kotler91ae9822013-10-27 21:57:36 +0000193 return;
194 }
195
Sagar Thakurec657922017-02-15 10:48:11 +0000196 switch (Opc) {
197 case Mips::PATCHABLE_FUNCTION_ENTER:
198 LowerPATCHABLE_FUNCTION_ENTER(*MI);
199 return;
200 case Mips::PATCHABLE_FUNCTION_EXIT:
201 LowerPATCHABLE_FUNCTION_EXIT(*MI);
202 return;
203 case Mips::PATCHABLE_TAIL_CALL:
204 LowerPATCHABLE_TAIL_CALL(*MI);
205 return;
206 }
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000207
208 MachineBasicBlock::const_instr_iterator I = MI->getIterator();
209 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
Akira Hatanaka5ac78682012-06-13 23:25:52 +0000210
211 do {
Akira Hatanaka556135d2013-02-06 21:50:15 +0000212 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +0000213 if (emitPseudoExpansionLowering(*OutStreamer, &*I))
Akira Hatanaka556135d2013-02-06 21:50:15 +0000214 continue;
Jack Carterc20a21b2012-08-28 19:07:39 +0000215
Daniel Sanders338513b2014-07-09 10:16:07 +0000216 if (I->getOpcode() == Mips::PseudoReturn ||
Daniel Sandersf5a5fbd2014-07-09 10:21:59 +0000217 I->getOpcode() == Mips::PseudoReturn64 ||
218 I->getOpcode() == Mips::PseudoIndirectBranch ||
Simon Dardisea343152016-08-18 13:22:43 +0000219 I->getOpcode() == Mips::PseudoIndirectBranch64 ||
220 I->getOpcode() == Mips::TAILCALLREG ||
221 I->getOpcode() == Mips::TAILCALLREG64) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000222 emitPseudoIndirectBranch(*OutStreamer, &*I);
Daniel Sanders338513b2014-07-09 10:16:07 +0000223 continue;
224 }
225
Reed Kotler76c9bcd2013-02-15 21:05:58 +0000226 // The inMips16Mode() test is not permanent.
227 // Some instructions are marked as pseudo right now which
228 // would make the test fail for the wrong reason but
229 // that will be fixed soon. We need this here because we are
230 // removing another test for this situation downstream in the
231 // callchain.
232 //
Sasa Stankovic7b061a42014-04-30 15:06:25 +0000233 if (I->isPseudo() && !Subtarget->inMips16Mode()
234 && !isLongBranchPseudo(I->getOpcode()))
Reed Kotler76c9bcd2013-02-15 21:05:58 +0000235 llvm_unreachable("Pseudo opcode found in EmitInstruction()");
236
Akira Hatanaka556135d2013-02-06 21:50:15 +0000237 MCInst TmpInst0;
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +0000238 MCInstLowering.Lower(&*I, TmpInst0);
Lang Hames9ff69c82015-04-24 19:11:51 +0000239 EmitToStreamer(*OutStreamer, TmpInst0);
Akira Hatanaka556135d2013-02-06 21:50:15 +0000240 } while ((++I != E) && I->isInsideBundle()); // Delay slot check
Akira Hatanakaddd12652011-07-07 20:10:52 +0000241}
242
Akira Hatanakae2489122011-04-15 21:51:11 +0000243//===----------------------------------------------------------------------===//
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000244//
245// Mips Asm Directives
246//
247// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
248// Describe the stack frame.
249//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000250// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000251// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000252// bitmask - contain a little endian bitset indicating which registers are
253// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000254// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000255// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000256// the first saved register on prologue is located. (e.g. with a
257//
258// Consider the following function prologue:
259//
Bill Wendling97925ec2008-02-27 06:33:05 +0000260// .frame $fp,48,$ra
261// .mask 0xc0000000,-8
262// addiu $sp, $sp, -48
263// sw $ra, 40($sp)
264// sw $fp, 36($sp)
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000265//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000266// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
267// 30 (FP) are saved at prologue. As the save order on prologue is from
268// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000269// stack pointer subtration, the first register in the mask (RA) will be
270// saved at address 48-8=40.
271//
Akira Hatanakae2489122011-04-15 21:51:11 +0000272//===----------------------------------------------------------------------===//
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000273
Akira Hatanakae2489122011-04-15 21:51:11 +0000274//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000275// Mask directives
Akira Hatanakae2489122011-04-15 21:51:11 +0000276//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000277
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000278// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +0000279// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Rafael Espindola25fa2912014-01-27 04:33:11 +0000280void MipsAsmPrinter::printSavedRegsBitmask() {
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +0000281 // CPU and FPU Saved Registers Bitmasks
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000282 unsigned CPUBitmask = 0, FPUBitmask = 0;
283 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000284
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +0000285 // Set the CPU and FPU Bitmasks
Matthias Braun941a7052016-07-28 18:40:00 +0000286 const MachineFrameInfo &MFI = MF->getFrameInfo();
Eric Christophercba722f2015-03-21 03:13:07 +0000287 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Matthias Braun941a7052016-07-28 18:40:00 +0000288 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000289 // size of stack area to which FP callee-saved regs are saved.
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000290 unsigned CPURegSize = TRI->getRegSizeInBits(Mips::GPR32RegClass) / 8;
291 unsigned FGR32RegSize = TRI->getRegSizeInBits(Mips::FGR32RegClass) / 8;
292 unsigned AFGR64RegSize = TRI->getRegSizeInBits(Mips::AFGR64RegClass) / 8;
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000293 bool HasAFGR64Reg = false;
294 unsigned CSFPRegsSize = 0;
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000295
Toma Tabacube218922015-04-09 10:54:16 +0000296 for (const auto &I : CSI) {
297 unsigned Reg = I.getReg();
Eric Christophercba722f2015-03-21 03:13:07 +0000298 unsigned RegNum = TRI->getEncodingValue(Reg);
Toma Tabacube218922015-04-09 10:54:16 +0000299
300 // If it's a floating point register, set the FPU Bitmask.
301 // If it's a general purpose register, set the CPU Bitmask.
302 if (Mips::FGR32RegClass.contains(Reg)) {
303 FPUBitmask |= (1 << RegNum);
304 CSFPRegsSize += FGR32RegSize;
305 } else if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000306 FPUBitmask |= (3 << RegNum);
307 CSFPRegsSize += AFGR64RegSize;
308 HasAFGR64Reg = true;
Toma Tabacube218922015-04-09 10:54:16 +0000309 } else if (Mips::GPR32RegClass.contains(Reg))
310 CPUBitmask |= (1 << RegNum);
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000311 }
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000312
Akira Hatanaka90d96f42011-05-23 20:34:30 +0000313 // FP Regs are saved right below where the virtual frame pointer points to.
314 FPUTopSavedRegOff = FPUBitmask ?
315 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
316
317 // CPU Regs are saved below FP Regs.
318 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopescfd16382007-08-28 05:06:17 +0000319
Rafael Espindola25fa2912014-01-27 04:33:11 +0000320 MipsTargetStreamer &TS = getTargetStreamer();
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +0000321 // Print CPUBitmask
Rafael Espindola25fa2912014-01-27 04:33:11 +0000322 TS.emitMask(CPUBitmask, CPUTopSavedRegOff);
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +0000323
324 // Print FPUBitmask
Rafael Espindola25fa2912014-01-27 04:33:11 +0000325 TS.emitFMask(FPUBitmask, FPUTopSavedRegOff);
Bruno Cardoso Lopesbcda5e22007-07-11 23:24:41 +0000326}
327
Akira Hatanakae2489122011-04-15 21:51:11 +0000328//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000329// Frame and Set directives
Akira Hatanakae2489122011-04-15 21:51:11 +0000330//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000331
332/// Frame Directive
Chris Lattner5e596182010-04-04 07:05:53 +0000333void MipsAsmPrinter::emitFrameDirective() {
Eric Christophercba722f2015-03-21 03:13:07 +0000334 const TargetRegisterInfo &RI = *MF->getSubtarget().getRegisterInfo();
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000335
Chris Lattnercc9a6f02010-01-28 06:22:43 +0000336 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000337 unsigned returnReg = RI.getRARegister();
Matthias Braun941a7052016-07-28 18:40:00 +0000338 unsigned stackSize = MF->getFrameInfo().getStackSize();
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000339
Rafael Espindola054234f2014-01-27 03:53:56 +0000340 getTargetStreamer().emitFrame(stackReg, stackSize, returnReg);
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000341}
342
343/// Emit Set directives.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000344const char *MipsAsmPrinter::getCurrentABIString() const {
Eric Christophera5762812015-01-26 17:33:46 +0000345 switch (static_cast<MipsTargetMachine &>(TM).getABI().GetEnumValue()) {
Daniel Sanderse2e25da2014-10-24 16:15:27 +0000346 case MipsABIInfo::ABI::O32: return "abi32";
347 case MipsABIInfo::ABI::N32: return "abiN32";
348 case MipsABIInfo::ABI::N64: return "abi64";
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000349 default: llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000350 }
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000351}
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000352
Chris Lattner5d9fb4b2010-01-27 23:23:58 +0000353void MipsAsmPrinter::EmitFunctionEntryLabel() {
Rafael Espindola6633d572014-01-14 18:57:12 +0000354 MipsTargetStreamer &TS = getTargetStreamer();
Sasa Stankovic8c5736b2014-02-28 10:00:38 +0000355
356 // NaCl sandboxing requires that indirect call instructions are masked.
357 // This means that function entry points should be bundle-aligned.
358 if (Subtarget->isTargetNaCl())
359 EmitAlignment(std::max(MF->getAlignment(), MIPS_NACL_BUNDLE_ALIGN));
360
Daniel Sanders1d148642016-06-16 09:17:03 +0000361 if (Subtarget->inMicroMipsMode()) {
Rafael Espindola6633d572014-01-14 18:57:12 +0000362 TS.emitDirectiveSetMicroMips();
Daniel Sanders1d148642016-06-16 09:17:03 +0000363 TS.setUsesMicroMips();
Aleksandar Beserminji590f0792017-11-24 14:00:47 +0000364 TS.updateABIInfo(*Subtarget);
Daniel Sanders1d148642016-06-16 09:17:03 +0000365 } else
Matheus Almeidadc7e48e2014-04-16 11:46:59 +0000366 TS.emitDirectiveSetNoMicroMips();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000367
Rafael Espindola6633d572014-01-14 18:57:12 +0000368 if (Subtarget->inMips16Mode())
369 TS.emitDirectiveSetMips16();
370 else
371 TS.emitDirectiveSetNoMips16();
Jack Carterab3cb422013-02-19 22:04:37 +0000372
Rafael Espindola6633d572014-01-14 18:57:12 +0000373 TS.emitDirectiveEnt(*CurrentFnSym);
Lang Hames9ff69c82015-04-24 19:11:51 +0000374 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner5d9fb4b2010-01-27 23:23:58 +0000375}
376
Chris Lattnercc9a6f02010-01-28 06:22:43 +0000377/// EmitFunctionBodyStart - Targets can override this to emit stuff before
378/// the first basic block in the function.
379void MipsAsmPrinter::EmitFunctionBodyStart() {
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000380 MipsTargetStreamer &TS = getTargetStreamer();
381
Rafael Espindola7d78b2a2013-10-29 16:24:21 +0000382 MCInstLowering.Initialize(&MF->getContext());
Akira Hatanaka34ee3ff2012-03-28 00:22:50 +0000383
Matthias Braunf1caa282017-12-15 22:22:58 +0000384 bool IsNakedFunction = MF->getFunction().hasFnAttribute(Attribute::Naked);
Reed Kotler0f2b10e2013-05-03 23:17:24 +0000385 if (!IsNakedFunction)
386 emitFrameDirective();
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000387
Rafael Espindola25fa2912014-01-27 04:33:11 +0000388 if (!IsNakedFunction)
389 printSavedRegsBitmask();
390
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000391 if (!Subtarget->inMips16Mode()) {
392 TS.emitDirectiveSetNoReorder();
393 TS.emitDirectiveSetNoMacro();
394 TS.emitDirectiveSetNoAt();
Akira Hatanaka8f3573032012-05-12 00:48:43 +0000395 }
Chris Lattnercc9a6f02010-01-28 06:22:43 +0000396}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000397
Chris Lattnercc9a6f02010-01-28 06:22:43 +0000398/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
399/// the last basic block in the function.
400void MipsAsmPrinter::EmitFunctionBodyEnd() {
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000401 MipsTargetStreamer &TS = getTargetStreamer();
402
Chris Lattnerfd97a332010-01-28 01:48:52 +0000403 // There are instruction for this macros, but they must
404 // always be at the function end, and we can't emit and
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000405 // break with BB logic.
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000406 if (!Subtarget->inMips16Mode()) {
407 TS.emitDirectiveSetAt();
408 TS.emitDirectiveSetMacro();
409 TS.emitDirectiveSetReorder();
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000410 }
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000411 TS.emitDirectiveEnd(CurrentFnSym->getName());
Reed Kotler91ae9822013-10-27 21:57:36 +0000412 // Make sure to terminate any constant pools that were at the end
413 // of the function.
414 if (!InConstantPool)
415 return;
416 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +0000417 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000418}
419
Vasileios Kalintiris42544d62015-05-08 09:10:15 +0000420void MipsAsmPrinter::EmitBasicBlockEnd(const MachineBasicBlock &MBB) {
Omer Paparo Bivas2251c792017-10-24 06:16:03 +0000421 AsmPrinter::EmitBasicBlockEnd(MBB);
Vasileios Kalintiris42544d62015-05-08 09:10:15 +0000422 MipsTargetStreamer &TS = getTargetStreamer();
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000423 if (MBB.empty())
Vasileios Kalintiris42544d62015-05-08 09:10:15 +0000424 TS.emitDirectiveInsn();
425}
426
Bruno Cardoso Lopes160695f2010-07-20 08:37:04 +0000427/// isBlockOnlyReachableByFallthough - Return true if the basic block has
428/// exactly one predecessor and the control transfer mechanism between
429/// the predecessor and this block is a fall-through.
Akira Hatanakae2489122011-04-15 21:51:11 +0000430bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
431 MBB) const {
Bruno Cardoso Lopes160695f2010-07-20 08:37:04 +0000432 // The predecessor has to be immediately before this block.
433 const MachineBasicBlock *Pred = *MBB->pred_begin();
434
435 // If the predecessor is a switch statement, assume a jump table
436 // implementation, so it is not a fall through.
437 if (const BasicBlock *bb = Pred->getBasicBlock())
438 if (isa<SwitchInst>(bb->getTerminator()))
439 return false;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000440
Akira Hatanakae625ba42011-04-01 18:57:38 +0000441 // If this is a landing pad, it isn't a fall through. If it has no preds,
442 // then nothing falls through to it.
Reid Kleckner0e288232015-08-27 23:27:47 +0000443 if (MBB->isEHPad() || MBB->pred_empty())
Akira Hatanakae625ba42011-04-01 18:57:38 +0000444 return false;
445
446 // If there isn't exactly one predecessor, it can't be a fall through.
447 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
448 ++PI2;
Jia Liuf54f60f2012-02-28 07:46:26 +0000449
Akira Hatanakae625ba42011-04-01 18:57:38 +0000450 if (PI2 != MBB->pred_end())
Jia Liuf54f60f2012-02-28 07:46:26 +0000451 return false;
Akira Hatanakae625ba42011-04-01 18:57:38 +0000452
453 // The predecessor has to be immediately before this block.
454 if (!Pred->isLayoutSuccessor(MBB))
455 return false;
Jia Liuf54f60f2012-02-28 07:46:26 +0000456
Akira Hatanakae625ba42011-04-01 18:57:38 +0000457 // If the block is completely empty, then it definitely does fall through.
458 if (Pred->empty())
459 return true;
Jia Liuf54f60f2012-02-28 07:46:26 +0000460
Akira Hatanakae625ba42011-04-01 18:57:38 +0000461 // Otherwise, check the last instruction.
462 // Check if the last terminator is an unconditional branch.
463 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000464 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakae625ba42011-04-01 18:57:38 +0000465
Evan Cheng7f8e5632011-12-07 07:15:52 +0000466 return !I->isBarrier();
Bruno Cardoso Lopes160695f2010-07-20 08:37:04 +0000467}
468
Bruno Cardoso Lopes3d4bdcc2008-08-02 19:42:36 +0000469// Print out an operand for an inline asm expression.
Eric Christophered51b9e2012-05-10 21:48:22 +0000470bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000471 unsigned AsmVariant, const char *ExtraCode,
Chris Lattner3bb09762010-04-04 05:29:35 +0000472 raw_ostream &O) {
Bruno Cardoso Lopes3d4bdcc2008-08-02 19:42:36 +0000473 // Does this asm operand have a single letter operand modifier?
Eric Christophered51b9e2012-05-10 21:48:22 +0000474 if (ExtraCode && ExtraCode[0]) {
475 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes3d4bdcc2008-08-02 19:42:36 +0000476
Eric Christophered51b9e2012-05-10 21:48:22 +0000477 const MachineOperand &MO = MI->getOperand(OpNum);
478 switch (ExtraCode[0]) {
Eric Christopherbc5d2492012-05-19 00:51:56 +0000479 default:
Jack Carterb2fd5f62012-06-21 17:14:46 +0000480 // See if this is a generic print operand
481 return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O);
Eric Christopherbc5d2492012-05-19 00:51:56 +0000482 case 'X': // hex const int
483 if ((MO.getType()) != MachineOperand::MO_Immediate)
484 return true;
Benjamin Kramer33b46912015-05-23 16:53:07 +0000485 O << "0x" << Twine::utohexstr(MO.getImm());
Eric Christopherbc5d2492012-05-19 00:51:56 +0000486 return false;
487 case 'x': // hex const int (low 16 bits)
488 if ((MO.getType()) != MachineOperand::MO_Immediate)
489 return true;
Benjamin Kramer33b46912015-05-23 16:53:07 +0000490 O << "0x" << Twine::utohexstr(MO.getImm() & 0xffff);
Eric Christopherbc5d2492012-05-19 00:51:56 +0000491 return false;
492 case 'd': // decimal const int
493 if ((MO.getType()) != MachineOperand::MO_Immediate)
494 return true;
495 O << MO.getImm();
496 return false;
Eric Christopherf481ab32012-05-30 19:05:19 +0000497 case 'm': // decimal const int minus 1
498 if ((MO.getType()) != MachineOperand::MO_Immediate)
499 return true;
500 O << MO.getImm() - 1;
501 return false;
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000502 case 'z':
Jack Carter27747b52012-06-28 20:46:26 +0000503 // $0 if zero, regular printing otherwise
Toma Tabacu27cab752014-11-06 14:25:42 +0000504 if (MO.getType() == MachineOperand::MO_Immediate && MO.getImm() == 0) {
Jack Carter6c0bc0b2012-06-28 01:33:40 +0000505 O << "$0";
Toma Tabacu27cab752014-11-06 14:25:42 +0000506 return false;
507 }
508 // If not, call printOperand as normal.
509 break;
Jack Cartere8cb2fc2012-07-10 22:41:20 +0000510 case 'D': // Second part of a double word register operand
511 case 'L': // Low order register of a double word register operand
Jack Cartera62ba822012-07-18 06:41:36 +0000512 case 'M': // High order register of a double word register operand
Jack Cartere8cb2fc2012-07-10 22:41:20 +0000513 {
Jack Carterb2af5122012-07-05 23:58:21 +0000514 if (OpNum == 0)
515 return true;
516 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
517 if (!FlagsOP.isImm())
518 return true;
519 unsigned Flags = FlagsOP.getImm();
520 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Jack Carter2ab73b12012-07-06 02:44:22 +0000521 // Number of registers represented by this operand. We are looking
522 // for 2 for 32 bit mode and 1 for 64 bit mode.
Jack Carterb2af5122012-07-05 23:58:21 +0000523 if (NumVals != 2) {
Jack Carter2ab73b12012-07-06 02:44:22 +0000524 if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) {
Jack Carterb2af5122012-07-05 23:58:21 +0000525 unsigned Reg = MO.getReg();
526 O << '$' << MipsInstPrinter::getRegisterName(Reg);
527 return false;
528 }
529 return true;
530 }
Jack Carter42ebf982012-07-11 21:41:49 +0000531
532 unsigned RegOp = OpNum;
533 if (!Subtarget->isGP64bit()){
Simon Pilgrimdcd84332016-11-18 11:53:36 +0000534 // Endianness reverses which register holds the high or low value
Jack Cartera62ba822012-07-18 06:41:36 +0000535 // between M and L.
Jack Cartere8cb2fc2012-07-10 22:41:20 +0000536 switch(ExtraCode[0]) {
Jack Cartera62ba822012-07-18 06:41:36 +0000537 case 'M':
538 RegOp = (Subtarget->isLittle()) ? OpNum + 1 : OpNum;
Jack Cartere8cb2fc2012-07-10 22:41:20 +0000539 break;
540 case 'L':
Jack Cartera62ba822012-07-18 06:41:36 +0000541 RegOp = (Subtarget->isLittle()) ? OpNum : OpNum + 1;
542 break;
543 case 'D': // Always the second part
544 RegOp = OpNum + 1;
Jack Cartere8cb2fc2012-07-10 22:41:20 +0000545 }
546 if (RegOp >= MI->getNumOperands())
547 return true;
548 const MachineOperand &MO = MI->getOperand(RegOp);
549 if (!MO.isReg())
550 return true;
551 unsigned Reg = MO.getReg();
552 O << '$' << MipsInstPrinter::getRegisterName(Reg);
553 return false;
Jack Carterb2af5122012-07-05 23:58:21 +0000554 }
Eric Christophered51b9e2012-05-10 21:48:22 +0000555 }
Daniel Sanders8b59af12013-11-12 12:56:01 +0000556 case 'w':
557 // Print MSA registers for the 'f' constraint
558 // In LLVM, the 'w' modifier doesn't need to do anything.
559 // We can just call printOperand as normal.
560 break;
Jack Carter2ab73b12012-07-06 02:44:22 +0000561 }
562 }
Eric Christophered51b9e2012-05-10 21:48:22 +0000563
564 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes3d4bdcc2008-08-02 19:42:36 +0000565 return false;
566}
567
Akira Hatanaka4c406e72011-06-21 00:40:49 +0000568bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
569 unsigned OpNum, unsigned AsmVariant,
570 const char *ExtraCode,
571 raw_ostream &O) {
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000572 assert(OpNum + 1 < MI->getNumOperands() && "Insufficient operands");
573 const MachineOperand &BaseMO = MI->getOperand(OpNum);
574 const MachineOperand &OffsetMO = MI->getOperand(OpNum + 1);
575 assert(BaseMO.isReg() && "Unexpected base pointer for inline asm memory operand.");
576 assert(OffsetMO.isImm() && "Unexpected offset for inline asm memory operand.");
577 int Offset = OffsetMO.getImm();
578
Jack Carterb04e3572013-04-09 23:19:50 +0000579 // Currently we are expecting either no ExtraCode or 'D'
580 if (ExtraCode) {
581 if (ExtraCode[0] == 'D')
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000582 Offset += 4;
Jack Carterb04e3572013-04-09 23:19:50 +0000583 else
584 return true; // Unknown modifier.
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000585 // FIXME: M = high order bits
586 // FIXME: L = low order bits
Jack Carterb04e3572013-04-09 23:19:50 +0000587 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000588
Daniel Sandersa73d8fe2015-03-24 11:26:34 +0000589 O << Offset << "($" << MipsInstPrinter::getRegisterName(BaseMO.getReg()) << ")";
Jack Carter6c0bc0b2012-06-28 01:33:40 +0000590
Akira Hatanaka4c406e72011-06-21 00:40:49 +0000591 return false;
592}
593
Chris Lattner76c564b2010-04-04 04:47:45 +0000594void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
595 raw_ostream &O) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000596 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +0000597 bool closeP = false;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000598
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +0000599 if (MO.getTargetFlags())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000600 closeP = true;
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +0000601
602 switch(MO.getTargetFlags()) {
603 case MipsII::MO_GPREL: O << "%gp_rel("; break;
604 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanaka56d9ef52011-04-01 21:41:06 +0000605 case MipsII::MO_GOT: O << "%got("; break;
606 case MipsII::MO_ABS_HI: O << "%hi("; break;
607 case MipsII::MO_ABS_LO: O << "%lo("; break;
Simon Dardisca74dd72017-01-27 11:36:52 +0000608 case MipsII::MO_HIGHER: O << "%higher("; break;
609 case MipsII::MO_HIGHEST: O << "%highest(("; break;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000610 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
611 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
612 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
613 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanaka25ce3642011-09-22 03:09:07 +0000614 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
615 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
616 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
617 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
618 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000619 }
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +0000620
Chris Lattnereb2cc682009-09-13 20:31:40 +0000621 switch (MO.getType()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000622 case MachineOperand::MO_Register:
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000623 O << '$'
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000624 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000625 break;
626
627 case MachineOperand::MO_Immediate:
Akira Hatanaka2db176c2011-05-24 21:22:21 +0000628 O << MO.getImm();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000629 break;
630
631 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000632 MO.getMBB()->getSymbol()->print(O, MAI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000633 return;
634
635 case MachineOperand::MO_GlobalAddress:
Matt Arsenault8b643552015-06-09 00:31:39 +0000636 getSymbol(MO.getGlobal())->print(O, MAI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000637 break;
638
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000639 case MachineOperand::MO_BlockAddress: {
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000640 MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000641 O << BA->getName();
642 break;
643 }
644
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000645 case MachineOperand::MO_ConstantPoolIndex:
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000646 O << getDataLayout().getPrivateGlobalPrefix() << "CPI"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000647 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes4713b282009-11-19 06:06:13 +0000648 if (MO.getOffset())
649 O << "+" << MO.getOffset();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000650 break;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000651
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000652 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000653 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000654 }
655
656 if (closeP) O << ")";
657}
658
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000659void MipsAsmPrinter::
Akira Hatanaka9f6f6f62011-07-07 20:54:20 +0000660printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000661 // Load/Store memory operands -- imm($reg)
662 // If PIC target the target is loaded as the
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +0000663 // pattern lw $25,%call16($28)
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000664
665 // opNum can be invalid if instruction has reglist as operand.
666 // MemOperand is always last operand of instruction (base + offset).
667 switch (MI->getOpcode()) {
668 default:
669 break;
670 case Mips::SWM32_MM:
671 case Mips::LWM32_MM:
672 opNum = MI->getNumOperands() - 2;
673 break;
674 }
675
Chris Lattner76c564b2010-04-04 04:47:45 +0000676 printOperand(MI, opNum+1, O);
Akira Hatanaka2e766ed2011-07-07 18:57:00 +0000677 O << "(";
678 printOperand(MI, opNum, O);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000679 O << ")";
680}
681
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000682void MipsAsmPrinter::
Akira Hatanaka9f6f6f62011-07-07 20:54:20 +0000683printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
684 // when using stack locations for not load/store instructions
685 // print the same way as all normal 3 operand instructions.
686 printOperand(MI, opNum, O);
687 O << ", ";
688 printOperand(MI, opNum+1, O);
Akira Hatanaka9f6f6f62011-07-07 20:54:20 +0000689}
690
691void MipsAsmPrinter::
Simon Dardisba92b032016-09-09 11:06:01 +0000692printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
693 const char *Modifier) {
694 const MachineOperand &MO = MI->getOperand(opNum);
695 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
696}
697
698void MipsAsmPrinter::
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000699printRegisterList(const MachineInstr *MI, int opNum, raw_ostream &O) {
700 for (int i = opNum, e = MI->getNumOperands(); i != e; ++i) {
701 if (i != opNum) O << ", ";
702 printOperand(MI, i, O);
703 }
704}
705
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000706void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000707 MipsTargetStreamer &TS = getTargetStreamer();
708
709 // MipsTargetStreamer has an initialization order problem when emitting an
710 // object file directly (see MipsTargetELFStreamer for full details). Work
711 // around it by re-initializing the PIC state here.
Rafael Espindola699281c2016-05-18 11:58:50 +0000712 TS.setPic(OutContext.getObjectFileInfo()->isPositionIndependent());
Eric Christopher8af49b32015-02-18 01:01:57 +0000713
714 // Compute MIPS architecture attributes based on the default subtarget
715 // that we'd have constructed. Module level directives aren't LTO
716 // clean anyhow.
717 // FIXME: For ifunc related functions we could iterate over and look
718 // for a feature string that doesn't match the default one.
Daniel Sanders50f17232015-09-15 16:17:27 +0000719 const Triple &TT = TM.getTargetTriple();
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000720 StringRef CPU = MIPS_MC::selectMipsCPU(TT, TM.getTargetCPU());
Eric Christopher8af49b32015-02-18 01:01:57 +0000721 StringRef FS = TM.getTargetFeatureString();
722 const MipsTargetMachine &MTM = static_cast<const MipsTargetMachine &>(TM);
John Baldwin1255b162017-08-14 21:49:38 +0000723 const MipsSubtarget STI(TT, CPU, FS, MTM.isLittleEndian(), MTM, 0);
Eric Christopher8af49b32015-02-18 01:01:57 +0000724
725 bool IsABICalls = STI.isABICalls();
726 const MipsABIInfo &ABI = MTM.getABI();
Daniel Sanders16fa1db2014-04-16 13:58:57 +0000727 if (IsABICalls) {
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000728 TS.emitDirectiveAbiCalls();
Daniel Sanders16fa1db2014-04-16 13:58:57 +0000729 // FIXME: This condition should be a lot more complicated that it is here.
730 // Ideally it should test for properties of the ABI and not the ABI
731 // itself.
732 // For the moment, I'm only correcting enough to make MIPS-IV work.
Simon Dardisca74dd72017-01-27 11:36:52 +0000733 if (!isPositionIndependent() && STI.hasSym32())
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000734 TS.emitDirectiveOptionPic0();
Daniel Sanders16fa1db2014-04-16 13:58:57 +0000735 }
Jack Carterf9f753c2013-06-18 19:47:15 +0000736
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000737 // Tell the assembler which ABI we are using
Rafael Espindola2ab7ea72014-01-27 01:33:33 +0000738 std::string SectionName = std::string(".mdebug.") + getCurrentABIString();
Lang Hames9ff69c82015-04-24 19:11:51 +0000739 OutStreamer->SwitchSection(
Rafael Espindolaba31e272015-01-29 17:33:21 +0000740 OutContext.getELFSection(SectionName, ELF::SHT_PROGBITS, 0));
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000741
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000742 // NaN: At the moment we only support:
743 // 1. .nan legacy (default)
744 // 2. .nan 2008
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000745 STI.isNaN2008() ? TS.emitDirectiveNaN2008()
746 : TS.emitDirectiveNaNLegacy();
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000747
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000748 // TODO: handle O64 ABI
Rafael Espindola2ab7ea72014-01-27 01:33:33 +0000749
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000750 TS.updateABIInfo(STI);
Daniel Sanders7e527422014-07-10 13:38:23 +0000751
Daniel Sanderse22244b2014-07-21 15:25:24 +0000752 // We should always emit a '.module fp=...' but binutils 2.24 does not accept
753 // it. We therefore emit it when it contradicts the ABI defaults (-mfpxx or
754 // -mfp64) and omit it otherwise.
Eric Christopher8af49b32015-02-18 01:01:57 +0000755 if (ABI.IsO32() && (STI.isABI_FPXX() || STI.isFP64bit()))
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000756 TS.emitDirectiveModuleFP();
Daniel Sanderse22244b2014-07-21 15:25:24 +0000757
758 // We should always emit a '.module [no]oddspreg' but binutils 2.24 does not
759 // accept it. We therefore emit it when it contradicts the default or an
760 // option has changed the default (i.e. FPXX) and omit it otherwise.
Eric Christopher8af49b32015-02-18 01:01:57 +0000761 if (ABI.IsO32() && (!STI.useOddSPReg() || STI.isABI_FPXX()))
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000762 TS.emitDirectiveModuleOddSPReg();
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000763}
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000764
Eric Christopher64d35be2015-02-19 19:52:25 +0000765void MipsAsmPrinter::emitInlineAsmStart() const {
Toma Tabacua23f13c2014-12-17 10:56:16 +0000766 MipsTargetStreamer &TS = getTargetStreamer();
767
Toma Tabacu68e8a9c2015-01-09 15:00:30 +0000768 // GCC's choice of assembler options for inline assembly code ('at', 'macro'
769 // and 'reorder') is different from LLVM's choice for generated code ('noat',
770 // 'nomacro' and 'noreorder').
771 // In order to maintain compatibility with inline assembly code which depends
772 // on GCC's assembler options being used, we have to switch to those options
773 // for the duration of the inline assembly block and then switch back.
Toma Tabacua23f13c2014-12-17 10:56:16 +0000774 TS.emitDirectiveSetPush();
775 TS.emitDirectiveSetAt();
776 TS.emitDirectiveSetMacro();
777 TS.emitDirectiveSetReorder();
Lang Hames9ff69c82015-04-24 19:11:51 +0000778 OutStreamer->AddBlankLine();
Toma Tabacua23f13c2014-12-17 10:56:16 +0000779}
780
781void MipsAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
782 const MCSubtargetInfo *EndInfo) const {
Lang Hames9ff69c82015-04-24 19:11:51 +0000783 OutStreamer->AddBlankLine();
Toma Tabacua23f13c2014-12-17 10:56:16 +0000784 getTargetStreamer().emitDirectiveSetPop();
785}
786
Eric Christopher327fc972015-02-21 08:48:22 +0000787void MipsAsmPrinter::EmitJal(const MCSubtargetInfo &STI, MCSymbol *Symbol) {
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000788 MCInst I;
789 I.setOpcode(Mips::JAL);
790 I.addOperand(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000791 MCOperand::createExpr(MCSymbolRefExpr::create(Symbol, OutContext)));
Lang Hames9ff69c82015-04-24 19:11:51 +0000792 OutStreamer->EmitInstruction(I, STI);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000793}
794
Eric Christopher327fc972015-02-21 08:48:22 +0000795void MipsAsmPrinter::EmitInstrReg(const MCSubtargetInfo &STI, unsigned Opcode,
796 unsigned Reg) {
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000797 MCInst I;
798 I.setOpcode(Opcode);
Jim Grosbache9119e42015-05-13 18:37:00 +0000799 I.addOperand(MCOperand::createReg(Reg));
Lang Hames9ff69c82015-04-24 19:11:51 +0000800 OutStreamer->EmitInstruction(I, STI);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000801}
802
Eric Christopher327fc972015-02-21 08:48:22 +0000803void MipsAsmPrinter::EmitInstrRegReg(const MCSubtargetInfo &STI,
804 unsigned Opcode, unsigned Reg1,
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000805 unsigned Reg2) {
806 MCInst I;
807 //
808 // Because of the current td files for Mips32, the operands for MTC1
809 // appear backwards from their normal assembly order. It's not a trivial
810 // change to fix this in the td file so we adjust for it here.
811 //
812 if (Opcode == Mips::MTC1) {
813 unsigned Temp = Reg1;
814 Reg1 = Reg2;
815 Reg2 = Temp;
816 }
817 I.setOpcode(Opcode);
Jim Grosbache9119e42015-05-13 18:37:00 +0000818 I.addOperand(MCOperand::createReg(Reg1));
819 I.addOperand(MCOperand::createReg(Reg2));
Lang Hames9ff69c82015-04-24 19:11:51 +0000820 OutStreamer->EmitInstruction(I, STI);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000821}
822
Eric Christopher327fc972015-02-21 08:48:22 +0000823void MipsAsmPrinter::EmitInstrRegRegReg(const MCSubtargetInfo &STI,
824 unsigned Opcode, unsigned Reg1,
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000825 unsigned Reg2, unsigned Reg3) {
826 MCInst I;
827 I.setOpcode(Opcode);
Jim Grosbache9119e42015-05-13 18:37:00 +0000828 I.addOperand(MCOperand::createReg(Reg1));
829 I.addOperand(MCOperand::createReg(Reg2));
830 I.addOperand(MCOperand::createReg(Reg3));
Lang Hames9ff69c82015-04-24 19:11:51 +0000831 OutStreamer->EmitInstruction(I, STI);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000832}
833
Eric Christopher327fc972015-02-21 08:48:22 +0000834void MipsAsmPrinter::EmitMovFPIntPair(const MCSubtargetInfo &STI,
835 unsigned MovOpc, unsigned Reg1,
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000836 unsigned Reg2, unsigned FPReg1,
837 unsigned FPReg2, bool LE) {
838 if (!LE) {
839 unsigned temp = Reg1;
840 Reg1 = Reg2;
841 Reg2 = temp;
842 }
Eric Christopher327fc972015-02-21 08:48:22 +0000843 EmitInstrRegReg(STI, MovOpc, Reg1, FPReg1);
844 EmitInstrRegReg(STI, MovOpc, Reg2, FPReg2);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000845}
846
Eric Christopher327fc972015-02-21 08:48:22 +0000847void MipsAsmPrinter::EmitSwapFPIntParams(const MCSubtargetInfo &STI,
848 Mips16HardFloatInfo::FPParamVariant PV,
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000849 bool LE, bool ToFP) {
850 using namespace Mips16HardFloatInfo;
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000851
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000852 unsigned MovOpc = ToFP ? Mips::MTC1 : Mips::MFC1;
853 switch (PV) {
854 case FSig:
Eric Christopher327fc972015-02-21 08:48:22 +0000855 EmitInstrRegReg(STI, MovOpc, Mips::A0, Mips::F12);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000856 break;
857 case FFSig:
Eric Christopher327fc972015-02-21 08:48:22 +0000858 EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F14, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000859 break;
860 case FDSig:
Eric Christopher327fc972015-02-21 08:48:22 +0000861 EmitInstrRegReg(STI, MovOpc, Mips::A0, Mips::F12);
862 EmitMovFPIntPair(STI, MovOpc, Mips::A2, Mips::A3, Mips::F14, Mips::F15, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000863 break;
864 case DSig:
Eric Christopher327fc972015-02-21 08:48:22 +0000865 EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F13, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000866 break;
867 case DDSig:
Eric Christopher327fc972015-02-21 08:48:22 +0000868 EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F13, LE);
869 EmitMovFPIntPair(STI, MovOpc, Mips::A2, Mips::A3, Mips::F14, Mips::F15, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000870 break;
871 case DFSig:
Eric Christopher327fc972015-02-21 08:48:22 +0000872 EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F13, LE);
873 EmitInstrRegReg(STI, MovOpc, Mips::A2, Mips::F14);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000874 break;
875 case NoSig:
876 return;
877 }
878}
879
Eric Christopher327fc972015-02-21 08:48:22 +0000880void MipsAsmPrinter::EmitSwapFPIntRetval(
881 const MCSubtargetInfo &STI, Mips16HardFloatInfo::FPReturnVariant RV,
882 bool LE) {
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000883 using namespace Mips16HardFloatInfo;
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000884
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000885 unsigned MovOpc = Mips::MFC1;
886 switch (RV) {
887 case FRet:
Eric Christopher327fc972015-02-21 08:48:22 +0000888 EmitInstrRegReg(STI, MovOpc, Mips::V0, Mips::F0);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000889 break;
890 case DRet:
Eric Christopher327fc972015-02-21 08:48:22 +0000891 EmitMovFPIntPair(STI, MovOpc, Mips::V0, Mips::V1, Mips::F0, Mips::F1, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000892 break;
893 case CFRet:
Eric Christopher327fc972015-02-21 08:48:22 +0000894 EmitMovFPIntPair(STI, MovOpc, Mips::V0, Mips::V1, Mips::F0, Mips::F1, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000895 break;
896 case CDRet:
Eric Christopher327fc972015-02-21 08:48:22 +0000897 EmitMovFPIntPair(STI, MovOpc, Mips::V0, Mips::V1, Mips::F0, Mips::F1, LE);
898 EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F2, Mips::F3, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000899 break;
900 case NoFPRet:
901 break;
902 }
903}
904
905void MipsAsmPrinter::EmitFPCallStub(
906 const char *Symbol, const Mips16HardFloatInfo::FuncSignature *Signature) {
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000907 using namespace Mips16HardFloatInfo;
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000908
909 MCSymbol *MSymbol = OutContext.getOrCreateSymbol(StringRef(Symbol));
Eric Christopherbb401642015-02-21 08:32:22 +0000910 bool LE = getDataLayout().isLittleEndian();
Eric Christopher327fc972015-02-21 08:48:22 +0000911 // Construct a local MCSubtargetInfo here.
912 // This is because the MachineFunction won't exist (but have not yet been
913 // freed) and since we're at the global level we can use the default
914 // constructed subtarget.
915 std::unique_ptr<MCSubtargetInfo> STI(TM.getTarget().createMCSubtargetInfo(
Daniel Sanders335487a2015-06-16 13:15:50 +0000916 TM.getTargetTriple().str(), TM.getTargetCPU(),
917 TM.getTargetFeatureString()));
Eric Christopher327fc972015-02-21 08:48:22 +0000918
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000919 //
920 // .global xxxx
921 //
Lang Hames9ff69c82015-04-24 19:11:51 +0000922 OutStreamer->EmitSymbolAttribute(MSymbol, MCSA_Global);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000923 const char *RetType;
924 //
925 // make the comment field identifying the return and parameter
926 // types of the floating point stub
927 // # Stub function to call rettype xxxx (params)
928 //
929 switch (Signature->RetSig) {
930 case FRet:
931 RetType = "float";
932 break;
933 case DRet:
934 RetType = "double";
935 break;
936 case CFRet:
937 RetType = "complex";
938 break;
939 case CDRet:
940 RetType = "double complex";
941 break;
942 case NoFPRet:
943 RetType = "";
944 break;
945 }
946 const char *Parms;
947 switch (Signature->ParamSig) {
948 case FSig:
949 Parms = "float";
950 break;
951 case FFSig:
952 Parms = "float, float";
953 break;
954 case FDSig:
955 Parms = "float, double";
956 break;
957 case DSig:
958 Parms = "double";
959 break;
960 case DDSig:
961 Parms = "double, double";
962 break;
963 case DFSig:
964 Parms = "double, float";
965 break;
966 case NoSig:
967 Parms = "";
968 break;
969 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000970 OutStreamer->AddComment("\t# Stub function to call " + Twine(RetType) + " " +
971 Twine(Symbol) + " (" + Twine(Parms) + ")");
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000972 //
973 // probably not necessary but we save and restore the current section state
974 //
Lang Hames9ff69c82015-04-24 19:11:51 +0000975 OutStreamer->PushSection();
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000976 //
977 // .section mips16.call.fpxxxx,"ax",@progbits
978 //
Rafael Espindola0709a7b2015-05-21 19:20:38 +0000979 MCSectionELF *M = OutContext.getELFSection(
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000980 ".mips16.call.fp." + std::string(Symbol), ELF::SHT_PROGBITS,
Rafael Espindolaba31e272015-01-29 17:33:21 +0000981 ELF::SHF_ALLOC | ELF::SHF_EXECINSTR);
Lang Hames9ff69c82015-04-24 19:11:51 +0000982 OutStreamer->SwitchSection(M, nullptr);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000983 //
984 // .align 2
985 //
Lang Hames9ff69c82015-04-24 19:11:51 +0000986 OutStreamer->EmitValueToAlignment(4);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000987 MipsTargetStreamer &TS = getTargetStreamer();
988 //
989 // .set nomips16
990 // .set nomicromips
991 //
992 TS.emitDirectiveSetNoMips16();
993 TS.emitDirectiveSetNoMicroMips();
994 //
995 // .ent __call_stub_fp_xxxx
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000996 // .type __call_stub_fp_xxxx,@function
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000997 // __call_stub_fp_xxxx:
998 //
999 std::string x = "__call_stub_fp_" + std::string(Symbol);
Rafael Espindolaa8695762015-06-02 00:25:12 +00001000 MCSymbolELF *Stub =
1001 cast<MCSymbolELF>(OutContext.getOrCreateSymbol(StringRef(x)));
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001002 TS.emitDirectiveEnt(*Stub);
1003 MCSymbol *MType =
Jim Grosbach6f482002015-05-18 18:43:14 +00001004 OutContext.getOrCreateSymbol("__call_stub_fp_" + Twine(Symbol));
Lang Hames9ff69c82015-04-24 19:11:51 +00001005 OutStreamer->EmitSymbolAttribute(MType, MCSA_ELF_TypeFunction);
1006 OutStreamer->EmitLabel(Stub);
Eric Christopherd5bc07e2015-02-21 08:32:38 +00001007
1008 // Only handle non-pic for now.
Rafael Espindolab0f59cb2016-06-27 17:21:46 +00001009 assert(!isPositionIndependent() &&
Eric Christopherd5bc07e2015-02-21 08:32:38 +00001010 "should not be here if we are compiling pic");
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001011 TS.emitDirectiveSetReorder();
1012 //
1013 // We need to add a MipsMCExpr class to MCTargetDesc to fully implement
1014 // stubs without raw text but this current patch is for compiler generated
1015 // functions and they all return some value.
1016 // The calling sequence for non pic is different in that case and we need
1017 // to implement %lo and %hi in order to handle the case of no return value
1018 // See the corresponding method in Mips16HardFloat for details.
1019 //
1020 // mov the return address to S2.
1021 // we have no stack space to store it and we are about to make another call.
1022 // We need to make sure that the enclosing function knows to save S2
1023 // This should have already been handled.
1024 //
1025 // Mov $18, $31
1026
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +00001027 EmitInstrRegRegReg(*STI, Mips::OR, Mips::S2, Mips::RA, Mips::ZERO);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001028
Eric Christopher327fc972015-02-21 08:48:22 +00001029 EmitSwapFPIntParams(*STI, Signature->ParamSig, LE, true);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001030
1031 // Jal xxxx
1032 //
Eric Christopher327fc972015-02-21 08:48:22 +00001033 EmitJal(*STI, MSymbol);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001034
1035 // fix return values
Eric Christopher327fc972015-02-21 08:48:22 +00001036 EmitSwapFPIntRetval(*STI, Signature->RetSig, LE);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001037 //
1038 // do the return
1039 // if (Signature->RetSig == NoFPRet)
1040 // llvm_unreachable("should not be any stubs here with no return value");
1041 // else
Eric Christopher327fc972015-02-21 08:48:22 +00001042 EmitInstrReg(*STI, Mips::JR, Mips::S2);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001043
Jim Grosbach6f482002015-05-18 18:43:14 +00001044 MCSymbol *Tmp = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001045 OutStreamer->EmitLabel(Tmp);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001046 const MCSymbolRefExpr *E = MCSymbolRefExpr::create(Stub, OutContext);
1047 const MCSymbolRefExpr *T = MCSymbolRefExpr::create(Tmp, OutContext);
1048 const MCExpr *T_min_E = MCBinaryExpr::createSub(T, E, OutContext);
Rafael Espindolaa8695762015-06-02 00:25:12 +00001049 OutStreamer->emitELFSize(Stub, T_min_E);
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001050 TS.emitDirectiveEnd(x);
Lang Hames9ff69c82015-04-24 19:11:51 +00001051 OutStreamer->PopSection();
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001052}
1053
1054void MipsAsmPrinter::EmitEndOfAsmFile(Module &M) {
1055 // Emit needed stubs
1056 //
1057 for (std::map<
1058 const char *,
Eugene Zelenko79220eae2017-08-03 22:12:30 +00001059 const Mips16HardFloatInfo::FuncSignature *>::const_iterator
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001060 it = StubsNeeded.begin();
1061 it != StubsNeeded.end(); ++it) {
1062 const char *Symbol = it->first;
Eugene Zelenko79220eae2017-08-03 22:12:30 +00001063 const Mips16HardFloatInfo::FuncSignature *Signature = it->second;
Reed Kotler4cdaa7d2014-02-14 19:16:39 +00001064 EmitFPCallStub(Symbol, Signature);
1065 }
Rafael Espindola2ab7ea72014-01-27 01:33:33 +00001066 // return to the text section
Lang Hames9ff69c82015-04-24 19:11:51 +00001067 OutStreamer->SwitchSection(OutContext.getObjectFileInfo()->getTextSection());
Jack Carterc1b17ed2013-01-18 21:20:38 +00001068}
1069
Sagar Thakurec657922017-02-15 10:48:11 +00001070void MipsAsmPrinter::EmitSled(const MachineInstr &MI, SledKind Kind) {
1071 const uint8_t NoopsInSledCount = Subtarget->isGP64bit() ? 15 : 11;
1072 // For mips32 we want to emit the following pattern:
1073 //
1074 // .Lxray_sled_N:
1075 // ALIGN
1076 // B .tmpN
1077 // 11 NOP instructions (44 bytes)
1078 // ADDIU T9, T9, 52
1079 // .tmpN
1080 //
1081 // We need the 44 bytes (11 instructions) because at runtime, we'd
1082 // be patching over the full 48 bytes (12 instructions) with the following
1083 // pattern:
1084 //
NAKAMURA Takumi6f43bd42017-10-18 13:31:28 +00001085 // ADDIU SP, SP, -8
Sagar Thakurec657922017-02-15 10:48:11 +00001086 // NOP
NAKAMURA Takumi6f43bd42017-10-18 13:31:28 +00001087 // SW RA, 4(SP)
Sagar Thakurec657922017-02-15 10:48:11 +00001088 // SW T9, 0(SP)
1089 // LUI T9, %hi(__xray_FunctionEntry/Exit)
1090 // ORI T9, T9, %lo(__xray_FunctionEntry/Exit)
1091 // LUI T0, %hi(function_id)
NAKAMURA Takumi6f43bd42017-10-18 13:31:28 +00001092 // JALR T9
1093 // ORI T0, T0, %lo(function_id)
1094 // LW T9, 0(SP)
Sagar Thakurec657922017-02-15 10:48:11 +00001095 // LW RA, 4(SP)
1096 // ADDIU SP, SP, 8
1097 //
1098 // We add 52 bytes to t9 because we want to adjust the function pointer to
1099 // the actual start of function i.e. the address just after the noop sled.
1100 // We do this because gp displacement relocation is emitted at the start of
1101 // of the function i.e after the nop sled and to correctly calculate the
1102 // global offset table address, t9 must hold the address of the instruction
1103 // containing the gp displacement relocation.
1104 // FIXME: Is this correct for the static relocation model?
1105 //
1106 // For mips64 we want to emit the following pattern:
1107 //
1108 // .Lxray_sled_N:
1109 // ALIGN
1110 // B .tmpN
1111 // 15 NOP instructions (60 bytes)
1112 // .tmpN
1113 //
1114 // We need the 60 bytes (15 instructions) because at runtime, we'd
1115 // be patching over the full 64 bytes (16 instructions) with the following
1116 // pattern:
1117 //
1118 // DADDIU SP, SP, -16
1119 // NOP
1120 // SD RA, 8(SP)
1121 // SD T9, 0(SP)
1122 // LUI T9, %highest(__xray_FunctionEntry/Exit)
1123 // ORI T9, T9, %higher(__xray_FunctionEntry/Exit)
1124 // DSLL T9, T9, 16
1125 // ORI T9, T9, %hi(__xray_FunctionEntry/Exit)
1126 // DSLL T9, T9, 16
1127 // ORI T9, T9, %lo(__xray_FunctionEntry/Exit)
1128 // LUI T0, %hi(function_id)
1129 // JALR T9
1130 // ADDIU T0, T0, %lo(function_id)
1131 // LD T9, 0(SP)
1132 // LD RA, 8(SP)
1133 // DADDIU SP, SP, 16
1134 //
1135 OutStreamer->EmitCodeAlignment(4);
1136 auto CurSled = OutContext.createTempSymbol("xray_sled_", true);
1137 OutStreamer->EmitLabel(CurSled);
1138 auto Target = OutContext.createTempSymbol();
1139
1140 // Emit "B .tmpN" instruction, which jumps over the nop sled to the actual
1141 // start of function
1142 const MCExpr *TargetExpr = MCSymbolRefExpr::create(
1143 Target, MCSymbolRefExpr::VariantKind::VK_None, OutContext);
1144 EmitToStreamer(*OutStreamer, MCInstBuilder(Mips::BEQ)
1145 .addReg(Mips::ZERO)
1146 .addReg(Mips::ZERO)
1147 .addExpr(TargetExpr));
1148
1149 for (int8_t I = 0; I < NoopsInSledCount; I++)
1150 EmitToStreamer(*OutStreamer, MCInstBuilder(Mips::SLL)
1151 .addReg(Mips::ZERO)
1152 .addReg(Mips::ZERO)
1153 .addImm(0));
1154
1155 OutStreamer->EmitLabel(Target);
1156
1157 if (!Subtarget->isGP64bit()) {
1158 EmitToStreamer(*OutStreamer,
1159 MCInstBuilder(Mips::ADDiu)
1160 .addReg(Mips::T9)
1161 .addReg(Mips::T9)
1162 .addImm(0x34));
1163 }
1164
1165 recordSled(CurSled, MI, Kind);
1166}
1167
Sagar Thakurec657922017-02-15 10:48:11 +00001168void MipsAsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI) {
1169 EmitSled(MI, SledKind::FUNCTION_ENTER);
1170}
1171
1172void MipsAsmPrinter::LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI) {
1173 EmitSled(MI, SledKind::FUNCTION_EXIT);
1174}
1175
1176void MipsAsmPrinter::LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI) {
1177 EmitSled(MI, SledKind::TAIL_CALL);
1178}
1179
Akira Hatanakaf2bcad92011-07-01 01:04:43 +00001180void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1181 raw_ostream &OS) {
1182 // TODO: implement
1183}
1184
Petar Jovanovicdbb39352017-01-20 17:53:30 +00001185// Emit .dtprelword or .dtpreldword directive
1186// and value for debug thread local expression.
Simon Dardis2e8cdbd2017-02-08 19:03:46 +00001187void MipsAsmPrinter::EmitDebugThreadLocal(const MCExpr *Value,
Petar Jovanovicdbb39352017-01-20 17:53:30 +00001188 unsigned Size) const {
1189 switch (Size) {
1190 case 4:
1191 OutStreamer->EmitDTPRel32Value(Value);
1192 break;
1193 case 8:
1194 OutStreamer->EmitDTPRel64Value(Value);
1195 break;
1196 default:
1197 llvm_unreachable("Unexpected size of expression value.");
1198 }
1199}
1200
Sasa Stankovic8c5736b2014-02-28 10:00:38 +00001201// Align all targets of indirect branches on bundle size. Used only if target
1202// is NaCl.
1203void MipsAsmPrinter::NaClAlignIndirectJumpTargets(MachineFunction &MF) {
1204 // Align all blocks that are jumped to through jump table.
1205 if (MachineJumpTableInfo *JtInfo = MF.getJumpTableInfo()) {
1206 const std::vector<MachineJumpTableEntry> &JT = JtInfo->getJumpTables();
1207 for (unsigned I = 0; I < JT.size(); ++I) {
1208 const std::vector<MachineBasicBlock*> &MBBs = JT[I].MBBs;
1209
1210 for (unsigned J = 0; J < MBBs.size(); ++J)
1211 MBBs[J]->setAlignment(MIPS_NACL_BUNDLE_ALIGN);
1212 }
1213 }
1214
1215 // If basic block address is taken, block can be target of indirect branch.
Vasileios Kalintiris5a971a42016-04-15 20:43:17 +00001216 for (auto &MBB : MF) {
1217 if (MBB.hasAddressTaken())
1218 MBB.setAlignment(MIPS_NACL_BUNDLE_ALIGN);
Sasa Stankovic8c5736b2014-02-28 10:00:38 +00001219 }
1220}
1221
Sasa Stankovic7b061a42014-04-30 15:06:25 +00001222bool MipsAsmPrinter::isLongBranchPseudo(int Opcode) const {
1223 return (Opcode == Mips::LONG_BRANCH_LUi
1224 || Opcode == Mips::LONG_BRANCH_ADDiu
Sasa Stankovic7b061a42014-04-30 15:06:25 +00001225 || Opcode == Mips::LONG_BRANCH_DADDiu);
1226}
1227
Bob Wilson5a495fe2009-06-23 23:59:40 +00001228// Force static initialization.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00001229extern "C" void LLVMInitializeMipsAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00001230 RegisterAsmPrinter<MipsAsmPrinter> X(getTheMipsTarget());
1231 RegisterAsmPrinter<MipsAsmPrinter> Y(getTheMipselTarget());
1232 RegisterAsmPrinter<MipsAsmPrinter> A(getTheMips64Target());
1233 RegisterAsmPrinter<MipsAsmPrinter> B(getTheMips64elTarget());
Daniel Dunbare8338102009-07-15 20:24:03 +00001234}