Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 1 | //===- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer --------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to GAS-format MIPS assembly language. |
| 12 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 15 | #include "MipsAsmPrinter.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 16 | #include "InstPrinter/MipsInstPrinter.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/MipsABIInfo.h" |
Bruno Cardoso Lopes | c85e3ff | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 18 | #include "MCTargetDesc/MipsBaseInfo.h" |
Sasa Stankovic | 8c5736b | 2014-02-28 10:00:38 +0000 | [diff] [blame] | 19 | #include "MCTargetDesc/MipsMCNaCl.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 20 | #include "MCTargetDesc/MipsMCTargetDesc.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 21 | #include "Mips.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 22 | #include "MipsMCInstLower.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 23 | #include "MipsMachineFunction.h" |
| 24 | #include "MipsSubtarget.h" |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 25 | #include "MipsTargetMachine.h" |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 26 | #include "MipsTargetStreamer.h" |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/SmallString.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/StringRef.h" |
| 29 | #include "llvm/ADT/Triple.h" |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/Twine.h" |
Zachary Turner | 264b5d9 | 2017-06-07 03:48:56 +0000 | [diff] [blame] | 31 | #include "llvm/BinaryFormat/ELF.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineBasicBlock.h" |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineConstantPool.h" |
Bruno Cardoso Lopes | bcda5e2 | 2007-07-11 23:24:41 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineFunction.h" |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineInstr.h" |
Sasa Stankovic | 8c5736b | 2014-02-28 10:00:38 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/MachineOperand.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
| 40 | #include "llvm/CodeGen/TargetSubtargetInfo.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 41 | #include "llvm/IR/Attributes.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 42 | #include "llvm/IR/BasicBlock.h" |
| 43 | #include "llvm/IR/DataLayout.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 44 | #include "llvm/IR/Function.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 45 | #include "llvm/IR/InlineAsm.h" |
| 46 | #include "llvm/IR/Instructions.h" |
Rafael Espindola | 2ab7ea7 | 2014-01-27 01:33:33 +0000 | [diff] [blame] | 47 | #include "llvm/MC/MCContext.h" |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 48 | #include "llvm/MC/MCExpr.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 49 | #include "llvm/MC/MCInst.h" |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 50 | #include "llvm/MC/MCInstBuilder.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 51 | #include "llvm/MC/MCObjectFileInfo.h" |
Rafael Espindola | 2ab7ea7 | 2014-01-27 01:33:33 +0000 | [diff] [blame] | 52 | #include "llvm/MC/MCSectionELF.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 53 | #include "llvm/MC/MCSymbol.h" |
Rafael Espindola | a869576 | 2015-06-02 00:25:12 +0000 | [diff] [blame] | 54 | #include "llvm/MC/MCSymbolELF.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 55 | #include "llvm/Support/Casting.h" |
| 56 | #include "llvm/Support/ErrorHandling.h" |
Jack Carter | b2af512 | 2012-07-05 23:58:21 +0000 | [diff] [blame] | 57 | #include "llvm/Support/TargetRegistry.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 58 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 59 | #include "llvm/Target/TargetMachine.h" |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 60 | #include <cassert> |
| 61 | #include <cstdint> |
| 62 | #include <map> |
| 63 | #include <memory> |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 64 | #include <string> |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 65 | #include <vector> |
Akira Hatanaka | f2bcad9 | 2011-07-01 01:04:43 +0000 | [diff] [blame] | 66 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 67 | using namespace llvm; |
| 68 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 69 | #define DEBUG_TYPE "mips-asm-printer" |
| 70 | |
Toma Tabacu | a23f13c | 2014-12-17 10:56:16 +0000 | [diff] [blame] | 71 | MipsTargetStreamer &MipsAsmPrinter::getTargetStreamer() const { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 72 | return static_cast<MipsTargetStreamer &>(*OutStreamer->getTargetStreamer()); |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Akira Hatanaka | 34ee3ff | 2012-03-28 00:22:50 +0000 | [diff] [blame] | 75 | bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) { |
Eric Christopher | 3ee30d0 | 2015-02-20 08:39:06 +0000 | [diff] [blame] | 76 | Subtarget = &MF.getSubtarget<MipsSubtarget>(); |
Eric Christopher | 8ef7a6a | 2014-07-18 00:08:53 +0000 | [diff] [blame] | 77 | |
Akira Hatanaka | 34ee3ff | 2012-03-28 00:22:50 +0000 | [diff] [blame] | 78 | MipsFI = MF.getInfo<MipsFunctionInfo>(); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 79 | if (Subtarget->inMips16Mode()) |
| 80 | for (std::map< |
| 81 | const char *, |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 82 | const Mips16HardFloatInfo::FuncSignature *>::const_iterator |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 83 | it = MipsFI->StubsNeeded.begin(); |
| 84 | it != MipsFI->StubsNeeded.end(); ++it) { |
| 85 | const char *Symbol = it->first; |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 86 | const Mips16HardFloatInfo::FuncSignature *Signature = it->second; |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 87 | if (StubsNeeded.find(Symbol) == StubsNeeded.end()) |
| 88 | StubsNeeded[Symbol] = Signature; |
| 89 | } |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 90 | MCP = MF.getConstantPool(); |
Sasa Stankovic | 8c5736b | 2014-02-28 10:00:38 +0000 | [diff] [blame] | 91 | |
| 92 | // In NaCl, all indirect jump targets must be aligned to bundle size. |
| 93 | if (Subtarget->isTargetNaCl()) |
| 94 | NaClAlignIndirectJumpTargets(MF); |
| 95 | |
Akira Hatanaka | 34ee3ff | 2012-03-28 00:22:50 +0000 | [diff] [blame] | 96 | AsmPrinter::runOnMachineFunction(MF); |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 97 | |
Simon Dardis | 080d478 | 2017-05-04 11:03:50 +0000 | [diff] [blame] | 98 | emitXRayTable(); |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 99 | |
Akira Hatanaka | 34ee3ff | 2012-03-28 00:22:50 +0000 | [diff] [blame] | 100 | return true; |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 101 | } |
| 102 | |
Akira Hatanaka | 42a3524 | 2012-09-27 01:59:07 +0000 | [diff] [blame] | 103 | bool MipsAsmPrinter::lowerOperand(const MachineOperand &MO, MCOperand &MCOp) { |
| 104 | MCOp = MCInstLowering.LowerOperand(MO); |
| 105 | return MCOp.isValid(); |
| 106 | } |
| 107 | |
| 108 | #include "MipsGenMCPseudoLowering.inc" |
| 109 | |
Daniel Sanders | f5a5fbd | 2014-07-09 10:21:59 +0000 | [diff] [blame] | 110 | // Lower PseudoReturn/PseudoIndirectBranch/PseudoIndirectBranch64 to JR, JR_MM, |
Aleksandar Beserminji | 7d610f4 | 2017-09-14 14:34:04 +0000 | [diff] [blame] | 111 | // JALR, or JALR64 as appropriate for the target. |
Daniel Sanders | f5a5fbd | 2014-07-09 10:21:59 +0000 | [diff] [blame] | 112 | void MipsAsmPrinter::emitPseudoIndirectBranch(MCStreamer &OutStreamer, |
| 113 | const MachineInstr *MI) { |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 114 | bool HasLinkReg = false; |
Simon Dardis | ea34315 | 2016-08-18 13:22:43 +0000 | [diff] [blame] | 115 | bool InMicroMipsMode = Subtarget->inMicroMipsMode(); |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 116 | MCInst TmpInst0; |
| 117 | |
| 118 | if (Subtarget->hasMips64r6()) { |
| 119 | // MIPS64r6 should use (JALR64 ZERO_64, $rs) |
| 120 | TmpInst0.setOpcode(Mips::JALR64); |
| 121 | HasLinkReg = true; |
| 122 | } else if (Subtarget->hasMips32r6()) { |
| 123 | // MIPS32r6 should use (JALR ZERO, $rs) |
Simon Dardis | ea34315 | 2016-08-18 13:22:43 +0000 | [diff] [blame] | 124 | if (InMicroMipsMode) |
| 125 | TmpInst0.setOpcode(Mips::JRC16_MMR6); |
| 126 | else { |
| 127 | TmpInst0.setOpcode(Mips::JALR); |
| 128 | HasLinkReg = true; |
| 129 | } |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 130 | } else if (Subtarget->inMicroMipsMode()) |
| 131 | // microMIPS should use (JR_MM $rs) |
| 132 | TmpInst0.setOpcode(Mips::JR_MM); |
| 133 | else { |
| 134 | // Everything else should use (JR $rs) |
| 135 | TmpInst0.setOpcode(Mips::JR); |
| 136 | } |
| 137 | |
| 138 | MCOperand MCOp; |
| 139 | |
| 140 | if (HasLinkReg) { |
| 141 | unsigned ZeroReg = Subtarget->isGP64bit() ? Mips::ZERO_64 : Mips::ZERO; |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 142 | TmpInst0.addOperand(MCOperand::createReg(ZeroReg)); |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 143 | } |
| 144 | |
| 145 | lowerOperand(MI->getOperand(0), MCOp); |
| 146 | TmpInst0.addOperand(MCOp); |
| 147 | |
| 148 | EmitToStreamer(OutStreamer, TmpInst0); |
| 149 | } |
| 150 | |
Akira Hatanaka | ddd1265 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 151 | void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 152 | MipsTargetStreamer &TS = getTargetStreamer(); |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 153 | unsigned Opc = MI->getOpcode(); |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 154 | TS.forbidModuleDirective(); |
Daniel Sanders | c7dbc63 | 2014-07-08 10:11:38 +0000 | [diff] [blame] | 155 | |
Akira Hatanaka | ddd1265 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 156 | if (MI->isDebugValue()) { |
Bruno Cardoso Lopes | cd1d447 | 2011-12-30 21:09:41 +0000 | [diff] [blame] | 157 | SmallString<128> Str; |
| 158 | raw_svector_ostream OS(Str); |
| 159 | |
Akira Hatanaka | ddd1265 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 160 | PrintDebugValueComment(MI, OS); |
| 161 | return; |
| 162 | } |
| 163 | |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 164 | // If we just ended a constant pool, mark it as such. |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 165 | if (InConstantPool && Opc != Mips::CONSTPOOL_ENTRY) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 166 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 167 | InConstantPool = false; |
| 168 | } |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 169 | if (Opc == Mips::CONSTPOOL_ENTRY) { |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 170 | // CONSTPOOL_ENTRY - This instruction represents a floating |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 171 | // constant pool in the function. The first operand is the ID# |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 172 | // for this instruction, the second is the index into the |
| 173 | // MachineConstantPool that this is, the third is the size in |
| 174 | // bytes of this constant pool entry. |
| 175 | // The required alignment is specified on the basic block holding this MI. |
| 176 | // |
| 177 | unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 178 | unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 179 | |
| 180 | // If this is the first entry of the pool, mark it. |
| 181 | if (!InConstantPool) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 182 | OutStreamer->EmitDataRegion(MCDR_DataRegion); |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 183 | InConstantPool = true; |
| 184 | } |
| 185 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 186 | OutStreamer->EmitLabel(GetCPISymbol(LabelId)); |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 187 | |
| 188 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; |
| 189 | if (MCPE.isMachineConstantPoolEntry()) |
| 190 | EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); |
| 191 | else |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 192 | EmitGlobalConstant(MF->getDataLayout(), MCPE.Val.ConstVal); |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 193 | return; |
| 194 | } |
| 195 | |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 196 | switch (Opc) { |
| 197 | case Mips::PATCHABLE_FUNCTION_ENTER: |
| 198 | LowerPATCHABLE_FUNCTION_ENTER(*MI); |
| 199 | return; |
| 200 | case Mips::PATCHABLE_FUNCTION_EXIT: |
| 201 | LowerPATCHABLE_FUNCTION_EXIT(*MI); |
| 202 | return; |
| 203 | case Mips::PATCHABLE_TAIL_CALL: |
| 204 | LowerPATCHABLE_TAIL_CALL(*MI); |
| 205 | return; |
| 206 | } |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 207 | |
| 208 | MachineBasicBlock::const_instr_iterator I = MI->getIterator(); |
| 209 | MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end(); |
Akira Hatanaka | 5ac7868 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 210 | |
| 211 | do { |
Akira Hatanaka | 556135d | 2013-02-06 21:50:15 +0000 | [diff] [blame] | 212 | // Do any auto-generated pseudo lowerings. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 213 | if (emitPseudoExpansionLowering(*OutStreamer, &*I)) |
Akira Hatanaka | 556135d | 2013-02-06 21:50:15 +0000 | [diff] [blame] | 214 | continue; |
Jack Carter | c20a21b | 2012-08-28 19:07:39 +0000 | [diff] [blame] | 215 | |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 216 | if (I->getOpcode() == Mips::PseudoReturn || |
Daniel Sanders | f5a5fbd | 2014-07-09 10:21:59 +0000 | [diff] [blame] | 217 | I->getOpcode() == Mips::PseudoReturn64 || |
| 218 | I->getOpcode() == Mips::PseudoIndirectBranch || |
Simon Dardis | ea34315 | 2016-08-18 13:22:43 +0000 | [diff] [blame] | 219 | I->getOpcode() == Mips::PseudoIndirectBranch64 || |
| 220 | I->getOpcode() == Mips::TAILCALLREG || |
| 221 | I->getOpcode() == Mips::TAILCALLREG64) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 222 | emitPseudoIndirectBranch(*OutStreamer, &*I); |
Daniel Sanders | 338513b | 2014-07-09 10:16:07 +0000 | [diff] [blame] | 223 | continue; |
| 224 | } |
| 225 | |
Reed Kotler | 76c9bcd | 2013-02-15 21:05:58 +0000 | [diff] [blame] | 226 | // The inMips16Mode() test is not permanent. |
| 227 | // Some instructions are marked as pseudo right now which |
| 228 | // would make the test fail for the wrong reason but |
| 229 | // that will be fixed soon. We need this here because we are |
| 230 | // removing another test for this situation downstream in the |
| 231 | // callchain. |
| 232 | // |
Sasa Stankovic | 7b061a4 | 2014-04-30 15:06:25 +0000 | [diff] [blame] | 233 | if (I->isPseudo() && !Subtarget->inMips16Mode() |
| 234 | && !isLongBranchPseudo(I->getOpcode())) |
Reed Kotler | 76c9bcd | 2013-02-15 21:05:58 +0000 | [diff] [blame] | 235 | llvm_unreachable("Pseudo opcode found in EmitInstruction()"); |
| 236 | |
Akira Hatanaka | 556135d | 2013-02-06 21:50:15 +0000 | [diff] [blame] | 237 | MCInst TmpInst0; |
Duncan P. N. Exon Smith | 7869148 | 2015-10-20 00:15:20 +0000 | [diff] [blame] | 238 | MCInstLowering.Lower(&*I, TmpInst0); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 239 | EmitToStreamer(*OutStreamer, TmpInst0); |
Akira Hatanaka | 556135d | 2013-02-06 21:50:15 +0000 | [diff] [blame] | 240 | } while ((++I != E) && I->isInsideBundle()); // Delay slot check |
Akira Hatanaka | ddd1265 | 2011-07-07 20:10:52 +0000 | [diff] [blame] | 241 | } |
| 242 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 243 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 244 | // |
| 245 | // Mips Asm Directives |
| 246 | // |
| 247 | // -- Frame directive "frame Stackpointer, Stacksize, RARegister" |
| 248 | // Describe the stack frame. |
| 249 | // |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 250 | // -- Mask directives "(f)mask bitmask, offset" |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 251 | // Tells the assembler which registers are saved and where. |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 252 | // bitmask - contain a little endian bitset indicating which registers are |
| 253 | // saved on function prologue (e.g. with a 0x80000000 mask, the |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 254 | // assembler knows the register 31 (RA) is saved at prologue. |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 255 | // offset - the position before stack pointer subtraction indicating where |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 256 | // the first saved register on prologue is located. (e.g. with a |
| 257 | // |
| 258 | // Consider the following function prologue: |
| 259 | // |
Bill Wendling | 97925ec | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 260 | // .frame $fp,48,$ra |
| 261 | // .mask 0xc0000000,-8 |
| 262 | // addiu $sp, $sp, -48 |
| 263 | // sw $ra, 40($sp) |
| 264 | // sw $fp, 36($sp) |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 265 | // |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 266 | // With a 0xc0000000 mask, the assembler knows the register 31 (RA) and |
| 267 | // 30 (FP) are saved at prologue. As the save order on prologue is from |
| 268 | // left to right, RA is saved first. A -8 offset means that after the |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 269 | // stack pointer subtration, the first register in the mask (RA) will be |
| 270 | // saved at address 48-8=40. |
| 271 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 272 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 273 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 274 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 275 | // Mask directives |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 276 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 277 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 278 | // Create a bitmask with all callee saved registers for CPU or Floating Point |
Bruno Cardoso Lopes | 4659aad | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 279 | // registers. For CPU registers consider RA, GP and FP for saving if necessary. |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 280 | void MipsAsmPrinter::printSavedRegsBitmask() { |
Bruno Cardoso Lopes | 4659aad | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 281 | // CPU and FPU Saved Registers Bitmasks |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 282 | unsigned CPUBitmask = 0, FPUBitmask = 0; |
| 283 | int CPUTopSavedRegOff, FPUTopSavedRegOff; |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 284 | |
Bruno Cardoso Lopes | 4659aad | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 285 | // Set the CPU and FPU Bitmasks |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 286 | const MachineFrameInfo &MFI = MF->getFrameInfo(); |
Eric Christopher | cba722f | 2015-03-21 03:13:07 +0000 | [diff] [blame] | 287 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 288 | const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo(); |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 289 | // size of stack area to which FP callee-saved regs are saved. |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame] | 290 | unsigned CPURegSize = TRI->getRegSizeInBits(Mips::GPR32RegClass) / 8; |
| 291 | unsigned FGR32RegSize = TRI->getRegSizeInBits(Mips::FGR32RegClass) / 8; |
| 292 | unsigned AFGR64RegSize = TRI->getRegSizeInBits(Mips::AFGR64RegClass) / 8; |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 293 | bool HasAFGR64Reg = false; |
| 294 | unsigned CSFPRegsSize = 0; |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 295 | |
Toma Tabacu | be21892 | 2015-04-09 10:54:16 +0000 | [diff] [blame] | 296 | for (const auto &I : CSI) { |
| 297 | unsigned Reg = I.getReg(); |
Eric Christopher | cba722f | 2015-03-21 03:13:07 +0000 | [diff] [blame] | 298 | unsigned RegNum = TRI->getEncodingValue(Reg); |
Toma Tabacu | be21892 | 2015-04-09 10:54:16 +0000 | [diff] [blame] | 299 | |
| 300 | // If it's a floating point register, set the FPU Bitmask. |
| 301 | // If it's a general purpose register, set the CPU Bitmask. |
| 302 | if (Mips::FGR32RegClass.contains(Reg)) { |
| 303 | FPUBitmask |= (1 << RegNum); |
| 304 | CSFPRegsSize += FGR32RegSize; |
| 305 | } else if (Mips::AFGR64RegClass.contains(Reg)) { |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 306 | FPUBitmask |= (3 << RegNum); |
| 307 | CSFPRegsSize += AFGR64RegSize; |
| 308 | HasAFGR64Reg = true; |
Toma Tabacu | be21892 | 2015-04-09 10:54:16 +0000 | [diff] [blame] | 309 | } else if (Mips::GPR32RegClass.contains(Reg)) |
| 310 | CPUBitmask |= (1 << RegNum); |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 311 | } |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 312 | |
Akira Hatanaka | 90d96f4 | 2011-05-23 20:34:30 +0000 | [diff] [blame] | 313 | // FP Regs are saved right below where the virtual frame pointer points to. |
| 314 | FPUTopSavedRegOff = FPUBitmask ? |
| 315 | (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0; |
| 316 | |
| 317 | // CPU Regs are saved below FP Regs. |
| 318 | CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0; |
Bruno Cardoso Lopes | cfd1638 | 2007-08-28 05:06:17 +0000 | [diff] [blame] | 319 | |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 320 | MipsTargetStreamer &TS = getTargetStreamer(); |
Bruno Cardoso Lopes | 4659aad | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 321 | // Print CPUBitmask |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 322 | TS.emitMask(CPUBitmask, CPUTopSavedRegOff); |
Bruno Cardoso Lopes | 4659aad | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 323 | |
| 324 | // Print FPUBitmask |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 325 | TS.emitFMask(FPUBitmask, FPUTopSavedRegOff); |
Bruno Cardoso Lopes | bcda5e2 | 2007-07-11 23:24:41 +0000 | [diff] [blame] | 326 | } |
| 327 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 328 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 329 | // Frame and Set directives |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 330 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 331 | |
| 332 | /// Frame Directive |
Chris Lattner | 5e59618 | 2010-04-04 07:05:53 +0000 | [diff] [blame] | 333 | void MipsAsmPrinter::emitFrameDirective() { |
Eric Christopher | cba722f | 2015-03-21 03:13:07 +0000 | [diff] [blame] | 334 | const TargetRegisterInfo &RI = *MF->getSubtarget().getRegisterInfo(); |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 335 | |
Chris Lattner | cc9a6f0 | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 336 | unsigned stackReg = RI.getFrameRegister(*MF); |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 337 | unsigned returnReg = RI.getRARegister(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 338 | unsigned stackSize = MF->getFrameInfo().getStackSize(); |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 339 | |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 340 | getTargetStreamer().emitFrame(stackReg, stackSize, returnReg); |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 341 | } |
| 342 | |
| 343 | /// Emit Set directives. |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 344 | const char *MipsAsmPrinter::getCurrentABIString() const { |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 345 | switch (static_cast<MipsTargetMachine &>(TM).getABI().GetEnumValue()) { |
Daniel Sanders | e2e25da | 2014-10-24 16:15:27 +0000 | [diff] [blame] | 346 | case MipsABIInfo::ABI::O32: return "abi32"; |
| 347 | case MipsABIInfo::ABI::N32: return "abiN32"; |
| 348 | case MipsABIInfo::ABI::N64: return "abi64"; |
Dmitri Gribenko | ca1e27b | 2012-09-10 21:26:47 +0000 | [diff] [blame] | 349 | default: llvm_unreachable("Unknown Mips ABI"); |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 350 | } |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 351 | } |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 352 | |
Chris Lattner | 5d9fb4b | 2010-01-27 23:23:58 +0000 | [diff] [blame] | 353 | void MipsAsmPrinter::EmitFunctionEntryLabel() { |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 354 | MipsTargetStreamer &TS = getTargetStreamer(); |
Sasa Stankovic | 8c5736b | 2014-02-28 10:00:38 +0000 | [diff] [blame] | 355 | |
| 356 | // NaCl sandboxing requires that indirect call instructions are masked. |
| 357 | // This means that function entry points should be bundle-aligned. |
| 358 | if (Subtarget->isTargetNaCl()) |
| 359 | EmitAlignment(std::max(MF->getAlignment(), MIPS_NACL_BUNDLE_ALIGN)); |
| 360 | |
Daniel Sanders | 1d14864 | 2016-06-16 09:17:03 +0000 | [diff] [blame] | 361 | if (Subtarget->inMicroMipsMode()) { |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 362 | TS.emitDirectiveSetMicroMips(); |
Daniel Sanders | 1d14864 | 2016-06-16 09:17:03 +0000 | [diff] [blame] | 363 | TS.setUsesMicroMips(); |
Aleksandar Beserminji | 590f079 | 2017-11-24 14:00:47 +0000 | [diff] [blame] | 364 | TS.updateABIInfo(*Subtarget); |
Daniel Sanders | 1d14864 | 2016-06-16 09:17:03 +0000 | [diff] [blame] | 365 | } else |
Matheus Almeida | dc7e48e | 2014-04-16 11:46:59 +0000 | [diff] [blame] | 366 | TS.emitDirectiveSetNoMicroMips(); |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 367 | |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 368 | if (Subtarget->inMips16Mode()) |
| 369 | TS.emitDirectiveSetMips16(); |
| 370 | else |
| 371 | TS.emitDirectiveSetNoMips16(); |
Jack Carter | ab3cb42 | 2013-02-19 22:04:37 +0000 | [diff] [blame] | 372 | |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 373 | TS.emitDirectiveEnt(*CurrentFnSym); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 374 | OutStreamer->EmitLabel(CurrentFnSym); |
Chris Lattner | 5d9fb4b | 2010-01-27 23:23:58 +0000 | [diff] [blame] | 375 | } |
| 376 | |
Chris Lattner | cc9a6f0 | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 377 | /// EmitFunctionBodyStart - Targets can override this to emit stuff before |
| 378 | /// the first basic block in the function. |
| 379 | void MipsAsmPrinter::EmitFunctionBodyStart() { |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 380 | MipsTargetStreamer &TS = getTargetStreamer(); |
| 381 | |
Rafael Espindola | 7d78b2a | 2013-10-29 16:24:21 +0000 | [diff] [blame] | 382 | MCInstLowering.Initialize(&MF->getContext()); |
Akira Hatanaka | 34ee3ff | 2012-03-28 00:22:50 +0000 | [diff] [blame] | 383 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 384 | bool IsNakedFunction = MF->getFunction().hasFnAttribute(Attribute::Naked); |
Reed Kotler | 0f2b10e | 2013-05-03 23:17:24 +0000 | [diff] [blame] | 385 | if (!IsNakedFunction) |
| 386 | emitFrameDirective(); |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 387 | |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 388 | if (!IsNakedFunction) |
| 389 | printSavedRegsBitmask(); |
| 390 | |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 391 | if (!Subtarget->inMips16Mode()) { |
| 392 | TS.emitDirectiveSetNoReorder(); |
| 393 | TS.emitDirectiveSetNoMacro(); |
| 394 | TS.emitDirectiveSetNoAt(); |
Akira Hatanaka | 8f357303 | 2012-05-12 00:48:43 +0000 | [diff] [blame] | 395 | } |
Chris Lattner | cc9a6f0 | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 396 | } |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 397 | |
Chris Lattner | cc9a6f0 | 2010-01-28 06:22:43 +0000 | [diff] [blame] | 398 | /// EmitFunctionBodyEnd - Targets can override this to emit stuff after |
| 399 | /// the last basic block in the function. |
| 400 | void MipsAsmPrinter::EmitFunctionBodyEnd() { |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 401 | MipsTargetStreamer &TS = getTargetStreamer(); |
| 402 | |
Chris Lattner | fd97a33 | 2010-01-28 01:48:52 +0000 | [diff] [blame] | 403 | // There are instruction for this macros, but they must |
| 404 | // always be at the function end, and we can't emit and |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 405 | // break with BB logic. |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 406 | if (!Subtarget->inMips16Mode()) { |
| 407 | TS.emitDirectiveSetAt(); |
| 408 | TS.emitDirectiveSetMacro(); |
| 409 | TS.emitDirectiveSetReorder(); |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 410 | } |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 411 | TS.emitDirectiveEnd(CurrentFnSym->getName()); |
Reed Kotler | 91ae982 | 2013-10-27 21:57:36 +0000 | [diff] [blame] | 412 | // Make sure to terminate any constant pools that were at the end |
| 413 | // of the function. |
| 414 | if (!InConstantPool) |
| 415 | return; |
| 416 | InConstantPool = false; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 417 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 418 | } |
| 419 | |
Vasileios Kalintiris | 42544d6 | 2015-05-08 09:10:15 +0000 | [diff] [blame] | 420 | void MipsAsmPrinter::EmitBasicBlockEnd(const MachineBasicBlock &MBB) { |
Omer Paparo Bivas | 2251c79 | 2017-10-24 06:16:03 +0000 | [diff] [blame] | 421 | AsmPrinter::EmitBasicBlockEnd(MBB); |
Vasileios Kalintiris | 42544d6 | 2015-05-08 09:10:15 +0000 | [diff] [blame] | 422 | MipsTargetStreamer &TS = getTargetStreamer(); |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 423 | if (MBB.empty()) |
Vasileios Kalintiris | 42544d6 | 2015-05-08 09:10:15 +0000 | [diff] [blame] | 424 | TS.emitDirectiveInsn(); |
| 425 | } |
| 426 | |
Bruno Cardoso Lopes | 160695f | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 427 | /// isBlockOnlyReachableByFallthough - Return true if the basic block has |
| 428 | /// exactly one predecessor and the control transfer mechanism between |
| 429 | /// the predecessor and this block is a fall-through. |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 430 | bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock* |
| 431 | MBB) const { |
Bruno Cardoso Lopes | 160695f | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 432 | // The predecessor has to be immediately before this block. |
| 433 | const MachineBasicBlock *Pred = *MBB->pred_begin(); |
| 434 | |
| 435 | // If the predecessor is a switch statement, assume a jump table |
| 436 | // implementation, so it is not a fall through. |
| 437 | if (const BasicBlock *bb = Pred->getBasicBlock()) |
| 438 | if (isa<SwitchInst>(bb->getTerminator())) |
| 439 | return false; |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 440 | |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 441 | // If this is a landing pad, it isn't a fall through. If it has no preds, |
| 442 | // then nothing falls through to it. |
Reid Kleckner | 0e28823 | 2015-08-27 23:27:47 +0000 | [diff] [blame] | 443 | if (MBB->isEHPad() || MBB->pred_empty()) |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 444 | return false; |
| 445 | |
| 446 | // If there isn't exactly one predecessor, it can't be a fall through. |
| 447 | MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI; |
| 448 | ++PI2; |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 449 | |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 450 | if (PI2 != MBB->pred_end()) |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 451 | return false; |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 452 | |
| 453 | // The predecessor has to be immediately before this block. |
| 454 | if (!Pred->isLayoutSuccessor(MBB)) |
| 455 | return false; |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 456 | |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 457 | // If the block is completely empty, then it definitely does fall through. |
| 458 | if (Pred->empty()) |
| 459 | return true; |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 460 | |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 461 | // Otherwise, check the last instruction. |
| 462 | // Check if the last terminator is an unconditional branch. |
| 463 | MachineBasicBlock::const_iterator I = Pred->end(); |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 464 | while (I != Pred->begin() && !(--I)->isTerminator()) ; |
Akira Hatanaka | e625ba4 | 2011-04-01 18:57:38 +0000 | [diff] [blame] | 465 | |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 466 | return !I->isBarrier(); |
Bruno Cardoso Lopes | 160695f | 2010-07-20 08:37:04 +0000 | [diff] [blame] | 467 | } |
| 468 | |
Bruno Cardoso Lopes | 3d4bdcc | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 469 | // Print out an operand for an inline asm expression. |
Eric Christopher | ed51b9e | 2012-05-10 21:48:22 +0000 | [diff] [blame] | 470 | bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
Daniel Sanders | a73d8fe | 2015-03-24 11:26:34 +0000 | [diff] [blame] | 471 | unsigned AsmVariant, const char *ExtraCode, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 472 | raw_ostream &O) { |
Bruno Cardoso Lopes | 3d4bdcc | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 473 | // Does this asm operand have a single letter operand modifier? |
Eric Christopher | ed51b9e | 2012-05-10 21:48:22 +0000 | [diff] [blame] | 474 | if (ExtraCode && ExtraCode[0]) { |
| 475 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Bruno Cardoso Lopes | 3d4bdcc | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 476 | |
Eric Christopher | ed51b9e | 2012-05-10 21:48:22 +0000 | [diff] [blame] | 477 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 478 | switch (ExtraCode[0]) { |
Eric Christopher | bc5d249 | 2012-05-19 00:51:56 +0000 | [diff] [blame] | 479 | default: |
Jack Carter | b2fd5f6 | 2012-06-21 17:14:46 +0000 | [diff] [blame] | 480 | // See if this is a generic print operand |
| 481 | return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O); |
Eric Christopher | bc5d249 | 2012-05-19 00:51:56 +0000 | [diff] [blame] | 482 | case 'X': // hex const int |
| 483 | if ((MO.getType()) != MachineOperand::MO_Immediate) |
| 484 | return true; |
Benjamin Kramer | 33b4691 | 2015-05-23 16:53:07 +0000 | [diff] [blame] | 485 | O << "0x" << Twine::utohexstr(MO.getImm()); |
Eric Christopher | bc5d249 | 2012-05-19 00:51:56 +0000 | [diff] [blame] | 486 | return false; |
| 487 | case 'x': // hex const int (low 16 bits) |
| 488 | if ((MO.getType()) != MachineOperand::MO_Immediate) |
| 489 | return true; |
Benjamin Kramer | 33b4691 | 2015-05-23 16:53:07 +0000 | [diff] [blame] | 490 | O << "0x" << Twine::utohexstr(MO.getImm() & 0xffff); |
Eric Christopher | bc5d249 | 2012-05-19 00:51:56 +0000 | [diff] [blame] | 491 | return false; |
| 492 | case 'd': // decimal const int |
| 493 | if ((MO.getType()) != MachineOperand::MO_Immediate) |
| 494 | return true; |
| 495 | O << MO.getImm(); |
| 496 | return false; |
Eric Christopher | f481ab3 | 2012-05-30 19:05:19 +0000 | [diff] [blame] | 497 | case 'm': // decimal const int minus 1 |
| 498 | if ((MO.getType()) != MachineOperand::MO_Immediate) |
| 499 | return true; |
| 500 | O << MO.getImm() - 1; |
| 501 | return false; |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 502 | case 'z': |
Jack Carter | 27747b5 | 2012-06-28 20:46:26 +0000 | [diff] [blame] | 503 | // $0 if zero, regular printing otherwise |
Toma Tabacu | 27cab75 | 2014-11-06 14:25:42 +0000 | [diff] [blame] | 504 | if (MO.getType() == MachineOperand::MO_Immediate && MO.getImm() == 0) { |
Jack Carter | 6c0bc0b | 2012-06-28 01:33:40 +0000 | [diff] [blame] | 505 | O << "$0"; |
Toma Tabacu | 27cab75 | 2014-11-06 14:25:42 +0000 | [diff] [blame] | 506 | return false; |
| 507 | } |
| 508 | // If not, call printOperand as normal. |
| 509 | break; |
Jack Carter | e8cb2fc | 2012-07-10 22:41:20 +0000 | [diff] [blame] | 510 | case 'D': // Second part of a double word register operand |
| 511 | case 'L': // Low order register of a double word register operand |
Jack Carter | a62ba82 | 2012-07-18 06:41:36 +0000 | [diff] [blame] | 512 | case 'M': // High order register of a double word register operand |
Jack Carter | e8cb2fc | 2012-07-10 22:41:20 +0000 | [diff] [blame] | 513 | { |
Jack Carter | b2af512 | 2012-07-05 23:58:21 +0000 | [diff] [blame] | 514 | if (OpNum == 0) |
| 515 | return true; |
| 516 | const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); |
| 517 | if (!FlagsOP.isImm()) |
| 518 | return true; |
| 519 | unsigned Flags = FlagsOP.getImm(); |
| 520 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Jack Carter | 2ab73b1 | 2012-07-06 02:44:22 +0000 | [diff] [blame] | 521 | // Number of registers represented by this operand. We are looking |
| 522 | // for 2 for 32 bit mode and 1 for 64 bit mode. |
Jack Carter | b2af512 | 2012-07-05 23:58:21 +0000 | [diff] [blame] | 523 | if (NumVals != 2) { |
Jack Carter | 2ab73b1 | 2012-07-06 02:44:22 +0000 | [diff] [blame] | 524 | if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) { |
Jack Carter | b2af512 | 2012-07-05 23:58:21 +0000 | [diff] [blame] | 525 | unsigned Reg = MO.getReg(); |
| 526 | O << '$' << MipsInstPrinter::getRegisterName(Reg); |
| 527 | return false; |
| 528 | } |
| 529 | return true; |
| 530 | } |
Jack Carter | 42ebf98 | 2012-07-11 21:41:49 +0000 | [diff] [blame] | 531 | |
| 532 | unsigned RegOp = OpNum; |
| 533 | if (!Subtarget->isGP64bit()){ |
Simon Pilgrim | dcd8433 | 2016-11-18 11:53:36 +0000 | [diff] [blame] | 534 | // Endianness reverses which register holds the high or low value |
Jack Carter | a62ba82 | 2012-07-18 06:41:36 +0000 | [diff] [blame] | 535 | // between M and L. |
Jack Carter | e8cb2fc | 2012-07-10 22:41:20 +0000 | [diff] [blame] | 536 | switch(ExtraCode[0]) { |
Jack Carter | a62ba82 | 2012-07-18 06:41:36 +0000 | [diff] [blame] | 537 | case 'M': |
| 538 | RegOp = (Subtarget->isLittle()) ? OpNum + 1 : OpNum; |
Jack Carter | e8cb2fc | 2012-07-10 22:41:20 +0000 | [diff] [blame] | 539 | break; |
| 540 | case 'L': |
Jack Carter | a62ba82 | 2012-07-18 06:41:36 +0000 | [diff] [blame] | 541 | RegOp = (Subtarget->isLittle()) ? OpNum : OpNum + 1; |
| 542 | break; |
| 543 | case 'D': // Always the second part |
| 544 | RegOp = OpNum + 1; |
Jack Carter | e8cb2fc | 2012-07-10 22:41:20 +0000 | [diff] [blame] | 545 | } |
| 546 | if (RegOp >= MI->getNumOperands()) |
| 547 | return true; |
| 548 | const MachineOperand &MO = MI->getOperand(RegOp); |
| 549 | if (!MO.isReg()) |
| 550 | return true; |
| 551 | unsigned Reg = MO.getReg(); |
| 552 | O << '$' << MipsInstPrinter::getRegisterName(Reg); |
| 553 | return false; |
Jack Carter | b2af512 | 2012-07-05 23:58:21 +0000 | [diff] [blame] | 554 | } |
Eric Christopher | ed51b9e | 2012-05-10 21:48:22 +0000 | [diff] [blame] | 555 | } |
Daniel Sanders | 8b59af1 | 2013-11-12 12:56:01 +0000 | [diff] [blame] | 556 | case 'w': |
| 557 | // Print MSA registers for the 'f' constraint |
| 558 | // In LLVM, the 'w' modifier doesn't need to do anything. |
| 559 | // We can just call printOperand as normal. |
| 560 | break; |
Jack Carter | 2ab73b1 | 2012-07-06 02:44:22 +0000 | [diff] [blame] | 561 | } |
| 562 | } |
Eric Christopher | ed51b9e | 2012-05-10 21:48:22 +0000 | [diff] [blame] | 563 | |
| 564 | printOperand(MI, OpNum, O); |
Bruno Cardoso Lopes | 3d4bdcc | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 565 | return false; |
| 566 | } |
| 567 | |
Akira Hatanaka | 4c406e7 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 568 | bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
| 569 | unsigned OpNum, unsigned AsmVariant, |
| 570 | const char *ExtraCode, |
| 571 | raw_ostream &O) { |
Daniel Sanders | a73d8fe | 2015-03-24 11:26:34 +0000 | [diff] [blame] | 572 | assert(OpNum + 1 < MI->getNumOperands() && "Insufficient operands"); |
| 573 | const MachineOperand &BaseMO = MI->getOperand(OpNum); |
| 574 | const MachineOperand &OffsetMO = MI->getOperand(OpNum + 1); |
| 575 | assert(BaseMO.isReg() && "Unexpected base pointer for inline asm memory operand."); |
| 576 | assert(OffsetMO.isImm() && "Unexpected offset for inline asm memory operand."); |
| 577 | int Offset = OffsetMO.getImm(); |
| 578 | |
Jack Carter | b04e357 | 2013-04-09 23:19:50 +0000 | [diff] [blame] | 579 | // Currently we are expecting either no ExtraCode or 'D' |
| 580 | if (ExtraCode) { |
| 581 | if (ExtraCode[0] == 'D') |
Daniel Sanders | a73d8fe | 2015-03-24 11:26:34 +0000 | [diff] [blame] | 582 | Offset += 4; |
Jack Carter | b04e357 | 2013-04-09 23:19:50 +0000 | [diff] [blame] | 583 | else |
| 584 | return true; // Unknown modifier. |
Daniel Sanders | a73d8fe | 2015-03-24 11:26:34 +0000 | [diff] [blame] | 585 | // FIXME: M = high order bits |
| 586 | // FIXME: L = low order bits |
Jack Carter | b04e357 | 2013-04-09 23:19:50 +0000 | [diff] [blame] | 587 | } |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 588 | |
Daniel Sanders | a73d8fe | 2015-03-24 11:26:34 +0000 | [diff] [blame] | 589 | O << Offset << "($" << MipsInstPrinter::getRegisterName(BaseMO.getReg()) << ")"; |
Jack Carter | 6c0bc0b | 2012-06-28 01:33:40 +0000 | [diff] [blame] | 590 | |
Akira Hatanaka | 4c406e7 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 591 | return false; |
| 592 | } |
| 593 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 594 | void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum, |
| 595 | raw_ostream &O) { |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 596 | const MachineOperand &MO = MI->getOperand(opNum); |
Bruno Cardoso Lopes | 3e0d030 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 597 | bool closeP = false; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 598 | |
Bruno Cardoso Lopes | 0f20a5b | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 599 | if (MO.getTargetFlags()) |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 600 | closeP = true; |
Bruno Cardoso Lopes | 0f20a5b | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 601 | |
| 602 | switch(MO.getTargetFlags()) { |
| 603 | case MipsII::MO_GPREL: O << "%gp_rel("; break; |
| 604 | case MipsII::MO_GOT_CALL: O << "%call16("; break; |
Akira Hatanaka | 56d9ef5 | 2011-04-01 21:41:06 +0000 | [diff] [blame] | 605 | case MipsII::MO_GOT: O << "%got("; break; |
| 606 | case MipsII::MO_ABS_HI: O << "%hi("; break; |
| 607 | case MipsII::MO_ABS_LO: O << "%lo("; break; |
Simon Dardis | ca74dd7 | 2017-01-27 11:36:52 +0000 | [diff] [blame] | 608 | case MipsII::MO_HIGHER: O << "%higher("; break; |
| 609 | case MipsII::MO_HIGHEST: O << "%highest(("; break; |
Bruno Cardoso Lopes | bf3c125 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 610 | case MipsII::MO_TLSGD: O << "%tlsgd("; break; |
| 611 | case MipsII::MO_GOTTPREL: O << "%gottprel("; break; |
| 612 | case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break; |
| 613 | case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break; |
Akira Hatanaka | 25ce364 | 2011-09-22 03:09:07 +0000 | [diff] [blame] | 614 | case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break; |
| 615 | case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break; |
| 616 | case MipsII::MO_GOT_DISP: O << "%got_disp("; break; |
| 617 | case MipsII::MO_GOT_PAGE: O << "%got_page("; break; |
| 618 | case MipsII::MO_GOT_OFST: O << "%got_ofst("; break; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 619 | } |
Bruno Cardoso Lopes | 0f20a5b | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 620 | |
Chris Lattner | eb2cc68 | 2009-09-13 20:31:40 +0000 | [diff] [blame] | 621 | switch (MO.getType()) { |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 622 | case MachineOperand::MO_Register: |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 623 | O << '$' |
Benjamin Kramer | 20baffb | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 624 | << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower(); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 625 | break; |
| 626 | |
| 627 | case MachineOperand::MO_Immediate: |
Akira Hatanaka | 2db176c | 2011-05-24 21:22:21 +0000 | [diff] [blame] | 628 | O << MO.getImm(); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 629 | break; |
| 630 | |
| 631 | case MachineOperand::MO_MachineBasicBlock: |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 632 | MO.getMBB()->getSymbol()->print(O, MAI); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 633 | return; |
| 634 | |
| 635 | case MachineOperand::MO_GlobalAddress: |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 636 | getSymbol(MO.getGlobal())->print(O, MAI); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 637 | break; |
| 638 | |
Bruno Cardoso Lopes | f8198e4 | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 639 | case MachineOperand::MO_BlockAddress: { |
Akira Hatanaka | 5fd2248 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 640 | MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress()); |
Bruno Cardoso Lopes | f8198e4 | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 641 | O << BA->getName(); |
| 642 | break; |
| 643 | } |
| 644 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 645 | case MachineOperand::MO_ConstantPoolIndex: |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 646 | O << getDataLayout().getPrivateGlobalPrefix() << "CPI" |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 647 | << getFunctionNumber() << "_" << MO.getIndex(); |
Bruno Cardoso Lopes | 4713b28 | 2009-11-19 06:06:13 +0000 | [diff] [blame] | 648 | if (MO.getOffset()) |
| 649 | O << "+" << MO.getOffset(); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 650 | break; |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 651 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 652 | default: |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 653 | llvm_unreachable("<unknown operand type>"); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 654 | } |
| 655 | |
| 656 | if (closeP) O << ")"; |
| 657 | } |
| 658 | |
Bruno Cardoso Lopes | 92c64ae | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 659 | void MipsAsmPrinter:: |
Akira Hatanaka | 9f6f6f6 | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 660 | printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) { |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 661 | // Load/Store memory operands -- imm($reg) |
| 662 | // If PIC target the target is loaded as the |
Bruno Cardoso Lopes | 3e0d030 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 663 | // pattern lw $25,%call16($28) |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 664 | |
| 665 | // opNum can be invalid if instruction has reglist as operand. |
| 666 | // MemOperand is always last operand of instruction (base + offset). |
| 667 | switch (MI->getOpcode()) { |
| 668 | default: |
| 669 | break; |
| 670 | case Mips::SWM32_MM: |
| 671 | case Mips::LWM32_MM: |
| 672 | opNum = MI->getNumOperands() - 2; |
| 673 | break; |
| 674 | } |
| 675 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 676 | printOperand(MI, opNum+1, O); |
Akira Hatanaka | 2e766ed | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 677 | O << "("; |
| 678 | printOperand(MI, opNum, O); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 679 | O << ")"; |
| 680 | } |
| 681 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 682 | void MipsAsmPrinter:: |
Akira Hatanaka | 9f6f6f6 | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 683 | printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) { |
| 684 | // when using stack locations for not load/store instructions |
| 685 | // print the same way as all normal 3 operand instructions. |
| 686 | printOperand(MI, opNum, O); |
| 687 | O << ", "; |
| 688 | printOperand(MI, opNum+1, O); |
Akira Hatanaka | 9f6f6f6 | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 689 | } |
| 690 | |
| 691 | void MipsAsmPrinter:: |
Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 692 | printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O, |
| 693 | const char *Modifier) { |
| 694 | const MachineOperand &MO = MI->getOperand(opNum); |
| 695 | O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm()); |
| 696 | } |
| 697 | |
| 698 | void MipsAsmPrinter:: |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 699 | printRegisterList(const MachineInstr *MI, int opNum, raw_ostream &O) { |
| 700 | for (int i = opNum, e = MI->getNumOperands(); i != e; ++i) { |
| 701 | if (i != opNum) O << ", "; |
| 702 | printOperand(MI, i, O); |
| 703 | } |
| 704 | } |
| 705 | |
Bob Wilson | b633d7a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 706 | void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) { |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 707 | MipsTargetStreamer &TS = getTargetStreamer(); |
| 708 | |
| 709 | // MipsTargetStreamer has an initialization order problem when emitting an |
| 710 | // object file directly (see MipsTargetELFStreamer for full details). Work |
| 711 | // around it by re-initializing the PIC state here. |
Rafael Espindola | 699281c | 2016-05-18 11:58:50 +0000 | [diff] [blame] | 712 | TS.setPic(OutContext.getObjectFileInfo()->isPositionIndependent()); |
Eric Christopher | 8af49b3 | 2015-02-18 01:01:57 +0000 | [diff] [blame] | 713 | |
| 714 | // Compute MIPS architecture attributes based on the default subtarget |
| 715 | // that we'd have constructed. Module level directives aren't LTO |
| 716 | // clean anyhow. |
| 717 | // FIXME: For ifunc related functions we could iterate over and look |
| 718 | // for a feature string that doesn't match the default one. |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 719 | const Triple &TT = TM.getTargetTriple(); |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 720 | StringRef CPU = MIPS_MC::selectMipsCPU(TT, TM.getTargetCPU()); |
Eric Christopher | 8af49b3 | 2015-02-18 01:01:57 +0000 | [diff] [blame] | 721 | StringRef FS = TM.getTargetFeatureString(); |
| 722 | const MipsTargetMachine &MTM = static_cast<const MipsTargetMachine &>(TM); |
John Baldwin | 1255b16 | 2017-08-14 21:49:38 +0000 | [diff] [blame] | 723 | const MipsSubtarget STI(TT, CPU, FS, MTM.isLittleEndian(), MTM, 0); |
Eric Christopher | 8af49b3 | 2015-02-18 01:01:57 +0000 | [diff] [blame] | 724 | |
| 725 | bool IsABICalls = STI.isABICalls(); |
| 726 | const MipsABIInfo &ABI = MTM.getABI(); |
Daniel Sanders | 16fa1db | 2014-04-16 13:58:57 +0000 | [diff] [blame] | 727 | if (IsABICalls) { |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 728 | TS.emitDirectiveAbiCalls(); |
Daniel Sanders | 16fa1db | 2014-04-16 13:58:57 +0000 | [diff] [blame] | 729 | // FIXME: This condition should be a lot more complicated that it is here. |
| 730 | // Ideally it should test for properties of the ABI and not the ABI |
| 731 | // itself. |
| 732 | // For the moment, I'm only correcting enough to make MIPS-IV work. |
Simon Dardis | ca74dd7 | 2017-01-27 11:36:52 +0000 | [diff] [blame] | 733 | if (!isPositionIndependent() && STI.hasSym32()) |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 734 | TS.emitDirectiveOptionPic0(); |
Daniel Sanders | 16fa1db | 2014-04-16 13:58:57 +0000 | [diff] [blame] | 735 | } |
Jack Carter | f9f753c | 2013-06-18 19:47:15 +0000 | [diff] [blame] | 736 | |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 737 | // Tell the assembler which ABI we are using |
Rafael Espindola | 2ab7ea7 | 2014-01-27 01:33:33 +0000 | [diff] [blame] | 738 | std::string SectionName = std::string(".mdebug.") + getCurrentABIString(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 739 | OutStreamer->SwitchSection( |
Rafael Espindola | ba31e27 | 2015-01-29 17:33:21 +0000 | [diff] [blame] | 740 | OutContext.getELFSection(SectionName, ELF::SHT_PROGBITS, 0)); |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 741 | |
Matheus Almeida | 0051f2d | 2014-04-16 15:48:55 +0000 | [diff] [blame] | 742 | // NaN: At the moment we only support: |
| 743 | // 1. .nan legacy (default) |
| 744 | // 2. .nan 2008 |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 745 | STI.isNaN2008() ? TS.emitDirectiveNaN2008() |
| 746 | : TS.emitDirectiveNaNLegacy(); |
Matheus Almeida | 0051f2d | 2014-04-16 15:48:55 +0000 | [diff] [blame] | 747 | |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 748 | // TODO: handle O64 ABI |
Rafael Espindola | 2ab7ea7 | 2014-01-27 01:33:33 +0000 | [diff] [blame] | 749 | |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 750 | TS.updateABIInfo(STI); |
Daniel Sanders | 7e52742 | 2014-07-10 13:38:23 +0000 | [diff] [blame] | 751 | |
Daniel Sanders | e22244b | 2014-07-21 15:25:24 +0000 | [diff] [blame] | 752 | // We should always emit a '.module fp=...' but binutils 2.24 does not accept |
| 753 | // it. We therefore emit it when it contradicts the ABI defaults (-mfpxx or |
| 754 | // -mfp64) and omit it otherwise. |
Eric Christopher | 8af49b3 | 2015-02-18 01:01:57 +0000 | [diff] [blame] | 755 | if (ABI.IsO32() && (STI.isABI_FPXX() || STI.isFP64bit())) |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 756 | TS.emitDirectiveModuleFP(); |
Daniel Sanders | e22244b | 2014-07-21 15:25:24 +0000 | [diff] [blame] | 757 | |
| 758 | // We should always emit a '.module [no]oddspreg' but binutils 2.24 does not |
| 759 | // accept it. We therefore emit it when it contradicts the default or an |
| 760 | // option has changed the default (i.e. FPXX) and omit it otherwise. |
Eric Christopher | 8af49b3 | 2015-02-18 01:01:57 +0000 | [diff] [blame] | 761 | if (ABI.IsO32() && (!STI.useOddSPReg() || STI.isABI_FPXX())) |
Daniel Sanders | 8de3d3c | 2016-05-06 14:37:24 +0000 | [diff] [blame] | 762 | TS.emitDirectiveModuleOddSPReg(); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 763 | } |
Bruno Cardoso Lopes | 80ab8f9 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 764 | |
Eric Christopher | 64d35be | 2015-02-19 19:52:25 +0000 | [diff] [blame] | 765 | void MipsAsmPrinter::emitInlineAsmStart() const { |
Toma Tabacu | a23f13c | 2014-12-17 10:56:16 +0000 | [diff] [blame] | 766 | MipsTargetStreamer &TS = getTargetStreamer(); |
| 767 | |
Toma Tabacu | 68e8a9c | 2015-01-09 15:00:30 +0000 | [diff] [blame] | 768 | // GCC's choice of assembler options for inline assembly code ('at', 'macro' |
| 769 | // and 'reorder') is different from LLVM's choice for generated code ('noat', |
| 770 | // 'nomacro' and 'noreorder'). |
| 771 | // In order to maintain compatibility with inline assembly code which depends |
| 772 | // on GCC's assembler options being used, we have to switch to those options |
| 773 | // for the duration of the inline assembly block and then switch back. |
Toma Tabacu | a23f13c | 2014-12-17 10:56:16 +0000 | [diff] [blame] | 774 | TS.emitDirectiveSetPush(); |
| 775 | TS.emitDirectiveSetAt(); |
| 776 | TS.emitDirectiveSetMacro(); |
| 777 | TS.emitDirectiveSetReorder(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 778 | OutStreamer->AddBlankLine(); |
Toma Tabacu | a23f13c | 2014-12-17 10:56:16 +0000 | [diff] [blame] | 779 | } |
| 780 | |
| 781 | void MipsAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo, |
| 782 | const MCSubtargetInfo *EndInfo) const { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 783 | OutStreamer->AddBlankLine(); |
Toma Tabacu | a23f13c | 2014-12-17 10:56:16 +0000 | [diff] [blame] | 784 | getTargetStreamer().emitDirectiveSetPop(); |
| 785 | } |
| 786 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 787 | void MipsAsmPrinter::EmitJal(const MCSubtargetInfo &STI, MCSymbol *Symbol) { |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 788 | MCInst I; |
| 789 | I.setOpcode(Mips::JAL); |
| 790 | I.addOperand( |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 791 | MCOperand::createExpr(MCSymbolRefExpr::create(Symbol, OutContext))); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 792 | OutStreamer->EmitInstruction(I, STI); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 793 | } |
| 794 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 795 | void MipsAsmPrinter::EmitInstrReg(const MCSubtargetInfo &STI, unsigned Opcode, |
| 796 | unsigned Reg) { |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 797 | MCInst I; |
| 798 | I.setOpcode(Opcode); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 799 | I.addOperand(MCOperand::createReg(Reg)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 800 | OutStreamer->EmitInstruction(I, STI); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 801 | } |
| 802 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 803 | void MipsAsmPrinter::EmitInstrRegReg(const MCSubtargetInfo &STI, |
| 804 | unsigned Opcode, unsigned Reg1, |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 805 | unsigned Reg2) { |
| 806 | MCInst I; |
| 807 | // |
| 808 | // Because of the current td files for Mips32, the operands for MTC1 |
| 809 | // appear backwards from their normal assembly order. It's not a trivial |
| 810 | // change to fix this in the td file so we adjust for it here. |
| 811 | // |
| 812 | if (Opcode == Mips::MTC1) { |
| 813 | unsigned Temp = Reg1; |
| 814 | Reg1 = Reg2; |
| 815 | Reg2 = Temp; |
| 816 | } |
| 817 | I.setOpcode(Opcode); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 818 | I.addOperand(MCOperand::createReg(Reg1)); |
| 819 | I.addOperand(MCOperand::createReg(Reg2)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 820 | OutStreamer->EmitInstruction(I, STI); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 821 | } |
| 822 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 823 | void MipsAsmPrinter::EmitInstrRegRegReg(const MCSubtargetInfo &STI, |
| 824 | unsigned Opcode, unsigned Reg1, |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 825 | unsigned Reg2, unsigned Reg3) { |
| 826 | MCInst I; |
| 827 | I.setOpcode(Opcode); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 828 | I.addOperand(MCOperand::createReg(Reg1)); |
| 829 | I.addOperand(MCOperand::createReg(Reg2)); |
| 830 | I.addOperand(MCOperand::createReg(Reg3)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 831 | OutStreamer->EmitInstruction(I, STI); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 832 | } |
| 833 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 834 | void MipsAsmPrinter::EmitMovFPIntPair(const MCSubtargetInfo &STI, |
| 835 | unsigned MovOpc, unsigned Reg1, |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 836 | unsigned Reg2, unsigned FPReg1, |
| 837 | unsigned FPReg2, bool LE) { |
| 838 | if (!LE) { |
| 839 | unsigned temp = Reg1; |
| 840 | Reg1 = Reg2; |
| 841 | Reg2 = temp; |
| 842 | } |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 843 | EmitInstrRegReg(STI, MovOpc, Reg1, FPReg1); |
| 844 | EmitInstrRegReg(STI, MovOpc, Reg2, FPReg2); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 845 | } |
| 846 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 847 | void MipsAsmPrinter::EmitSwapFPIntParams(const MCSubtargetInfo &STI, |
| 848 | Mips16HardFloatInfo::FPParamVariant PV, |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 849 | bool LE, bool ToFP) { |
| 850 | using namespace Mips16HardFloatInfo; |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 851 | |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 852 | unsigned MovOpc = ToFP ? Mips::MTC1 : Mips::MFC1; |
| 853 | switch (PV) { |
| 854 | case FSig: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 855 | EmitInstrRegReg(STI, MovOpc, Mips::A0, Mips::F12); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 856 | break; |
| 857 | case FFSig: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 858 | EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F14, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 859 | break; |
| 860 | case FDSig: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 861 | EmitInstrRegReg(STI, MovOpc, Mips::A0, Mips::F12); |
| 862 | EmitMovFPIntPair(STI, MovOpc, Mips::A2, Mips::A3, Mips::F14, Mips::F15, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 863 | break; |
| 864 | case DSig: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 865 | EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F13, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 866 | break; |
| 867 | case DDSig: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 868 | EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F13, LE); |
| 869 | EmitMovFPIntPair(STI, MovOpc, Mips::A2, Mips::A3, Mips::F14, Mips::F15, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 870 | break; |
| 871 | case DFSig: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 872 | EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F12, Mips::F13, LE); |
| 873 | EmitInstrRegReg(STI, MovOpc, Mips::A2, Mips::F14); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 874 | break; |
| 875 | case NoSig: |
| 876 | return; |
| 877 | } |
| 878 | } |
| 879 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 880 | void MipsAsmPrinter::EmitSwapFPIntRetval( |
| 881 | const MCSubtargetInfo &STI, Mips16HardFloatInfo::FPReturnVariant RV, |
| 882 | bool LE) { |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 883 | using namespace Mips16HardFloatInfo; |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 884 | |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 885 | unsigned MovOpc = Mips::MFC1; |
| 886 | switch (RV) { |
| 887 | case FRet: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 888 | EmitInstrRegReg(STI, MovOpc, Mips::V0, Mips::F0); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 889 | break; |
| 890 | case DRet: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 891 | EmitMovFPIntPair(STI, MovOpc, Mips::V0, Mips::V1, Mips::F0, Mips::F1, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 892 | break; |
| 893 | case CFRet: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 894 | EmitMovFPIntPair(STI, MovOpc, Mips::V0, Mips::V1, Mips::F0, Mips::F1, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 895 | break; |
| 896 | case CDRet: |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 897 | EmitMovFPIntPair(STI, MovOpc, Mips::V0, Mips::V1, Mips::F0, Mips::F1, LE); |
| 898 | EmitMovFPIntPair(STI, MovOpc, Mips::A0, Mips::A1, Mips::F2, Mips::F3, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 899 | break; |
| 900 | case NoFPRet: |
| 901 | break; |
| 902 | } |
| 903 | } |
| 904 | |
| 905 | void MipsAsmPrinter::EmitFPCallStub( |
| 906 | const char *Symbol, const Mips16HardFloatInfo::FuncSignature *Signature) { |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 907 | using namespace Mips16HardFloatInfo; |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 908 | |
| 909 | MCSymbol *MSymbol = OutContext.getOrCreateSymbol(StringRef(Symbol)); |
Eric Christopher | bb40164 | 2015-02-21 08:32:22 +0000 | [diff] [blame] | 910 | bool LE = getDataLayout().isLittleEndian(); |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 911 | // Construct a local MCSubtargetInfo here. |
| 912 | // This is because the MachineFunction won't exist (but have not yet been |
| 913 | // freed) and since we're at the global level we can use the default |
| 914 | // constructed subtarget. |
| 915 | std::unique_ptr<MCSubtargetInfo> STI(TM.getTarget().createMCSubtargetInfo( |
Daniel Sanders | 335487a | 2015-06-16 13:15:50 +0000 | [diff] [blame] | 916 | TM.getTargetTriple().str(), TM.getTargetCPU(), |
| 917 | TM.getTargetFeatureString())); |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 918 | |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 919 | // |
| 920 | // .global xxxx |
| 921 | // |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 922 | OutStreamer->EmitSymbolAttribute(MSymbol, MCSA_Global); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 923 | const char *RetType; |
| 924 | // |
| 925 | // make the comment field identifying the return and parameter |
| 926 | // types of the floating point stub |
| 927 | // # Stub function to call rettype xxxx (params) |
| 928 | // |
| 929 | switch (Signature->RetSig) { |
| 930 | case FRet: |
| 931 | RetType = "float"; |
| 932 | break; |
| 933 | case DRet: |
| 934 | RetType = "double"; |
| 935 | break; |
| 936 | case CFRet: |
| 937 | RetType = "complex"; |
| 938 | break; |
| 939 | case CDRet: |
| 940 | RetType = "double complex"; |
| 941 | break; |
| 942 | case NoFPRet: |
| 943 | RetType = ""; |
| 944 | break; |
| 945 | } |
| 946 | const char *Parms; |
| 947 | switch (Signature->ParamSig) { |
| 948 | case FSig: |
| 949 | Parms = "float"; |
| 950 | break; |
| 951 | case FFSig: |
| 952 | Parms = "float, float"; |
| 953 | break; |
| 954 | case FDSig: |
| 955 | Parms = "float, double"; |
| 956 | break; |
| 957 | case DSig: |
| 958 | Parms = "double"; |
| 959 | break; |
| 960 | case DDSig: |
| 961 | Parms = "double, double"; |
| 962 | break; |
| 963 | case DFSig: |
| 964 | Parms = "double, float"; |
| 965 | break; |
| 966 | case NoSig: |
| 967 | Parms = ""; |
| 968 | break; |
| 969 | } |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 970 | OutStreamer->AddComment("\t# Stub function to call " + Twine(RetType) + " " + |
| 971 | Twine(Symbol) + " (" + Twine(Parms) + ")"); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 972 | // |
| 973 | // probably not necessary but we save and restore the current section state |
| 974 | // |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 975 | OutStreamer->PushSection(); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 976 | // |
| 977 | // .section mips16.call.fpxxxx,"ax",@progbits |
| 978 | // |
Rafael Espindola | 0709a7b | 2015-05-21 19:20:38 +0000 | [diff] [blame] | 979 | MCSectionELF *M = OutContext.getELFSection( |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 980 | ".mips16.call.fp." + std::string(Symbol), ELF::SHT_PROGBITS, |
Rafael Espindola | ba31e27 | 2015-01-29 17:33:21 +0000 | [diff] [blame] | 981 | ELF::SHF_ALLOC | ELF::SHF_EXECINSTR); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 982 | OutStreamer->SwitchSection(M, nullptr); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 983 | // |
| 984 | // .align 2 |
| 985 | // |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 986 | OutStreamer->EmitValueToAlignment(4); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 987 | MipsTargetStreamer &TS = getTargetStreamer(); |
| 988 | // |
| 989 | // .set nomips16 |
| 990 | // .set nomicromips |
| 991 | // |
| 992 | TS.emitDirectiveSetNoMips16(); |
| 993 | TS.emitDirectiveSetNoMicroMips(); |
| 994 | // |
| 995 | // .ent __call_stub_fp_xxxx |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 996 | // .type __call_stub_fp_xxxx,@function |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 997 | // __call_stub_fp_xxxx: |
| 998 | // |
| 999 | std::string x = "__call_stub_fp_" + std::string(Symbol); |
Rafael Espindola | a869576 | 2015-06-02 00:25:12 +0000 | [diff] [blame] | 1000 | MCSymbolELF *Stub = |
| 1001 | cast<MCSymbolELF>(OutContext.getOrCreateSymbol(StringRef(x))); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1002 | TS.emitDirectiveEnt(*Stub); |
| 1003 | MCSymbol *MType = |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1004 | OutContext.getOrCreateSymbol("__call_stub_fp_" + Twine(Symbol)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1005 | OutStreamer->EmitSymbolAttribute(MType, MCSA_ELF_TypeFunction); |
| 1006 | OutStreamer->EmitLabel(Stub); |
Eric Christopher | d5bc07e | 2015-02-21 08:32:38 +0000 | [diff] [blame] | 1007 | |
| 1008 | // Only handle non-pic for now. |
Rafael Espindola | b0f59cb | 2016-06-27 17:21:46 +0000 | [diff] [blame] | 1009 | assert(!isPositionIndependent() && |
Eric Christopher | d5bc07e | 2015-02-21 08:32:38 +0000 | [diff] [blame] | 1010 | "should not be here if we are compiling pic"); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1011 | TS.emitDirectiveSetReorder(); |
| 1012 | // |
| 1013 | // We need to add a MipsMCExpr class to MCTargetDesc to fully implement |
| 1014 | // stubs without raw text but this current patch is for compiler generated |
| 1015 | // functions and they all return some value. |
| 1016 | // The calling sequence for non pic is different in that case and we need |
| 1017 | // to implement %lo and %hi in order to handle the case of no return value |
| 1018 | // See the corresponding method in Mips16HardFloat for details. |
| 1019 | // |
| 1020 | // mov the return address to S2. |
| 1021 | // we have no stack space to store it and we are about to make another call. |
| 1022 | // We need to make sure that the enclosing function knows to save S2 |
| 1023 | // This should have already been handled. |
| 1024 | // |
| 1025 | // Mov $18, $31 |
| 1026 | |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 1027 | EmitInstrRegRegReg(*STI, Mips::OR, Mips::S2, Mips::RA, Mips::ZERO); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1028 | |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 1029 | EmitSwapFPIntParams(*STI, Signature->ParamSig, LE, true); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1030 | |
| 1031 | // Jal xxxx |
| 1032 | // |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 1033 | EmitJal(*STI, MSymbol); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1034 | |
| 1035 | // fix return values |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 1036 | EmitSwapFPIntRetval(*STI, Signature->RetSig, LE); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1037 | // |
| 1038 | // do the return |
| 1039 | // if (Signature->RetSig == NoFPRet) |
| 1040 | // llvm_unreachable("should not be any stubs here with no return value"); |
| 1041 | // else |
Eric Christopher | 327fc97 | 2015-02-21 08:48:22 +0000 | [diff] [blame] | 1042 | EmitInstrReg(*STI, Mips::JR, Mips::S2); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1043 | |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1044 | MCSymbol *Tmp = OutContext.createTempSymbol(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1045 | OutStreamer->EmitLabel(Tmp); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1046 | const MCSymbolRefExpr *E = MCSymbolRefExpr::create(Stub, OutContext); |
| 1047 | const MCSymbolRefExpr *T = MCSymbolRefExpr::create(Tmp, OutContext); |
| 1048 | const MCExpr *T_min_E = MCBinaryExpr::createSub(T, E, OutContext); |
Rafael Espindola | a869576 | 2015-06-02 00:25:12 +0000 | [diff] [blame] | 1049 | OutStreamer->emitELFSize(Stub, T_min_E); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1050 | TS.emitDirectiveEnd(x); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1051 | OutStreamer->PopSection(); |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1052 | } |
| 1053 | |
| 1054 | void MipsAsmPrinter::EmitEndOfAsmFile(Module &M) { |
| 1055 | // Emit needed stubs |
| 1056 | // |
| 1057 | for (std::map< |
| 1058 | const char *, |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 1059 | const Mips16HardFloatInfo::FuncSignature *>::const_iterator |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1060 | it = StubsNeeded.begin(); |
| 1061 | it != StubsNeeded.end(); ++it) { |
| 1062 | const char *Symbol = it->first; |
Eugene Zelenko | 79220eae | 2017-08-03 22:12:30 +0000 | [diff] [blame] | 1063 | const Mips16HardFloatInfo::FuncSignature *Signature = it->second; |
Reed Kotler | 4cdaa7d | 2014-02-14 19:16:39 +0000 | [diff] [blame] | 1064 | EmitFPCallStub(Symbol, Signature); |
| 1065 | } |
Rafael Espindola | 2ab7ea7 | 2014-01-27 01:33:33 +0000 | [diff] [blame] | 1066 | // return to the text section |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1067 | OutStreamer->SwitchSection(OutContext.getObjectFileInfo()->getTextSection()); |
Jack Carter | c1b17ed | 2013-01-18 21:20:38 +0000 | [diff] [blame] | 1068 | } |
| 1069 | |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 1070 | void MipsAsmPrinter::EmitSled(const MachineInstr &MI, SledKind Kind) { |
| 1071 | const uint8_t NoopsInSledCount = Subtarget->isGP64bit() ? 15 : 11; |
| 1072 | // For mips32 we want to emit the following pattern: |
| 1073 | // |
| 1074 | // .Lxray_sled_N: |
| 1075 | // ALIGN |
| 1076 | // B .tmpN |
| 1077 | // 11 NOP instructions (44 bytes) |
| 1078 | // ADDIU T9, T9, 52 |
| 1079 | // .tmpN |
| 1080 | // |
| 1081 | // We need the 44 bytes (11 instructions) because at runtime, we'd |
| 1082 | // be patching over the full 48 bytes (12 instructions) with the following |
| 1083 | // pattern: |
| 1084 | // |
NAKAMURA Takumi | 6f43bd4 | 2017-10-18 13:31:28 +0000 | [diff] [blame] | 1085 | // ADDIU SP, SP, -8 |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 1086 | // NOP |
NAKAMURA Takumi | 6f43bd4 | 2017-10-18 13:31:28 +0000 | [diff] [blame] | 1087 | // SW RA, 4(SP) |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 1088 | // SW T9, 0(SP) |
| 1089 | // LUI T9, %hi(__xray_FunctionEntry/Exit) |
| 1090 | // ORI T9, T9, %lo(__xray_FunctionEntry/Exit) |
| 1091 | // LUI T0, %hi(function_id) |
NAKAMURA Takumi | 6f43bd4 | 2017-10-18 13:31:28 +0000 | [diff] [blame] | 1092 | // JALR T9 |
| 1093 | // ORI T0, T0, %lo(function_id) |
| 1094 | // LW T9, 0(SP) |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 1095 | // LW RA, 4(SP) |
| 1096 | // ADDIU SP, SP, 8 |
| 1097 | // |
| 1098 | // We add 52 bytes to t9 because we want to adjust the function pointer to |
| 1099 | // the actual start of function i.e. the address just after the noop sled. |
| 1100 | // We do this because gp displacement relocation is emitted at the start of |
| 1101 | // of the function i.e after the nop sled and to correctly calculate the |
| 1102 | // global offset table address, t9 must hold the address of the instruction |
| 1103 | // containing the gp displacement relocation. |
| 1104 | // FIXME: Is this correct for the static relocation model? |
| 1105 | // |
| 1106 | // For mips64 we want to emit the following pattern: |
| 1107 | // |
| 1108 | // .Lxray_sled_N: |
| 1109 | // ALIGN |
| 1110 | // B .tmpN |
| 1111 | // 15 NOP instructions (60 bytes) |
| 1112 | // .tmpN |
| 1113 | // |
| 1114 | // We need the 60 bytes (15 instructions) because at runtime, we'd |
| 1115 | // be patching over the full 64 bytes (16 instructions) with the following |
| 1116 | // pattern: |
| 1117 | // |
| 1118 | // DADDIU SP, SP, -16 |
| 1119 | // NOP |
| 1120 | // SD RA, 8(SP) |
| 1121 | // SD T9, 0(SP) |
| 1122 | // LUI T9, %highest(__xray_FunctionEntry/Exit) |
| 1123 | // ORI T9, T9, %higher(__xray_FunctionEntry/Exit) |
| 1124 | // DSLL T9, T9, 16 |
| 1125 | // ORI T9, T9, %hi(__xray_FunctionEntry/Exit) |
| 1126 | // DSLL T9, T9, 16 |
| 1127 | // ORI T9, T9, %lo(__xray_FunctionEntry/Exit) |
| 1128 | // LUI T0, %hi(function_id) |
| 1129 | // JALR T9 |
| 1130 | // ADDIU T0, T0, %lo(function_id) |
| 1131 | // LD T9, 0(SP) |
| 1132 | // LD RA, 8(SP) |
| 1133 | // DADDIU SP, SP, 16 |
| 1134 | // |
| 1135 | OutStreamer->EmitCodeAlignment(4); |
| 1136 | auto CurSled = OutContext.createTempSymbol("xray_sled_", true); |
| 1137 | OutStreamer->EmitLabel(CurSled); |
| 1138 | auto Target = OutContext.createTempSymbol(); |
| 1139 | |
| 1140 | // Emit "B .tmpN" instruction, which jumps over the nop sled to the actual |
| 1141 | // start of function |
| 1142 | const MCExpr *TargetExpr = MCSymbolRefExpr::create( |
| 1143 | Target, MCSymbolRefExpr::VariantKind::VK_None, OutContext); |
| 1144 | EmitToStreamer(*OutStreamer, MCInstBuilder(Mips::BEQ) |
| 1145 | .addReg(Mips::ZERO) |
| 1146 | .addReg(Mips::ZERO) |
| 1147 | .addExpr(TargetExpr)); |
| 1148 | |
| 1149 | for (int8_t I = 0; I < NoopsInSledCount; I++) |
| 1150 | EmitToStreamer(*OutStreamer, MCInstBuilder(Mips::SLL) |
| 1151 | .addReg(Mips::ZERO) |
| 1152 | .addReg(Mips::ZERO) |
| 1153 | .addImm(0)); |
| 1154 | |
| 1155 | OutStreamer->EmitLabel(Target); |
| 1156 | |
| 1157 | if (!Subtarget->isGP64bit()) { |
| 1158 | EmitToStreamer(*OutStreamer, |
| 1159 | MCInstBuilder(Mips::ADDiu) |
| 1160 | .addReg(Mips::T9) |
| 1161 | .addReg(Mips::T9) |
| 1162 | .addImm(0x34)); |
| 1163 | } |
| 1164 | |
| 1165 | recordSled(CurSled, MI, Kind); |
| 1166 | } |
| 1167 | |
Sagar Thakur | ec65792 | 2017-02-15 10:48:11 +0000 | [diff] [blame] | 1168 | void MipsAsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI) { |
| 1169 | EmitSled(MI, SledKind::FUNCTION_ENTER); |
| 1170 | } |
| 1171 | |
| 1172 | void MipsAsmPrinter::LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI) { |
| 1173 | EmitSled(MI, SledKind::FUNCTION_EXIT); |
| 1174 | } |
| 1175 | |
| 1176 | void MipsAsmPrinter::LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI) { |
| 1177 | EmitSled(MI, SledKind::TAIL_CALL); |
| 1178 | } |
| 1179 | |
Akira Hatanaka | f2bcad9 | 2011-07-01 01:04:43 +0000 | [diff] [blame] | 1180 | void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI, |
| 1181 | raw_ostream &OS) { |
| 1182 | // TODO: implement |
| 1183 | } |
| 1184 | |
Petar Jovanovic | dbb3935 | 2017-01-20 17:53:30 +0000 | [diff] [blame] | 1185 | // Emit .dtprelword or .dtpreldword directive |
| 1186 | // and value for debug thread local expression. |
Simon Dardis | 2e8cdbd | 2017-02-08 19:03:46 +0000 | [diff] [blame] | 1187 | void MipsAsmPrinter::EmitDebugThreadLocal(const MCExpr *Value, |
Petar Jovanovic | dbb3935 | 2017-01-20 17:53:30 +0000 | [diff] [blame] | 1188 | unsigned Size) const { |
| 1189 | switch (Size) { |
| 1190 | case 4: |
| 1191 | OutStreamer->EmitDTPRel32Value(Value); |
| 1192 | break; |
| 1193 | case 8: |
| 1194 | OutStreamer->EmitDTPRel64Value(Value); |
| 1195 | break; |
| 1196 | default: |
| 1197 | llvm_unreachable("Unexpected size of expression value."); |
| 1198 | } |
| 1199 | } |
| 1200 | |
Sasa Stankovic | 8c5736b | 2014-02-28 10:00:38 +0000 | [diff] [blame] | 1201 | // Align all targets of indirect branches on bundle size. Used only if target |
| 1202 | // is NaCl. |
| 1203 | void MipsAsmPrinter::NaClAlignIndirectJumpTargets(MachineFunction &MF) { |
| 1204 | // Align all blocks that are jumped to through jump table. |
| 1205 | if (MachineJumpTableInfo *JtInfo = MF.getJumpTableInfo()) { |
| 1206 | const std::vector<MachineJumpTableEntry> &JT = JtInfo->getJumpTables(); |
| 1207 | for (unsigned I = 0; I < JT.size(); ++I) { |
| 1208 | const std::vector<MachineBasicBlock*> &MBBs = JT[I].MBBs; |
| 1209 | |
| 1210 | for (unsigned J = 0; J < MBBs.size(); ++J) |
| 1211 | MBBs[J]->setAlignment(MIPS_NACL_BUNDLE_ALIGN); |
| 1212 | } |
| 1213 | } |
| 1214 | |
| 1215 | // If basic block address is taken, block can be target of indirect branch. |
Vasileios Kalintiris | 5a971a4 | 2016-04-15 20:43:17 +0000 | [diff] [blame] | 1216 | for (auto &MBB : MF) { |
| 1217 | if (MBB.hasAddressTaken()) |
| 1218 | MBB.setAlignment(MIPS_NACL_BUNDLE_ALIGN); |
Sasa Stankovic | 8c5736b | 2014-02-28 10:00:38 +0000 | [diff] [blame] | 1219 | } |
| 1220 | } |
| 1221 | |
Sasa Stankovic | 7b061a4 | 2014-04-30 15:06:25 +0000 | [diff] [blame] | 1222 | bool MipsAsmPrinter::isLongBranchPseudo(int Opcode) const { |
| 1223 | return (Opcode == Mips::LONG_BRANCH_LUi |
| 1224 | || Opcode == Mips::LONG_BRANCH_ADDiu |
Sasa Stankovic | 7b061a4 | 2014-04-30 15:06:25 +0000 | [diff] [blame] | 1225 | || Opcode == Mips::LONG_BRANCH_DADDiu); |
| 1226 | } |
| 1227 | |
Bob Wilson | 5a495fe | 2009-06-23 23:59:40 +0000 | [diff] [blame] | 1228 | // Force static initialization. |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 1229 | extern "C" void LLVMInitializeMipsAsmPrinter() { |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 1230 | RegisterAsmPrinter<MipsAsmPrinter> X(getTheMipsTarget()); |
| 1231 | RegisterAsmPrinter<MipsAsmPrinter> Y(getTheMipselTarget()); |
| 1232 | RegisterAsmPrinter<MipsAsmPrinter> A(getTheMips64Target()); |
| 1233 | RegisterAsmPrinter<MipsAsmPrinter> B(getTheMips64elTarget()); |
Daniel Dunbar | e833810 | 2009-07-15 20:24:03 +0000 | [diff] [blame] | 1234 | } |