blob: 544ae9fd5d1319f55ea8da31502d4f5cc803528d [file] [log] [blame]
Daniel Sanders2d999eb2013-08-28 10:02:29 +00001; Test the MSA intrinsics that are encoded with the 3R instruction format.
2; There are lots of these so this covers those beginning with 'v'
3
Jack Carterd12e8372013-08-15 14:22:07 +00004; RUN: llc -march=mips -mattr=+msa < %s | FileCheck %s
5
6@llvm_mips_vshf_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
7@llvm_mips_vshf_b_ARG2 = global <16 x i8> <i8 16, i8 17, i8 18, i8 19, i8 20, i8 21, i8 22, i8 23, i8 24, i8 25, i8 26, i8 27, i8 28, i8 29, i8 30, i8 31>, align 16
Daniel Sanderse5087042013-09-24 14:02:15 +00008@llvm_mips_vshf_b_ARG3 = global <16 x i8> <i8 16, i8 17, i8 18, i8 19, i8 20, i8 21, i8 22, i8 23, i8 24, i8 25, i8 26, i8 27, i8 28, i8 29, i8 30, i8 31>, align 16
Jack Carterd12e8372013-08-15 14:22:07 +00009@llvm_mips_vshf_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
10
11define void @llvm_mips_vshf_b_test() nounwind {
12entry:
13 %0 = load <16 x i8>* @llvm_mips_vshf_b_ARG1
14 %1 = load <16 x i8>* @llvm_mips_vshf_b_ARG2
Daniel Sanderse5087042013-09-24 14:02:15 +000015 %2 = load <16 x i8>* @llvm_mips_vshf_b_ARG3
16 %3 = tail call <16 x i8> @llvm.mips.vshf.b(<16 x i8> %0, <16 x i8> %1, <16 x i8> %2)
17 store <16 x i8> %3, <16 x i8>* @llvm_mips_vshf_b_RES
Jack Carterd12e8372013-08-15 14:22:07 +000018 ret void
19}
20
Daniel Sanderse5087042013-09-24 14:02:15 +000021declare <16 x i8> @llvm.mips.vshf.b(<16 x i8>, <16 x i8>, <16 x i8>) nounwind
Jack Carterd12e8372013-08-15 14:22:07 +000022
23; CHECK: llvm_mips_vshf_b_test:
24; CHECK: ld.b
25; CHECK: ld.b
Daniel Sanderse5087042013-09-24 14:02:15 +000026; CHECK: ld.b
Jack Carterd12e8372013-08-15 14:22:07 +000027; CHECK: vshf.b
28; CHECK: st.b
29; CHECK: .size llvm_mips_vshf_b_test
30;
31@llvm_mips_vshf_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
32@llvm_mips_vshf_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
Daniel Sanderse5087042013-09-24 14:02:15 +000033@llvm_mips_vshf_h_ARG3 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
Jack Carterd12e8372013-08-15 14:22:07 +000034@llvm_mips_vshf_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
35
36define void @llvm_mips_vshf_h_test() nounwind {
37entry:
38 %0 = load <8 x i16>* @llvm_mips_vshf_h_ARG1
39 %1 = load <8 x i16>* @llvm_mips_vshf_h_ARG2
Daniel Sanderse5087042013-09-24 14:02:15 +000040 %2 = load <8 x i16>* @llvm_mips_vshf_h_ARG3
41 %3 = tail call <8 x i16> @llvm.mips.vshf.h(<8 x i16> %0, <8 x i16> %1, <8 x i16> %2)
42 store <8 x i16> %3, <8 x i16>* @llvm_mips_vshf_h_RES
Jack Carterd12e8372013-08-15 14:22:07 +000043 ret void
44}
45
Daniel Sanderse5087042013-09-24 14:02:15 +000046declare <8 x i16> @llvm.mips.vshf.h(<8 x i16>, <8 x i16>, <8 x i16>) nounwind
Jack Carterd12e8372013-08-15 14:22:07 +000047
48; CHECK: llvm_mips_vshf_h_test:
49; CHECK: ld.h
50; CHECK: ld.h
Daniel Sanderse5087042013-09-24 14:02:15 +000051; CHECK: ld.h
Jack Carterd12e8372013-08-15 14:22:07 +000052; CHECK: vshf.h
53; CHECK: st.h
54; CHECK: .size llvm_mips_vshf_h_test
55;
56@llvm_mips_vshf_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
57@llvm_mips_vshf_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
Daniel Sanderse5087042013-09-24 14:02:15 +000058@llvm_mips_vshf_w_ARG3 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
Jack Carterd12e8372013-08-15 14:22:07 +000059@llvm_mips_vshf_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
60
61define void @llvm_mips_vshf_w_test() nounwind {
62entry:
63 %0 = load <4 x i32>* @llvm_mips_vshf_w_ARG1
64 %1 = load <4 x i32>* @llvm_mips_vshf_w_ARG2
Daniel Sanderse5087042013-09-24 14:02:15 +000065 %2 = load <4 x i32>* @llvm_mips_vshf_w_ARG3
66 %3 = tail call <4 x i32> @llvm.mips.vshf.w(<4 x i32> %0, <4 x i32> %1, <4 x i32> %2)
67 store <4 x i32> %3, <4 x i32>* @llvm_mips_vshf_w_RES
Jack Carterd12e8372013-08-15 14:22:07 +000068 ret void
69}
70
Daniel Sanderse5087042013-09-24 14:02:15 +000071declare <4 x i32> @llvm.mips.vshf.w(<4 x i32>, <4 x i32>, <4 x i32>) nounwind
Jack Carterd12e8372013-08-15 14:22:07 +000072
73; CHECK: llvm_mips_vshf_w_test:
74; CHECK: ld.w
75; CHECK: ld.w
Daniel Sanderse5087042013-09-24 14:02:15 +000076; CHECK: ld.w
Jack Carterd12e8372013-08-15 14:22:07 +000077; CHECK: vshf.w
78; CHECK: st.w
79; CHECK: .size llvm_mips_vshf_w_test
80;
81@llvm_mips_vshf_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
82@llvm_mips_vshf_d_ARG2 = global <2 x i64> <i64 2, i64 3>, align 16
Daniel Sanderse5087042013-09-24 14:02:15 +000083@llvm_mips_vshf_d_ARG3 = global <2 x i64> <i64 2, i64 3>, align 16
Jack Carterd12e8372013-08-15 14:22:07 +000084@llvm_mips_vshf_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
85
86define void @llvm_mips_vshf_d_test() nounwind {
87entry:
88 %0 = load <2 x i64>* @llvm_mips_vshf_d_ARG1
89 %1 = load <2 x i64>* @llvm_mips_vshf_d_ARG2
Daniel Sanderse5087042013-09-24 14:02:15 +000090 %2 = load <2 x i64>* @llvm_mips_vshf_d_ARG3
91 %3 = tail call <2 x i64> @llvm.mips.vshf.d(<2 x i64> %0, <2 x i64> %1, <2 x i64> %2)
92 store <2 x i64> %3, <2 x i64>* @llvm_mips_vshf_d_RES
Jack Carterd12e8372013-08-15 14:22:07 +000093 ret void
94}
95
Daniel Sanderse5087042013-09-24 14:02:15 +000096declare <2 x i64> @llvm.mips.vshf.d(<2 x i64>, <2 x i64>, <2 x i64>) nounwind
Jack Carterd12e8372013-08-15 14:22:07 +000097
98; CHECK: llvm_mips_vshf_d_test:
99; CHECK: ld.d
100; CHECK: ld.d
101; CHECK: vshf.d
102; CHECK: st.d
103; CHECK: .size llvm_mips_vshf_d_test
104;