blob: d74a19e4dbce0a9a5d508b4854ff0e0fb302cfed [file] [log] [blame]
Chris Lattnera08186a2009-06-19 00:47:59 +00001//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file includes code for rendering MCInst instances as AT&T-style
11// assembly.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1cbd3de2009-09-13 19:30:11 +000015#include "X86ATTInstPrinter.h"
Michael Liao425c0db2012-09-26 05:13:44 +000016#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng3ddfbd32011-07-06 22:01:53 +000017#include "MCTargetDesc/X86MCTargetDesc.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "X86InstComments.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000019#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbar73da11e2009-08-31 08:08:38 +000020#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000022#include "llvm/MC/MCInstrInfo.h"
Benjamin Kramer682de392012-03-30 23:13:40 +000023#include "llvm/MC/MCRegisterInfo.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000024#include "llvm/Support/ErrorHandling.h"
Chris Lattner482bf692010-02-10 00:10:18 +000025#include "llvm/Support/Format.h"
David Greenea31f96c2009-07-14 20:18:05 +000026#include "llvm/Support/FormattedStream.h"
Bill Wendlingbc3f7902011-04-07 21:20:06 +000027#include <map>
Chris Lattnera08186a2009-06-19 00:47:59 +000028using namespace llvm;
29
Chandler Carruth84e68b22014-04-22 02:41:26 +000030#define DEBUG_TYPE "asm-printer"
31
Chris Lattner8d284c72009-06-19 23:59:57 +000032// Include the auto-generated portion of the assembly writer.
Bill Wendlingbc3f7902011-04-07 21:20:06 +000033#define PRINT_ALIAS_INSTR
Chris Lattner8d284c72009-06-19 23:59:57 +000034#include "X86GenAsmWriter.inc"
Bill Wendlingbc3f7902011-04-07 21:20:06 +000035
Rafael Espindolad6860522011-06-02 02:34:55 +000036void X86ATTInstPrinter::printRegName(raw_ostream &OS,
37 unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000038 OS << markup("<reg:")
39 << '%' << getRegisterName(RegNo)
40 << markup(">");
Rafael Espindola08600bc2011-05-30 20:20:15 +000041}
42
Owen Andersona0c3b972011-09-15 23:38:46 +000043void X86ATTInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
44 StringRef Annot) {
Michael Liao425c0db2012-09-26 05:13:44 +000045 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
46 uint64_t TSFlags = Desc.TSFlags;
47
Chandler Carruth23173112014-09-03 22:46:44 +000048 // If verbose assembly is enabled, we can print some informative comments.
49 if (CommentStream)
50 HasCustomInstComment =
51 EmitAnyX86InstComments(MI, *CommentStream, getRegisterName);
52
Michael Liao425c0db2012-09-26 05:13:44 +000053 if (TSFlags & X86II::LOCK)
54 OS << "\tlock\n";
55
Eric Christopher2e3fbaa2011-04-18 21:28:11 +000056 // Try to print any aliases first.
57 if (!printAliasInstr(MI, OS))
Bill Wendling7e07d6f2011-04-14 01:11:51 +000058 printInstruction(MI, OS);
Craig Topper75a5ba72013-07-31 02:00:15 +000059
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000060 // Next always print the annotation.
61 printAnnotation(OS, Annot);
Chris Lattner76c564b2010-04-04 04:47:45 +000062}
Bill Wendlingbc3f7902011-04-07 21:20:06 +000063
Chris Lattner76c564b2010-04-04 04:47:45 +000064void X86ATTInstPrinter::printSSECC(const MCInst *MI, unsigned Op,
65 raw_ostream &O) {
Craig Topperf1c20162012-10-09 05:26:13 +000066 int64_t Imm = MI->getOperand(Op).getImm() & 0xf;
67 switch (Imm) {
Craig Topper4ed72782012-02-05 05:38:58 +000068 default: llvm_unreachable("Invalid ssecc argument!");
Elena Demikhovsky1adc1d52012-02-08 08:37:26 +000069 case 0: O << "eq"; break;
70 case 1: O << "lt"; break;
71 case 2: O << "le"; break;
72 case 3: O << "unord"; break;
73 case 4: O << "neq"; break;
74 case 5: O << "nlt"; break;
75 case 6: O << "nle"; break;
76 case 7: O << "ord"; break;
77 case 8: O << "eq_uq"; break;
78 case 9: O << "nge"; break;
79 case 0xa: O << "ngt"; break;
80 case 0xb: O << "false"; break;
81 case 0xc: O << "neq_oq"; break;
82 case 0xd: O << "ge"; break;
83 case 0xe: O << "gt"; break;
84 case 0xf: O << "true"; break;
Craig Topperf1c20162012-10-09 05:26:13 +000085 }
86}
87
88void X86ATTInstPrinter::printAVXCC(const MCInst *MI, unsigned Op,
89 raw_ostream &O) {
90 int64_t Imm = MI->getOperand(Op).getImm() & 0x1f;
91 switch (Imm) {
92 default: llvm_unreachable("Invalid avxcc argument!");
93 case 0: O << "eq"; break;
94 case 1: O << "lt"; break;
95 case 2: O << "le"; break;
96 case 3: O << "unord"; break;
97 case 4: O << "neq"; break;
98 case 5: O << "nlt"; break;
99 case 6: O << "nle"; break;
100 case 7: O << "ord"; break;
101 case 8: O << "eq_uq"; break;
102 case 9: O << "nge"; break;
103 case 0xa: O << "ngt"; break;
104 case 0xb: O << "false"; break;
105 case 0xc: O << "neq_oq"; break;
106 case 0xd: O << "ge"; break;
107 case 0xe: O << "gt"; break;
108 case 0xf: O << "true"; break;
Elena Demikhovsky1adc1d52012-02-08 08:37:26 +0000109 case 0x10: O << "eq_os"; break;
110 case 0x11: O << "lt_oq"; break;
111 case 0x12: O << "le_oq"; break;
112 case 0x13: O << "unord_s"; break;
113 case 0x14: O << "neq_us"; break;
114 case 0x15: O << "nlt_uq"; break;
115 case 0x16: O << "nle_uq"; break;
116 case 0x17: O << "ord_s"; break;
117 case 0x18: O << "eq_us"; break;
118 case 0x19: O << "nge_uq"; break;
119 case 0x1a: O << "ngt_uq"; break;
120 case 0x1b: O << "false_os"; break;
121 case 0x1c: O << "neq_os"; break;
122 case 0x1d: O << "ge_oq"; break;
123 case 0x1e: O << "gt_oq"; break;
124 case 0x1f: O << "true_us"; break;
Chris Lattner8d284c72009-06-19 23:59:57 +0000125 }
126}
127
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000128void X86ATTInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
129 raw_ostream &O) {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000130 int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000131 switch (Imm) {
132 case 0: O << "{rn-sae}"; break;
133 case 1: O << "{rd-sae}"; break;
134 case 2: O << "{ru-sae}"; break;
135 case 3: O << "{rz-sae}"; break;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000136 }
137}
Chad Rosier38e05a92012-09-10 22:50:57 +0000138/// printPCRelImm - This is used to print an immediate value that ends up
Chris Lattner6211d7b2009-12-22 00:44:05 +0000139/// being encoded as a pc-relative value (e.g. for jumps and calls). These
140/// print slightly differently than normal immediates. For example, a $ is not
141/// emitted.
Chad Rosier38e05a92012-09-10 22:50:57 +0000142void X86ATTInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
143 raw_ostream &O) {
Chris Lattner9c211962009-06-20 19:34:09 +0000144 const MCOperand &Op = MI->getOperand(OpNo);
Chris Lattner9c211962009-06-20 19:34:09 +0000145 if (Op.isImm())
Kevin Enderby168ffb32012-12-05 18:13:19 +0000146 O << formatImm(Op.getImm());
Chris Lattneraa398f52009-09-14 01:34:40 +0000147 else {
148 assert(Op.isExpr() && "unknown pcrel immediate operand");
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000149 // If a symbolic branch target was added as a constant expression then print
150 // that address in hex.
151 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
152 int64_t Address;
153 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000154 O << formatHex((uint64_t)Address);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000155 }
156 else {
157 // Otherwise, just print the expression.
158 O << *Op.getExpr();
159 }
Chris Lattneraa398f52009-09-14 01:34:40 +0000160 }
Chris Lattner9c211962009-06-20 19:34:09 +0000161}
162
Chris Lattner76c564b2010-04-04 04:47:45 +0000163void X86ATTInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
164 raw_ostream &O) {
Chris Lattner46820152009-06-20 00:49:26 +0000165 const MCOperand &Op = MI->getOperand(OpNo);
166 if (Op.isReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000167 printRegName(O, Op.getReg());
Chris Lattner46820152009-06-20 00:49:26 +0000168 } else if (Op.isImm()) {
Kevin Enderby5b03f722011-09-02 20:01:23 +0000169 // Print X86 immediates as signed values.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000170 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000171 << '$' << formatImm((int64_t)Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000172 << markup(">");
Craig Topper75a5ba72013-07-31 02:00:15 +0000173
Chandler Carruth23173112014-09-03 22:46:44 +0000174 // If there are no instruction-specific comments, add a comment clarifying
175 // the hex value of the immediate operand when it isn't in the range
176 // [-256,255].
177 if (CommentStream && !HasCustomInstComment &&
178 (Op.getImm() > 255 || Op.getImm() < -256))
Benjamin Kramerf3da5292011-11-05 08:57:40 +0000179 *CommentStream << format("imm = 0x%" PRIX64 "\n", (uint64_t)Op.getImm());
Craig Topper75a5ba72013-07-31 02:00:15 +0000180
Chris Lattneraa398f52009-09-14 01:34:40 +0000181 } else {
182 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000183 O << markup("<imm:")
184 << '$' << *Op.getExpr()
185 << markup(">");
Chris Lattner46820152009-06-20 00:49:26 +0000186 }
Chris Lattner8d284c72009-06-19 23:59:57 +0000187}
188
Chris Lattnerf4693072010-07-08 23:46:44 +0000189void X86ATTInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
190 raw_ostream &O) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000191 const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg);
192 const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg);
193 const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp);
194 const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg);
Craig Topper75a5ba72013-07-31 02:00:15 +0000195
Kevin Enderbydccdac62012-10-23 22:52:52 +0000196 O << markup("<mem:");
Kevin Enderby62183c42012-10-22 22:31:46 +0000197
Chris Lattnerf4693072010-07-08 23:46:44 +0000198 // If this has a segment register, print it.
199 if (SegReg.getReg()) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000200 printOperand(MI, Op+X86::AddrSegmentReg, O);
Chris Lattnerf4693072010-07-08 23:46:44 +0000201 O << ':';
202 }
Craig Topper75a5ba72013-07-31 02:00:15 +0000203
Chris Lattner46820152009-06-20 00:49:26 +0000204 if (DispSpec.isImm()) {
205 int64_t DispVal = DispSpec.getImm();
206 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg()))
Kevin Enderby168ffb32012-12-05 18:13:19 +0000207 O << formatImm(DispVal);
Chris Lattner46820152009-06-20 00:49:26 +0000208 } else {
Chris Lattner24083062009-09-09 00:40:31 +0000209 assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
Chris Lattnerc8f77172010-01-18 00:37:40 +0000210 O << *DispSpec.getExpr();
Chris Lattner46820152009-06-20 00:49:26 +0000211 }
Craig Topper75a5ba72013-07-31 02:00:15 +0000212
Chris Lattner46820152009-06-20 00:49:26 +0000213 if (IndexReg.getReg() || BaseReg.getReg()) {
Chris Lattner46820152009-06-20 00:49:26 +0000214 O << '(';
215 if (BaseReg.getReg())
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000216 printOperand(MI, Op+X86::AddrBaseReg, O);
Craig Topper75a5ba72013-07-31 02:00:15 +0000217
Chris Lattner46820152009-06-20 00:49:26 +0000218 if (IndexReg.getReg()) {
219 O << ',';
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000220 printOperand(MI, Op+X86::AddrIndexReg, O);
221 unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm();
Kevin Enderby62183c42012-10-22 22:31:46 +0000222 if (ScaleVal != 1) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000223 O << ','
Craig Topper75a5ba72013-07-31 02:00:15 +0000224 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000225 << ScaleVal // never printed in hex.
Craig Topper75a5ba72013-07-31 02:00:15 +0000226 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000227 }
Chris Lattner46820152009-06-20 00:49:26 +0000228 }
229 O << ')';
230 }
Kevin Enderby62183c42012-10-22 22:31:46 +0000231
Kevin Enderbydccdac62012-10-23 22:52:52 +0000232 O << markup(">");
Chris Lattner8d284c72009-06-19 23:59:57 +0000233}
Craig Topper18854172013-08-25 22:23:38 +0000234
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000235void X86ATTInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
236 raw_ostream &O) {
237 const MCOperand &SegReg = MI->getOperand(Op+1);
238
239 O << markup("<mem:");
240
241 // If this has a segment register, print it.
242 if (SegReg.getReg()) {
243 printOperand(MI, Op+1, O);
244 O << ':';
245 }
246
247 O << "(";
248 printOperand(MI, Op, O);
249 O << ")";
250
251 O << markup(">");
252}
253
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000254void X86ATTInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
255 raw_ostream &O) {
256 O << markup("<mem:");
257
258 O << "%es:(";
259 printOperand(MI, Op, O);
260 O << ")";
261
262 O << markup(">");
263}
264
Craig Topper18854172013-08-25 22:23:38 +0000265void X86ATTInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
266 raw_ostream &O) {
267 const MCOperand &DispSpec = MI->getOperand(Op);
Craig Topper35da3d12014-01-16 07:36:58 +0000268 const MCOperand &SegReg = MI->getOperand(Op+1);
Craig Topper18854172013-08-25 22:23:38 +0000269
270 O << markup("<mem:");
271
Craig Topper35da3d12014-01-16 07:36:58 +0000272 // If this has a segment register, print it.
273 if (SegReg.getReg()) {
274 printOperand(MI, Op+1, O);
275 O << ':';
276 }
277
Craig Topper18854172013-08-25 22:23:38 +0000278 if (DispSpec.isImm()) {
279 O << formatImm(DispSpec.getImm());
280 } else {
281 assert(DispSpec.isExpr() && "non-immediate displacement?");
282 O << *DispSpec.getExpr();
283 }
284
285 O << markup(">");
286}