| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the Thumb instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // Thumb specific DAG Nodes. | 
|  | 16 | // | 
|  | 17 |  | 
|  | 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, | 
|  | 20 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 23 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | }]>; | 
|  | 25 | def imm_comp_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 26 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | }]>; | 
|  | 28 |  | 
|  | 29 |  | 
|  | 30 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. | 
|  | 31 | def imm0_7 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 32 | return (uint32_t)N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | }]>; | 
|  | 34 | def imm0_7_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 35 | return (uint32_t)-N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 36 | }], imm_neg_XFORM>; | 
|  | 37 |  | 
|  | 38 | def imm0_255 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 39 | return (uint32_t)N->getZExtValue() < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | }]>; | 
|  | 41 | def imm0_255_comp : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 42 | return ~((uint32_t)N->getZExtValue()) < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | }]>; | 
|  | 44 |  | 
|  | 45 | def imm8_255 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 46 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | }]>; | 
|  | 48 | def imm8_255_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 49 | unsigned Val = -N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 50 | return Val >= 8 && Val < 256; | 
|  | 51 | }], imm_neg_XFORM>; | 
|  | 52 |  | 
|  | 53 | // Break imm's up into two pieces: an immediate + a left shift. | 
|  | 54 | // This uses thumb_immshifted to match and thumb_immshifted_val and | 
|  | 55 | // thumb_immshifted_shamt to get the val/shift pieces. | 
|  | 56 | def thumb_immshifted : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 57 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 58 | }]>; | 
|  | 59 |  | 
|  | 60 | def thumb_immshifted_val : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 61 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 62 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | }]>; | 
|  | 64 |  | 
|  | 65 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | }]>; | 
|  | 69 |  | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 70 | // Scaled 4 immediate. | 
|  | 71 | def t_imm_s4 : Operand<i32> { | 
|  | 72 | let PrintMethod = "printThumbS4ImmOperand"; | 
|  | 73 | } | 
|  | 74 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | // Define Thumb specific addressing modes. | 
|  | 76 |  | 
|  | 77 | // t_addrmode_rr := reg + reg | 
|  | 78 | // | 
|  | 79 | def t_addrmode_rr : Operand<i32>, | 
|  | 80 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { | 
|  | 81 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 82 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | } | 
|  | 84 |  | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 85 | // t_addrmode_s4 := reg + reg | 
|  | 86 | //                  reg + imm5 * 4 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | // | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 88 | def t_addrmode_s4 : Operand<i32>, | 
|  | 89 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { | 
|  | 90 | let PrintMethod = "printThumbAddrModeS4Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 91 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 92 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 93 |  | 
|  | 94 | // t_addrmode_s2 := reg + reg | 
|  | 95 | //                  reg + imm5 * 2 | 
|  | 96 | // | 
|  | 97 | def t_addrmode_s2 : Operand<i32>, | 
|  | 98 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { | 
|  | 99 | let PrintMethod = "printThumbAddrModeS2Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 100 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 101 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 102 |  | 
|  | 103 | // t_addrmode_s1 := reg + reg | 
|  | 104 | //                  reg + imm5 | 
|  | 105 | // | 
|  | 106 | def t_addrmode_s1 : Operand<i32>, | 
|  | 107 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { | 
|  | 108 | let PrintMethod = "printThumbAddrModeS1Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 109 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | } | 
|  | 111 |  | 
|  | 112 | // t_addrmode_sp := sp + imm8 * 4 | 
|  | 113 | // | 
|  | 114 | def t_addrmode_sp : Operand<i32>, | 
|  | 115 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { | 
|  | 116 | let PrintMethod = "printThumbAddrModeSPOperand"; | 
| Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 117 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | } | 
|  | 119 |  | 
|  | 120 | //===----------------------------------------------------------------------===// | 
|  | 121 | //  Miscellaneous Instructions. | 
|  | 122 | // | 
|  | 123 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 124 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 125 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 126 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 127 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 128 | def tADJCALLSTACKUP : | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 129 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, "", | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 130 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, | 
|  | 131 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 132 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 133 | def tADJCALLSTACKDOWN : | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 134 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, "", | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 135 | [(ARMcallseq_start imm:$amt)]>, | 
|  | 136 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 137 | } | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 138 |  | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 139 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", | 
|  | 140 | [/* For disassembly only; pattern left blank */]>, | 
|  | 141 | T1Encoding<0b101111> { | 
|  | 142 | let Inst{9-8} = 0b11; | 
|  | 143 | let Inst{7-0} = 0b00000000; | 
|  | 144 | } | 
|  | 145 |  | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 146 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", | 
|  | 147 | [/* For disassembly only; pattern left blank */]>, | 
|  | 148 | T1Encoding<0b101111> { | 
|  | 149 | let Inst{9-8} = 0b11; | 
|  | 150 | let Inst{7-0} = 0b00010000; | 
|  | 151 | } | 
|  | 152 |  | 
|  | 153 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", | 
|  | 154 | [/* For disassembly only; pattern left blank */]>, | 
|  | 155 | T1Encoding<0b101111> { | 
|  | 156 | let Inst{9-8} = 0b11; | 
|  | 157 | let Inst{7-0} = 0b00100000; | 
|  | 158 | } | 
|  | 159 |  | 
|  | 160 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", | 
|  | 161 | [/* For disassembly only; pattern left blank */]>, | 
|  | 162 | T1Encoding<0b101111> { | 
|  | 163 | let Inst{9-8} = 0b11; | 
|  | 164 | let Inst{7-0} = 0b00110000; | 
|  | 165 | } | 
|  | 166 |  | 
|  | 167 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", | 
|  | 168 | [/* For disassembly only; pattern left blank */]>, | 
|  | 169 | T1Encoding<0b101111> { | 
|  | 170 | let Inst{9-8} = 0b11; | 
|  | 171 | let Inst{7-0} = 0b01000000; | 
|  | 172 | } | 
|  | 173 |  | 
|  | 174 | def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe", | 
|  | 175 | [/* For disassembly only; pattern left blank */]>, | 
|  | 176 | T1Encoding<0b101101> { | 
|  | 177 | let Inst{9-5} = 0b10010; | 
|  | 178 | let Inst{3} = 1; | 
|  | 179 | } | 
|  | 180 |  | 
|  | 181 | def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle", | 
|  | 182 | [/* For disassembly only; pattern left blank */]>, | 
|  | 183 | T1Encoding<0b101101> { | 
|  | 184 | let Inst{9-5} = 0b10010; | 
|  | 185 | let Inst{3} = 0; | 
|  | 186 | } | 
|  | 187 |  | 
| Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 188 | // The i32imm operand $val can be used by a debugger to store more information | 
|  | 189 | // about the breakpoint. | 
|  | 190 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", | 
|  | 191 | [/* For disassembly only; pattern left blank */]>, | 
|  | 192 | T1Encoding<0b101111> { | 
|  | 193 | let Inst{9-8} = 0b10; | 
|  | 194 | } | 
|  | 195 |  | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 196 | // Change Processor State is a system instruction -- for disassembly only. | 
|  | 197 | // The singleton $opt operand contains the following information: | 
|  | 198 | // opt{4-0} = mode ==> don't care | 
|  | 199 | // opt{5} = changemode ==> 0 (false for 16-bit Thumb instr) | 
|  | 200 | // opt{8-6} = AIF from Inst{2-0} | 
|  | 201 | // opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable | 
|  | 202 | // | 
|  | 203 | // The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM | 
|  | 204 | // CPS which has more options. | 
| Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 205 | def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt", | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 206 | [/* For disassembly only; pattern left blank */]>, | 
|  | 207 | T1Misc<0b0110011>; | 
|  | 208 |  | 
| Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 209 | // For both thumb1 and thumb2. | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 210 | let isNotDuplicable = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 211 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 212 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, | 
|  | 213 | T1Special<{0,0,?,?}> { | 
|  | 214 | let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc | 
|  | 215 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 216 |  | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 217 | // PC relative add. | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 218 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 219 | "add\t$dst, pc, $rhs", []>, | 
|  | 220 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 221 |  | 
|  | 222 | // ADD rd, sp, #imm8 | 
| Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 223 | // This is rematerializable, which is particularly useful for taking the | 
|  | 224 | // address of locals. | 
|  | 225 | let isReMaterializable = 1 in { | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 226 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 227 | "add\t$dst, $sp, $rhs", []>, | 
|  | 228 | T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8 | 
| Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 229 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 230 |  | 
|  | 231 | // ADD sp, sp, #imm7 | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 232 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 233 | "add\t$dst, $rhs", []>, | 
|  | 234 | T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8 | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 235 |  | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 236 | // SUB sp, sp, #imm7 | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 237 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 238 | "sub\t$dst, $rhs", []>, | 
|  | 239 | T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215 | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 240 |  | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 241 | // ADD rm, sp | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 242 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 243 | "add\t$dst, $rhs", []>, | 
|  | 244 | T1Special<{0,0,?,?}> { | 
|  | 245 | let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1 | 
|  | 246 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 247 |  | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 248 | // ADD sp, rm | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 249 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 250 | "add\t$dst, $rhs", []>, | 
|  | 251 | T1Special<{0,0,?,?}> { | 
|  | 252 | // A8.6.9 Encoding T2 | 
|  | 253 | let Inst{7} = 1; | 
|  | 254 | let Inst{2-0} = 0b101; | 
|  | 255 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 256 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 257 | //===----------------------------------------------------------------------===// | 
|  | 258 | //  Control Flow Instructions. | 
|  | 259 | // | 
|  | 260 |  | 
| Jim Grosbach | bcad0c8 | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 261 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 262 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>, | 
|  | 263 | T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25 | 
|  | 264 | let Inst{6-3} = 0b1110; // Rm = lr | 
|  | 265 | } | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 266 | // Alternative return instruction used by vararg functions. | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 267 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 268 | T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25 | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 269 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 270 |  | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 271 | // Indirect branches | 
|  | 272 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Bob Wilson | 064c5fe | 2009-11-03 06:29:56 +0000 | [diff] [blame] | 273 | def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 274 | [(brind GPR:$dst)]>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 275 | T1Special<{1,0,1,?}> { | 
| Johnny Chen | b34888b | 2010-01-13 21:00:26 +0000 | [diff] [blame] | 276 | // <Rd> = Inst{7:2-0} = pc | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 277 | let Inst{2-0} = 0b111; | 
|  | 278 | } | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 279 | } | 
|  | 280 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 281 | // FIXME: remove when we have a way to marking a MI with these properties. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 282 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 283 | hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 284 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 285 | IIC_iPop_Br, | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 286 | "pop${p}\t$dsts", []>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 287 | T1Misc<{1,1,0,?,?,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 288 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 289 | let isCall = 1, | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 290 | Defs = [R0,  R1,  R2,  R3,  R12, LR, | 
|  | 291 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 292 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 293 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 294 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 295 | def tBL  : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 296 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 297 | "bl\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 298 | [(ARMtcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 299 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 300 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 301 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 302 | def tBLXi : TIx2<0b11110, 0b11, 0, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 303 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 304 | "blx\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 305 | [(ARMcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 306 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 307 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 308 | // Also used for Thumb2 | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 309 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 310 | "blx\t$func", | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 311 | [(ARMtcall GPR:$func)]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 312 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, | 
|  | 313 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 314 |  | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 315 | // ARMv4T | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 316 | let isCodeGenOnly = 1 in | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 317 | def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 318 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 319 | "mov\tlr, pc\n\tbx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 320 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 321 | Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 322 | } | 
|  | 323 |  | 
|  | 324 | // On Darwin R9 is call-clobbered. | 
|  | 325 | let isCall = 1, | 
|  | 326 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, | 
|  | 327 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 328 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 329 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 330 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 331 | def tBLr9 : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 332 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 333 | "bl\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 334 | [(ARMtcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 335 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 336 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 337 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 338 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 339 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 340 | "blx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 341 | [(ARMcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 342 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 343 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 344 | // Also used for Thumb2 | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 345 | def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 346 | "blx\t$func", | 
|  | 347 | [(ARMtcall GPR:$func)]>, | 
|  | 348 | Requires<[IsThumb, HasV5T, IsDarwin]>, | 
|  | 349 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24 | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 350 |  | 
|  | 351 | // ARMv4T | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 352 | let isCodeGenOnly = 1 in | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 353 | def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 354 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 355 | "mov\tlr, pc\n\tbx\t$func", | 
|  | 356 | [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 357 | Requires<[IsThumb, IsThumb1Only, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 358 | } | 
|  | 359 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 360 | let isBranch = 1, isTerminator = 1 in { | 
| Evan Cheng | 1634e71 | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 361 | let isBarrier = 1 in { | 
|  | 362 | let isPredicable = 1 in | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 363 | def tB   : T1I<(outs), (ins brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 364 | "b\t$target", [(br bb:$target)]>, | 
|  | 365 | T1Encoding<{1,1,1,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 366 |  | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 367 | // Far jump | 
| Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 368 | let Defs = [LR] in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 369 | def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br, | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 370 | "bl\t$target",[]>; | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 371 |  | 
| Chris Lattner | 941c19b7 | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 372 | let isCodeGenOnly = 1 in | 
| David Goodwin | 27303cd | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 373 | def tBR_JTr : T1JTI<(outs), | 
|  | 374 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), | 
| Bob Wilson | b128824 | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 375 | IIC_Br, "mov\tpc, $target\n\t.align\t2$jt", | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 376 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>, | 
|  | 377 | Encoding16 { | 
|  | 378 | let Inst{15-7} = 0b010001101; | 
|  | 379 | let Inst{2-0} = 0b111; | 
|  | 380 | } | 
| Evan Cheng | 1634e71 | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 381 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 382 | } | 
|  | 383 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 384 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 385 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 386 | let isBranch = 1, isTerminator = 1 in | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 387 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 388 | "b$cc\t$target", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 389 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, | 
|  | 390 | T1Encoding<{1,1,0,1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 |  | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 392 | // Compare and branch on zero / non-zero | 
|  | 393 | let isBranch = 1, isTerminator = 1 in { | 
|  | 394 | def tCBZ  : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 395 | "cbz\t$cmp, $target", []>, | 
|  | 396 | T1Misc<{0,0,?,1,?,?,?}>; | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 397 |  | 
|  | 398 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 399 | "cbnz\t$cmp, $target", []>, | 
|  | 400 | T1Misc<{1,0,?,1,?,?,?}>; | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 401 | } | 
|  | 402 |  | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 403 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only | 
|  | 404 | // A8.6.16 B: Encoding T1 | 
|  | 405 | // If Inst{11-8} == 0b1111 then SEE SVC | 
|  | 406 | let isCall = 1 in { | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 407 | def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>, | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 408 | Encoding16 { | 
|  | 409 | let Inst{15-12} = 0b1101; | 
|  | 410 | let Inst{11-8} = 0b1111; | 
|  | 411 | } | 
|  | 412 | } | 
|  | 413 |  | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 414 | // A8.6.16 B: Encoding T1 | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 415 | // If Inst{11-8} == 0b1110 then UNDEFINED | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 416 | let isBarrier = 1, isTerminator = 1 in | 
| Anton Korobeynikov | 2b7aace | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 417 | def tTRAP : TI<(outs), (ins), IIC_Br, | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 418 | "trap", [(trap)]>, Encoding16 { | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 419 | let Inst{15-12} = 0b1101; | 
|  | 420 | let Inst{11-8} = 0b1110; | 
|  | 421 | } | 
|  | 422 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 423 | //===----------------------------------------------------------------------===// | 
|  | 424 | //  Load Store Instructions. | 
|  | 425 | // | 
|  | 426 |  | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 427 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 428 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 429 | "ldr", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 430 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>, | 
|  | 431 | T1LdSt<0b100>; | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 432 | def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 433 | "ldr", "\t$dst, $addr", | 
|  | 434 | []>, | 
|  | 435 | T1LdSt4Imm<{1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 437 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 438 | "ldrb", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 439 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>, | 
|  | 440 | T1LdSt<0b110>; | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 441 | def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 442 | "ldrb", "\t$dst, $addr", | 
|  | 443 | []>, | 
|  | 444 | T1LdSt1Imm<{1,?,?}>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 445 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 446 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 447 | "ldrh", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 448 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>, | 
|  | 449 | T1LdSt<0b101>; | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 450 | def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 451 | "ldrh", "\t$dst, $addr", | 
|  | 452 | []>, | 
|  | 453 | T1LdSt2Imm<{1,?,?}>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 454 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 455 | let AddedComplexity = 10 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 456 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 457 | "ldrsb", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 458 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>, | 
|  | 459 | T1LdSt<0b011>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 460 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 461 | let AddedComplexity = 10 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 462 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 463 | "ldrsh", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 464 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>, | 
|  | 465 | T1LdSt<0b111>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 466 |  | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 467 | let canFoldAsLoad = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 468 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 469 | "ldr", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 470 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>, | 
|  | 471 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 472 |  | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 473 | // Special instruction for restore. It cannot clobber condition register | 
|  | 474 | // when it's expanded by eliminateCallFramePseudoInstr(). | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 475 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 476 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 477 | "ldr", "\t$dst, $addr", []>, | 
|  | 478 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 479 |  | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 480 | // Load tconstpool | 
| Evan Cheng | 3f1a924 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 481 | // FIXME: Use ldr.n to work around a Darwin assembler bug. | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 482 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 483 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i, | 
| Evan Cheng | c639430 | 2009-11-04 07:38:48 +0000 | [diff] [blame] | 484 | "ldr", ".n\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 485 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>, | 
|  | 486 | T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59 | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 487 |  | 
|  | 488 | // Special LDR for loads from non-pc-relative constpools. | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 489 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, | 
|  | 490 | isReMaterializable = 1 in | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 491 | def tLDRcp  : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 492 | "ldr", "\t$dst, $addr", []>, | 
|  | 493 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 494 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 495 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 496 | "str", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 497 | [(store tGPR:$src, t_addrmode_s4:$addr)]>, | 
|  | 498 | T1LdSt<0b000>; | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 499 | def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 500 | "str", "\t$src, $addr", | 
|  | 501 | []>, | 
|  | 502 | T1LdSt4Imm<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 503 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 504 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 505 | "strb", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 506 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>, | 
|  | 507 | T1LdSt<0b010>; | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 508 | def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 509 | "strb", "\t$src, $addr", | 
|  | 510 | []>, | 
|  | 511 | T1LdSt1Imm<{0,?,?}>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 512 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 513 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 514 | "strh", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 515 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>, | 
|  | 516 | T1LdSt<0b001>; | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 517 | def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 518 | "strh", "\t$src, $addr", | 
|  | 519 | []>, | 
|  | 520 | T1LdSt2Imm<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 521 |  | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 522 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 523 | "str", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 524 | [(store tGPR:$src, t_addrmode_sp:$addr)]>, | 
|  | 525 | T1LdStSP<{0,?,?}>; | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 526 |  | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 527 | let mayStore = 1, neverHasSideEffects = 1 in { | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 528 | // Special instruction for spill. It cannot clobber condition register | 
|  | 529 | // when it's expanded by eliminateCallFramePseudoInstr(). | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 530 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 531 | "str", "\t$src, $addr", []>, | 
|  | 532 | T1LdStSP<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 533 | } | 
|  | 534 |  | 
|  | 535 | //===----------------------------------------------------------------------===// | 
|  | 536 | //  Load / store multiple Instructions. | 
|  | 537 | // | 
|  | 538 |  | 
| Jim Grosbach | 9877af3 | 2010-09-07 21:30:25 +0000 | [diff] [blame] | 539 | // These require base address to be written back or one of the loaded regs. | 
| Chris Lattner | 33fc3e0 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 540 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1, | 
|  | 541 | isCodeGenOnly = 1 in { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 542 | def tLDM : T1I<(outs), | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 543 | (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, reglist:$dsts, | 
|  | 544 | variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 545 | IIC_iLoad_m, | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 546 | "ldm${amode}${p}\t$Rn, $dsts", []>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 547 | T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 548 |  | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 549 | def tLDM_UPD : T1It<(outs tGPR:$wb), | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 550 | (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, reglist:$dsts, | 
|  | 551 | variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 552 | IIC_iLoad_m, | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 553 | "ldm${amode}${p}\t$Rn!, $dsts", | 
|  | 554 | "$Rn = $wb", []>, | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 555 | T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53 | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 556 | } // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 557 |  | 
| Chris Lattner | 33fc3e0 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 558 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1, | 
|  | 559 | isCodeGenOnly = 1 in | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 560 | def tSTM_UPD : T1It<(outs tGPR:$wb), | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 561 | (ins GPR:$Rn, ldstm_mode:$amode, pred:$p, reglist:$srcs, | 
|  | 562 | variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 563 | IIC_iStore_mu, | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 564 | "stm${amode}${p}\t$Rn!, $srcs", | 
|  | 565 | "$Rn = $wb", []>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 566 | T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189 | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 567 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 568 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 569 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), | 
|  | 570 | IIC_iPop, | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 571 | "pop${p}\t$dsts", []>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 572 | T1Misc<{1,1,0,?,?,?,?}>; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 573 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 574 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 575 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), | 
|  | 576 | IIC_iStore_m, | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 577 | "push${p}\t$srcs", []>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 578 | T1Misc<{0,1,0,?,?,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 579 |  | 
|  | 580 | //===----------------------------------------------------------------------===// | 
|  | 581 | //  Arithmetic Instructions. | 
|  | 582 | // | 
|  | 583 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 584 | // Add with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 585 | let isCommutable = 1, Uses = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 586 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 587 | "adc", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 588 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 589 | T1DataProcessing<0b0101>; | 
| Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 590 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 591 | // Add immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 592 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 593 | "add", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 594 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>, | 
|  | 595 | T1General<0b01110>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 596 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 597 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 598 | "add", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 599 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>, | 
|  | 600 | T1General<{1,1,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 601 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 602 | // Add register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 603 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 604 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 605 | "add", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 606 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 607 | T1General<0b01100>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 609 | let neverHasSideEffects = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 610 | def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 611 | "add", "\t$dst, $rhs", []>, | 
|  | 612 | T1Special<{0,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 613 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 614 | // And register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 615 | let isCommutable = 1 in | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 616 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 617 | "and", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 618 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 619 | T1DataProcessing<0b0000>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 620 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 621 | // ASR immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 622 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 623 | "asr", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 624 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>, | 
|  | 625 | T1General<{0,1,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 626 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 627 | // ASR register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 628 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 629 | "asr", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 630 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 631 | T1DataProcessing<0b0100>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 632 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 633 | // BIC register | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 634 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 635 | "bic", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 636 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>, | 
|  | 637 | T1DataProcessing<0b1110>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 638 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 639 | // CMN register | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 640 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 641 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 642 | //       Compare-to-zero still works out, just not the relationals | 
|  | 643 | //def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
|  | 644 | //                "cmn", "\t$lhs, $rhs", | 
|  | 645 | //                [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>, | 
|  | 646 | //           T1DataProcessing<0b1011>; | 
| Johnny Chen | 7f30b64 | 2009-12-16 23:36:52 +0000 | [diff] [blame] | 647 | def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 648 | "cmn", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 649 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>, | 
|  | 650 | T1DataProcessing<0b1011>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 651 | } | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 652 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 653 | // CMP immediate | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 654 | let isCompare = 1, Defs = [CPSR] in { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 655 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 656 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 657 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>, | 
|  | 658 | T1General<{1,0,1,?,?}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 659 | def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 660 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 661 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>, | 
|  | 662 | T1General<{1,0,1,?,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 663 | } | 
|  | 664 |  | 
|  | 665 | // CMP register | 
| Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 666 | let isCompare = 1, Defs = [CPSR] in { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 667 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 668 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 669 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>, | 
|  | 670 | T1DataProcessing<0b1010>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 671 | def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 672 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 673 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>, | 
|  | 674 | T1DataProcessing<0b1010>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 675 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 676 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 677 | "cmp", "\t$lhs, $rhs", []>, | 
|  | 678 | T1Special<{0,1,?,?}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 679 | def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 680 | "cmp", "\t$lhs, $rhs", []>, | 
|  | 681 | T1Special<{0,1,?,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 682 | } | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 683 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 684 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 685 | // XOR register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 686 | let isCommutable = 1 in | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 687 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 688 | "eor", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 689 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 690 | T1DataProcessing<0b0001>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 691 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 692 | // LSL immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 693 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 694 | "lsl", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 695 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>, | 
|  | 696 | T1General<{0,0,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 697 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 698 | // LSL register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 699 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 700 | "lsl", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 701 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 702 | T1DataProcessing<0b0010>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 703 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 704 | // LSR immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 705 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 706 | "lsr", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 707 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>, | 
|  | 708 | T1General<{0,0,1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 709 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 710 | // LSR register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 711 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 712 | "lsr", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 713 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 714 | T1DataProcessing<0b0011>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 716 | // move register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 717 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 718 | "mov", "\t$dst, $src", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 719 | [(set tGPR:$dst, imm0_255:$src)]>, | 
|  | 720 | T1General<{1,0,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 721 |  | 
|  | 722 | // TODO: A7-73: MOV(2) - mov setting flag. | 
|  | 723 |  | 
|  | 724 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 725 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 726 | // FIXME: Make this predicable. | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 727 | def tMOVr       : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 728 | "mov\t$dst, $src", []>, | 
|  | 729 | T1Special<0b1000>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 730 | let Defs = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 731 | def tMOVSr      : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 732 | "movs\t$dst, $src", []>, Encoding16 { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 733 | let Inst{15-6} = 0b0000000000; | 
|  | 734 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 735 |  | 
|  | 736 | // FIXME: Make these predicable. | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 737 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 738 | "mov\t$dst, $src", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 739 | T1Special<{1,0,0,?}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 740 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 741 | "mov\t$dst, $src", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 742 | T1Special<{1,0,?,0}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 743 | def tMOVgpr2gpr  : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 744 | "mov\t$dst, $src", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 745 | T1Special<{1,0,?,?}>; | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 746 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 747 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 748 | // multiply register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 749 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 750 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32, | 
| Johnny Chen | 1d63b95 | 2010-03-03 23:15:43 +0000 | [diff] [blame] | 751 | "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */ | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 752 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 753 | T1DataProcessing<0b1101>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 754 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 755 | // move inverse register | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 756 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMVNr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 757 | "mvn", "\t$dst, $src", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 758 | [(set tGPR:$dst, (not tGPR:$src))]>, | 
|  | 759 | T1DataProcessing<0b1111>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 760 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 761 | // bitwise or register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 762 | let isCommutable = 1 in | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 763 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),  IIC_iBITr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 764 | "orr", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 765 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 766 | T1DataProcessing<0b1100>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 767 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 768 | // swaps | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 769 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 770 | "rev", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 771 | [(set tGPR:$dst, (bswap tGPR:$src))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 772 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 773 | T1Misc<{1,0,1,0,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 774 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 775 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 776 | "rev16", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 777 | [(set tGPR:$dst, | 
|  | 778 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), | 
|  | 779 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), | 
|  | 780 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), | 
|  | 781 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 782 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 783 | T1Misc<{1,0,1,0,0,1,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 784 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 785 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 786 | "revsh", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 787 | [(set tGPR:$dst, | 
|  | 788 | (sext_inreg | 
| Evan Cheng | dd40617 | 2009-08-18 05:43:23 +0000 | [diff] [blame] | 789 | (or (srl (and tGPR:$src, 0xFF00), (i32 8)), | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 790 | (shl tGPR:$src, (i32 8))), i16))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 791 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 792 | T1Misc<{1,0,1,0,1,1,?}>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 793 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 794 | // rotate right register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 795 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 796 | "ror", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 797 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 798 | T1DataProcessing<0b0111>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 799 |  | 
|  | 800 | // negate register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 801 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 802 | "rsb", "\t$dst, $src, #0", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 803 | [(set tGPR:$dst, (ineg tGPR:$src))]>, | 
|  | 804 | T1DataProcessing<0b1001>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 805 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 806 | // Subtract with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 807 | let Uses = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 808 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 809 | "sbc", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 810 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 811 | T1DataProcessing<0b0110>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 812 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 813 | // Subtract immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 814 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 815 | "sub", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 816 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>, | 
|  | 817 | T1General<0b01111>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 818 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 819 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 820 | "sub", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 821 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>, | 
|  | 822 | T1General<{1,1,1,?,?}>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 823 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 824 | // subtract register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 825 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 826 | "sub", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 827 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 828 | T1General<0b01101>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 829 |  | 
|  | 830 | // TODO: A7-96: STMIA - store multiple. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 831 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 832 | // sign-extend byte | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 833 | def tSXTB  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 834 | "sxtb", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 835 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 836 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 837 | T1Misc<{0,0,1,0,0,1,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 838 |  | 
|  | 839 | // sign-extend short | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 840 | def tSXTH  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 841 | "sxth", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 842 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 843 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 844 | T1Misc<{0,0,1,0,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 845 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 846 | // test | 
| Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 847 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 848 | def tTST  : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 849 | "tst", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 850 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>, | 
|  | 851 | T1DataProcessing<0b1000>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 852 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 853 | // zero-extend byte | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 854 | def tUXTB  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 855 | "uxtb", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 856 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 857 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 858 | T1Misc<{0,0,1,0,1,1,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 859 |  | 
|  | 860 | // zero-extend short | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 861 | def tUXTH  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 862 | "uxth", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 863 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 864 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 865 | T1Misc<{0,0,1,0,1,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 866 |  | 
|  | 867 |  | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 868 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 869 | // Expanded after instruction selection into a branch sequence. | 
|  | 870 | let usesCustomInserter = 1 in  // Expanded after instruction selection. | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 871 | def tMOVCCr_pseudo : | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 872 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 873 | NoItinerary, "", | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 874 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 875 |  | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 876 |  | 
|  | 877 | // 16-bit movcc in IT blocks for Thumb2. | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 878 | let neverHasSideEffects = 1 in { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 879 | def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 880 | "mov", "\t$dst, $rhs", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 881 | T1Special<{1,0,?,?}>; | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 882 |  | 
| Jim Grosbach | f7279bd | 2010-02-09 19:51:37 +0000 | [diff] [blame] | 883 | def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 884 | "mov", "\t$dst, $rhs", []>, | 
|  | 885 | T1General<{1,0,0,?,?}>; | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 886 | } // neverHasSideEffects | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 887 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 888 | // tLEApcrel - Load a pc-relative address into a register without offending the | 
|  | 889 | // assembler. | 
| Evan Cheng | 2c452fc | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 890 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | daeca2d | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 891 | let isReMaterializable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 892 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 893 | "adr$p\t$dst, #$label", []>, | 
|  | 894 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 895 |  | 
| Jim Grosbach | 523e554 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 896 | } // neverHasSideEffects | 
| Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 897 | def tLEApcrelJT : T1I<(outs tGPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 898 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 899 | IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>, | 
|  | 900 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 901 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 902 | //===----------------------------------------------------------------------===// | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 903 | // TLS Instructions | 
|  | 904 | // | 
|  | 905 |  | 
|  | 906 | // __aeabi_read_tp preserves the registers r1-r3. | 
|  | 907 | let isCall = 1, | 
|  | 908 | Defs = [R0, LR] in { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 909 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, | 
|  | 910 | "bl\t__aeabi_read_tp", | 
|  | 911 | [(set R0, ARMthread_pointer)]>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 912 | } | 
|  | 913 |  | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 914 | // SJLJ Exception handling intrinsics | 
|  | 915 | //   eh_sjlj_setjmp() is an instruction sequence to store the return | 
|  | 916 | //   address and save #0 in R0 for the non-longjmp case. | 
|  | 917 | //   Since by its nature we may be coming from some other function to get | 
|  | 918 | //   here, and we're using the stack frame for the containing function to | 
|  | 919 | //   save/restore registers, we can't keep anything live in regs across | 
|  | 920 | //   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon | 
|  | 921 | //   when we get here from a longjmp(). We force everthing out of registers | 
|  | 922 | //   except for our own input by listing the relevant registers in Defs. By | 
|  | 923 | //   doing so, we also cause the prologue/epilogue code to actively preserve | 
|  | 924 | //   all of the callee-saved resgisters, which is exactly what we want. | 
| Jim Grosbach | faa3abb | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 925 | //   $val is a scratch register for our use. | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 926 | let Defs = | 
| Jim Grosbach | 37eb2c2 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 927 | [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7, R12 ], hasSideEffects = 1, | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 928 | isBarrier = 1, isCodeGenOnly = 1 in { | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 929 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), | 
| Jim Grosbach | b942917 | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 930 | AddrModeNone, SizeSpecial, NoItinerary, "", "", | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 931 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 932 | } | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 933 |  | 
|  | 934 | // FIXME: Non-Darwin version(s) | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 935 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 936 | Defs = [ R7, LR, SP ] in { | 
|  | 937 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), | 
|  | 938 | AddrModeNone, SizeSpecial, IndexModeNone, | 
| Jim Grosbach | b942917 | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 939 | Pseudo, NoItinerary, "", "", | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 940 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, | 
|  | 941 | Requires<[IsThumb, IsDarwin]>; | 
|  | 942 | } | 
|  | 943 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 944 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 945 | // Non-Instruction Patterns | 
|  | 946 | // | 
|  | 947 |  | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 948 | // Add with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 949 | def : T1Pat<(addc   tGPR:$lhs, imm0_7:$rhs), | 
|  | 950 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; | 
|  | 951 | def : T1Pat<(addc   tGPR:$lhs, imm8_255:$rhs), | 
| Evan Cheng | 01de985 | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 952 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 953 | def : T1Pat<(addc   tGPR:$lhs, tGPR:$rhs), | 
|  | 954 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 955 |  | 
|  | 956 | // Subtract with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 957 | def : T1Pat<(addc   tGPR:$lhs, imm0_7_neg:$rhs), | 
|  | 958 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; | 
|  | 959 | def : T1Pat<(addc   tGPR:$lhs, imm8_255_neg:$rhs), | 
|  | 960 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; | 
|  | 961 | def : T1Pat<(subc   tGPR:$lhs, tGPR:$rhs), | 
|  | 962 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 963 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 964 | // ConstantPool, GlobalAddress | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 965 | def : T1Pat<(ARMWrapper  tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; | 
|  | 966 | def : T1Pat<(ARMWrapper  tconstpool  :$dst), (tLEApcrel tconstpool  :$dst)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 967 |  | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 968 | // JumpTable | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 969 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 970 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 971 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 972 | // Direct calls | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 973 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 974 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 975 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 976 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 977 |  | 
|  | 978 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 979 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 980 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 981 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 982 |  | 
|  | 983 | // Indirect calls to ARM routines | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 984 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, | 
|  | 985 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
|  | 986 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, | 
|  | 987 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 988 |  | 
|  | 989 | // zextload i1 -> zextload i8 | 
| Evan Cheng | 5772681 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 990 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), | 
|  | 991 | (tLDRB t_addrmode_s1:$addr)>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 992 |  | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 993 | // extload -> zextload | 
| Evan Cheng | 5772681 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 994 | def : T1Pat<(extloadi1  t_addrmode_s1:$addr),  (tLDRB t_addrmode_s1:$addr)>; | 
|  | 995 | def : T1Pat<(extloadi8  t_addrmode_s1:$addr),  (tLDRB t_addrmode_s1:$addr)>; | 
|  | 996 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr),  (tLDRH t_addrmode_s2:$addr)>; | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 997 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 998 | // If it's impossible to use [r,r] address mode for sextload, select to | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 999 | // ldr{b|h} + sxt{b|h} instead. | 
| Evan Cheng | 38e88cb | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1000 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1001 | (tSXTB (tLDRB t_addrmode_s1:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1002 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 38e88cb | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1003 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1004 | (tSXTH (tLDRH t_addrmode_s2:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1005 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1006 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1007 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), | 
|  | 1008 | (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>; | 
|  | 1009 | def : T1Pat<(sextloadi16 t_addrmode_s1:$addr), | 
|  | 1010 | (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1011 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1012 | // Large immediate handling. | 
|  | 1013 |  | 
|  | 1014 | // Two piece imms. | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1015 | def : T1Pat<(i32 thumb_immshifted:$src), | 
|  | 1016 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), | 
|  | 1017 | (thumb_immshifted_shamt imm:$src))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1018 |  | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1019 | def : T1Pat<(i32 imm0_255_comp:$src), | 
|  | 1020 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1021 |  | 
|  | 1022 | // Pseudo instruction that combines ldr from constpool and add pc. This should | 
|  | 1023 | // be expanded into two instructions late to allow if-conversion and | 
|  | 1024 | // scheduling. | 
|  | 1025 | let isReMaterializable = 1 in | 
|  | 1026 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1027 | NoItinerary, "", | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1028 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), | 
|  | 1029 | imm:$cp))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1030 | Requires<[IsThumb, IsThumb1Only]>; |