blob: d296768ab9b0248ac5e207e1acb8494f2a6e0834 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===- AArch64InstrInfo.h - AArch64 Instruction Information -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the AArch64 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_AARCH64_AARCH64INSTRINFO_H
15#define LLVM_LIB_TARGET_AARCH64_AARCH64INSTRINFO_H
Tim Northover3b0846e2014-05-24 12:50:23 +000016
17#include "AArch64.h"
18#include "AArch64RegisterInfo.h"
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +000019#include "llvm/CodeGen/MachineCombinerPattern.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000020#include "llvm/Target/TargetInstrInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000021
22#define GET_INSTRINFO_HEADER
23#include "AArch64GenInstrInfo.inc"
24
25namespace llvm {
26
27class AArch64Subtarget;
28class AArch64TargetMachine;
29
30class AArch64InstrInfo : public AArch64GenInstrInfo {
31 // Reserve bits in the MachineMemOperand target hint flags, starting at 1.
32 // They will be shifted into MOTargetHintStart when accessed.
33 enum TargetMemOperandFlags {
34 MOSuppressPair = 1
35 };
36
Eric Christophera0de2532015-03-18 20:37:30 +000037 const AArch64RegisterInfo RI;
Tim Northover3b0846e2014-05-24 12:50:23 +000038 const AArch64Subtarget &Subtarget;
39
40public:
41 explicit AArch64InstrInfo(const AArch64Subtarget &STI);
42
Eric Christophera0de2532015-03-18 20:37:30 +000043 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
44 /// such, whenever a client has an instance of instruction info, it should
45 /// always be able to get register info as well (through this method).
46 const AArch64RegisterInfo &getRegisterInfo() const { return RI; }
47
Tim Northover3b0846e2014-05-24 12:50:23 +000048 unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
49
Jiangning Liucd296372014-07-29 02:09:26 +000050 bool isAsCheapAsAMove(const MachineInstr *MI) const override;
51
Tim Northover3b0846e2014-05-24 12:50:23 +000052 bool isCoalescableExtInstr(const MachineInstr &MI, unsigned &SrcReg,
53 unsigned &DstReg, unsigned &SubIdx) const override;
54
Chad Rosier3528c1e2014-09-08 14:43:48 +000055 bool
56 areMemAccessesTriviallyDisjoint(MachineInstr *MIa, MachineInstr *MIb,
57 AliasAnalysis *AA = nullptr) const override;
58
Tim Northover3b0846e2014-05-24 12:50:23 +000059 unsigned isLoadFromStackSlot(const MachineInstr *MI,
60 int &FrameIndex) const override;
61 unsigned isStoreToStackSlot(const MachineInstr *MI,
62 int &FrameIndex) const override;
63
64 /// Returns true if there is a shiftable register and that the shift value
65 /// is non-zero.
66 bool hasShiftedReg(const MachineInstr *MI) const;
67
68 /// Returns true if there is an extendable register and that the extending
69 /// value is non-zero.
70 bool hasExtendedReg(const MachineInstr *MI) const;
71
72 /// \brief Does this instruction set its full destination register to zero?
73 bool isGPRZero(const MachineInstr *MI) const;
74
75 /// \brief Does this instruction rename a GPR without modifying bits?
76 bool isGPRCopy(const MachineInstr *MI) const;
77
78 /// \brief Does this instruction rename an FPR without modifying bits?
79 bool isFPRCopy(const MachineInstr *MI) const;
80
81 /// Return true if this is load/store scales or extends its register offset.
82 /// This refers to scaling a dynamic index as opposed to scaled immediates.
83 /// MI should be a memory op that allows scaled addressing.
84 bool isScaledAddr(const MachineInstr *MI) const;
85
86 /// Return true if pairing the given load or store is hinted to be
87 /// unprofitable.
88 bool isLdStPairSuppressed(const MachineInstr *MI) const;
89
90 /// Hint that pairing the given load or store is unprofitable.
91 void suppressLdStPair(MachineInstr *MI) const;
92
93 bool getLdStBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
94 unsigned &Offset,
95 const TargetRegisterInfo *TRI) const override;
96
Chad Rosier3528c1e2014-09-08 14:43:48 +000097 bool getLdStBaseRegImmOfsWidth(MachineInstr *LdSt, unsigned &BaseReg,
98 int &Offset, int &Width,
99 const TargetRegisterInfo *TRI) const;
100
Tim Northover3b0846e2014-05-24 12:50:23 +0000101 bool enableClusterLoads() const override { return true; }
102
103 bool shouldClusterLoads(MachineInstr *FirstLdSt, MachineInstr *SecondLdSt,
104 unsigned NumLoads) const override;
105
106 bool shouldScheduleAdjacent(MachineInstr *First,
107 MachineInstr *Second) const override;
108
109 MachineInstr *emitFrameIndexDebugValue(MachineFunction &MF, int FrameIx,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000110 uint64_t Offset, const MDNode *Var,
111 const MDNode *Expr, DebugLoc DL) const;
Tim Northover3b0846e2014-05-24 12:50:23 +0000112 void copyPhysRegTuple(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
113 DebugLoc DL, unsigned DestReg, unsigned SrcReg,
114 bool KillSrc, unsigned Opcode,
115 llvm::ArrayRef<unsigned> Indices) const;
116 void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
117 DebugLoc DL, unsigned DestReg, unsigned SrcReg,
118 bool KillSrc) const override;
119
120 void storeRegToStackSlot(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator MBBI, unsigned SrcReg,
122 bool isKill, int FrameIndex,
123 const TargetRegisterClass *RC,
124 const TargetRegisterInfo *TRI) const override;
125
126 void loadRegFromStackSlot(MachineBasicBlock &MBB,
127 MachineBasicBlock::iterator MBBI, unsigned DestReg,
128 int FrameIndex, const TargetRegisterClass *RC,
129 const TargetRegisterInfo *TRI) const override;
130
Aaron Ballmaned9fabd2014-07-31 12:58:50 +0000131 using TargetInstrInfo::foldMemoryOperandImpl;
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000132 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
133 ArrayRef<unsigned> Ops,
Keno Fischere70b31f2015-06-08 20:09:58 +0000134 MachineBasicBlock::iterator InsertPt,
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000135 int FrameIndex) const override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000136
137 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
138 MachineBasicBlock *&FBB,
139 SmallVectorImpl<MachineOperand> &Cond,
140 bool AllowModify = false) const override;
141 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
142 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
143 MachineBasicBlock *FBB,
144 const SmallVectorImpl<MachineOperand> &Cond,
145 DebugLoc DL) const override;
146 bool
147 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
148 bool canInsertSelect(const MachineBasicBlock &,
149 const SmallVectorImpl<MachineOperand> &Cond, unsigned,
150 unsigned, int &, int &, int &) const override;
151 void insertSelect(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
152 DebugLoc DL, unsigned DstReg,
153 const SmallVectorImpl<MachineOperand> &Cond,
154 unsigned TrueReg, unsigned FalseReg) const override;
155 void getNoopForMachoTarget(MCInst &NopInst) const override;
156
157 /// analyzeCompare - For a comparison instruction, return the source registers
158 /// in SrcReg and SrcReg2, and the value it compares against in CmpValue.
159 /// Return true if the comparison instruction can be analyzed.
160 bool analyzeCompare(const MachineInstr *MI, unsigned &SrcReg,
161 unsigned &SrcReg2, int &CmpMask,
162 int &CmpValue) const override;
163 /// optimizeCompareInstr - Convert the instruction supplying the argument to
164 /// the comparison into one that sets the zero bit in the flags register.
165 bool optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg,
166 unsigned SrcReg2, int CmpMask, int CmpValue,
167 const MachineRegisterInfo *MRI) const override;
NAKAMURA Takumi949fb6d2014-10-27 23:29:27 +0000168 bool optimizeCondBranch(MachineInstr *MI) const override;
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +0000169 /// hasPattern - return true when there is potentially a faster code sequence
170 /// for an instruction chain ending in <Root>. All potential patterns are
171 /// listed
172 /// in the <Pattern> array.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000173 bool hasPattern(MachineInstr &Root,
174 SmallVectorImpl<MachineCombinerPattern::MC_PATTERN> &Pattern)
175 const override;
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +0000176
177 /// genAlternativeCodeSequence - when hasPattern() finds a pattern
178 /// this function generates the instructions that could replace the
179 /// original code sequence
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000180 void genAlternativeCodeSequence(
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +0000181 MachineInstr &Root, MachineCombinerPattern::MC_PATTERN P,
182 SmallVectorImpl<MachineInstr *> &InsInstrs,
183 SmallVectorImpl<MachineInstr *> &DelInstrs,
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000184 DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const override;
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +0000185 /// useMachineCombiner - AArch64 supports MachineCombiner
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000186 bool useMachineCombiner() const override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000187
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000188 bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000189private:
190 void instantiateCondBranch(MachineBasicBlock &MBB, DebugLoc DL,
191 MachineBasicBlock *TBB,
192 const SmallVectorImpl<MachineOperand> &Cond) const;
193};
194
195/// emitFrameOffset - Emit instructions as needed to set DestReg to SrcReg
196/// plus Offset. This is intended to be used from within the prolog/epilog
197/// insertion (PEI) pass, where a virtual scratch register may be allocated
198/// if necessary, to be replaced by the scavenger at the end of PEI.
199void emitFrameOffset(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
200 DebugLoc DL, unsigned DestReg, unsigned SrcReg, int Offset,
Eric Christopherbc76b972014-06-10 17:33:39 +0000201 const TargetInstrInfo *TII,
Tim Northover3b0846e2014-05-24 12:50:23 +0000202 MachineInstr::MIFlag = MachineInstr::NoFlags,
203 bool SetNZCV = false);
204
205/// rewriteAArch64FrameIndex - Rewrite MI to access 'Offset' bytes from the
206/// FP. Return false if the offset could not be handled directly in MI, and
207/// return the left-over portion by reference.
208bool rewriteAArch64FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
209 unsigned FrameReg, int &Offset,
210 const AArch64InstrInfo *TII);
211
212/// \brief Use to report the frame offset status in isAArch64FrameOffsetLegal.
213enum AArch64FrameOffsetStatus {
214 AArch64FrameOffsetCannotUpdate = 0x0, ///< Offset cannot apply.
215 AArch64FrameOffsetIsLegal = 0x1, ///< Offset is legal.
216 AArch64FrameOffsetCanUpdate = 0x2 ///< Offset can apply, at least partly.
217};
218
219/// \brief Check if the @p Offset is a valid frame offset for @p MI.
220/// The returned value reports the validity of the frame offset for @p MI.
221/// It uses the values defined by AArch64FrameOffsetStatus for that.
222/// If result == AArch64FrameOffsetCannotUpdate, @p MI cannot be updated to
223/// use an offset.eq
224/// If result & AArch64FrameOffsetIsLegal, @p Offset can completely be
225/// rewriten in @p MI.
226/// If result & AArch64FrameOffsetCanUpdate, @p Offset contains the
227/// amount that is off the limit of the legal offset.
228/// If set, @p OutUseUnscaledOp will contain the whether @p MI should be
229/// turned into an unscaled operator, which opcode is in @p OutUnscaledOp.
230/// If set, @p EmittableOffset contains the amount that can be set in @p MI
231/// (possibly with @p OutUnscaledOp if OutUseUnscaledOp is true) and that
232/// is a legal offset.
233int isAArch64FrameOffsetLegal(const MachineInstr &MI, int &Offset,
234 bool *OutUseUnscaledOp = nullptr,
235 unsigned *OutUnscaledOp = nullptr,
236 int *EmittableOffset = nullptr);
237
238static inline bool isUncondBranchOpcode(int Opc) { return Opc == AArch64::B; }
239
240static inline bool isCondBranchOpcode(int Opc) {
241 switch (Opc) {
242 case AArch64::Bcc:
243 case AArch64::CBZW:
244 case AArch64::CBZX:
245 case AArch64::CBNZW:
246 case AArch64::CBNZX:
247 case AArch64::TBZW:
248 case AArch64::TBZX:
249 case AArch64::TBNZW:
250 case AArch64::TBNZX:
251 return true;
252 default:
253 return false;
254 }
255}
256
257static inline bool isIndirectBranchOpcode(int Opc) { return Opc == AArch64::BR; }
258
259} // end namespace llvm
260
261#endif