blob: 3dfe428abf2956832f2f6e7986a25b6f398ab1f4 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsMCCodeEmitter.cpp - Convert Mips Code to Machine Code ---------===//
Akira Hatanaka750ecec2011-09-30 20:40:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13//
14#define DEBUG_TYPE "mccodeemitter"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000015#include "MCTargetDesc/MipsBaseInfo.h"
16#include "MCTargetDesc/MipsFixupKinds.h"
17#include "MCTargetDesc/MipsMCTargetDesc.h"
18#include "llvm/ADT/APFloat.h"
19#include "llvm/ADT/Statistic.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000020#include "llvm/MC/MCCodeEmitter.h"
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000021#include "llvm/MC/MCContext.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCInstrInfo.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000027#include "llvm/Support/raw_ostream.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000028
Akira Hatanakabe6a8182013-04-19 19:03:11 +000029#define GET_INSTRMAP_INFO
30#include "MipsGenInstrInfo.inc"
31
Akira Hatanaka750ecec2011-09-30 20:40:03 +000032using namespace llvm;
33
34namespace {
35class MipsMCCodeEmitter : public MCCodeEmitter {
Craig Topper2ed23ce2012-09-15 17:08:51 +000036 MipsMCCodeEmitter(const MipsMCCodeEmitter &) LLVM_DELETED_FUNCTION;
37 void operator=(const MipsMCCodeEmitter &) LLVM_DELETED_FUNCTION;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000038 const MCInstrInfo &MCII;
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000039 MCContext &Ctx;
Akira Hatanakabe6a8182013-04-19 19:03:11 +000040 const MCSubtargetInfo &STI;
Akira Hatanaka1ee768d2012-03-01 01:53:15 +000041 bool IsLittleEndian;
Jack Carter7bd3c7d2013-08-08 23:30:40 +000042 bool IsMicroMips;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000043
44public:
Jack Carterab3cb422013-02-19 22:04:37 +000045 MipsMCCodeEmitter(const MCInstrInfo &mcii, MCContext &Ctx_,
46 const MCSubtargetInfo &sti, bool IsLittle) :
Jack Carter7bd3c7d2013-08-08 23:30:40 +000047 MCII(mcii), Ctx(Ctx_), STI (sti), IsLittleEndian(IsLittle) {
48 IsMicroMips = STI.getFeatureBits() & Mips::FeatureMicroMips;
49 }
Akira Hatanaka750ecec2011-09-30 20:40:03 +000050
51 ~MipsMCCodeEmitter() {}
52
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000053 void EmitByte(unsigned char C, raw_ostream &OS) const {
54 OS << (char)C;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000055 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000056
57 void EmitInstruction(uint64_t Val, unsigned Size, raw_ostream &OS) const {
58 // Output the instruction encoding in little endian byte order.
Jack Carter7bd3c7d2013-08-08 23:30:40 +000059 // Little-endian byte ordering:
60 // mips32r2: 4 | 3 | 2 | 1
61 // microMIPS: 2 | 1 | 4 | 3
62 if (IsLittleEndian && Size == 4 && IsMicroMips) {
63 EmitInstruction(Val>>16, 2, OS);
64 EmitInstruction(Val, 2, OS);
65 } else {
66 for (unsigned i = 0; i < Size; ++i) {
67 unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
68 EmitByte((Val >> Shift) & 0xff, OS);
69 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000070 }
71 }
72
73 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
74 SmallVectorImpl<MCFixup> &Fixups) const;
75
76 // getBinaryCodeForInstr - TableGen'erated function for getting the
77 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000078 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000079 SmallVectorImpl<MCFixup> &Fixups) const;
80
81 // getBranchJumpOpValue - Return binary encoding of the jump
82 // target operand. If the machine operand requires relocation,
83 // record the relocation and return zero.
84 unsigned getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
85 SmallVectorImpl<MCFixup> &Fixups) const;
86
87 // getBranchTargetOpValue - Return binary encoding of the branch
88 // target operand. If the machine operand requires relocation,
89 // record the relocation and return zero.
90 unsigned getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
91 SmallVectorImpl<MCFixup> &Fixups) const;
92
93 // getMachineOpValue - Return binary encoding of operand. If the machin
94 // operand requires relocation, record the relocation and return zero.
95 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
96 SmallVectorImpl<MCFixup> &Fixups) const;
97
98 unsigned getMemEncoding(const MCInst &MI, unsigned OpNo,
99 SmallVectorImpl<MCFixup> &Fixups) const;
Jack Carter97700972013-08-13 20:19:16 +0000100 unsigned getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
101 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000102 unsigned getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
103 SmallVectorImpl<MCFixup> &Fixups) const;
104 unsigned getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
105 SmallVectorImpl<MCFixup> &Fixups) const;
106
Jack Carterb5cf5902013-04-17 00:18:04 +0000107 unsigned
108 getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups) const;
109
Akira Hatanaka750ecec2011-09-30 20:40:03 +0000110}; // class MipsMCCodeEmitter
111} // namespace
112
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000113MCCodeEmitter *llvm::createMipsMCCodeEmitterEB(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000114 const MCRegisterInfo &MRI,
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000115 const MCSubtargetInfo &STI,
116 MCContext &Ctx)
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000117{
Jack Carterab3cb422013-02-19 22:04:37 +0000118 return new MipsMCCodeEmitter(MCII, Ctx, STI, false);
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000119}
120
121MCCodeEmitter *llvm::createMipsMCCodeEmitterEL(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000122 const MCRegisterInfo &MRI,
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000123 const MCSubtargetInfo &STI,
124 MCContext &Ctx)
125{
Jack Carterab3cb422013-02-19 22:04:37 +0000126 return new MipsMCCodeEmitter(MCII, Ctx, STI, true);
Akira Hatanaka750ecec2011-09-30 20:40:03 +0000127}
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000128
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000129
130// If the D<shift> instruction has a shift amount that is greater
131// than 31 (checked in calling routine), lower it to a D<shift>32 instruction
132static void LowerLargeShift(MCInst& Inst) {
133
134 assert(Inst.getNumOperands() == 3 && "Invalid no. of operands for shift!");
135 assert(Inst.getOperand(2).isImm());
136
137 int64_t Shift = Inst.getOperand(2).getImm();
138 if (Shift <= 31)
139 return; // Do nothing
140 Shift -= 32;
141
142 // saminus32
143 Inst.getOperand(2).setImm(Shift);
144
145 switch (Inst.getOpcode()) {
146 default:
147 // Calling function is not synchronized
148 llvm_unreachable("Unexpected shift instruction");
149 case Mips::DSLL:
150 Inst.setOpcode(Mips::DSLL32);
151 return;
152 case Mips::DSRL:
153 Inst.setOpcode(Mips::DSRL32);
154 return;
155 case Mips::DSRA:
156 Inst.setOpcode(Mips::DSRA32);
157 return;
Akira Hatanaka6a3fe572013-09-07 00:18:01 +0000158 case Mips::DROTR:
159 Inst.setOpcode(Mips::DROTR32);
160 return;
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000161 }
162}
163
164// Pick a DEXT or DINS instruction variant based on the pos and size operands
165static void LowerDextDins(MCInst& InstIn) {
166 int Opcode = InstIn.getOpcode();
167
168 if (Opcode == Mips::DEXT)
169 assert(InstIn.getNumOperands() == 4 &&
170 "Invalid no. of machine operands for DEXT!");
171 else // Only DEXT and DINS are possible
172 assert(InstIn.getNumOperands() == 5 &&
173 "Invalid no. of machine operands for DINS!");
174
175 assert(InstIn.getOperand(2).isImm());
176 int64_t pos = InstIn.getOperand(2).getImm();
177 assert(InstIn.getOperand(3).isImm());
178 int64_t size = InstIn.getOperand(3).getImm();
179
180 if (size <= 32) {
181 if (pos < 32) // DEXT/DINS, do nothing
182 return;
183 // DEXTU/DINSU
184 InstIn.getOperand(2).setImm(pos - 32);
185 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTU : Mips::DINSU);
186 return;
187 }
188 // DEXTM/DINSM
189 assert(pos < 32 && "DEXT/DINS cannot have both size and pos > 32");
190 InstIn.getOperand(3).setImm(size - 32);
191 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTM : Mips::DINSM);
192 return;
193}
194
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000195/// EncodeInstruction - Emit the instruction.
Jack Carter4e07b95d2013-08-27 19:45:28 +0000196/// Size the instruction with Desc.getSize().
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000197void MipsMCCodeEmitter::
198EncodeInstruction(const MCInst &MI, raw_ostream &OS,
199 SmallVectorImpl<MCFixup> &Fixups) const
200{
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000201
202 // Non-pseudo instructions that get changed for direct object
203 // only based on operand values.
204 // If this list of instructions get much longer we will move
205 // the check to a function call. Until then, this is more efficient.
206 MCInst TmpInst = MI;
207 switch (MI.getOpcode()) {
208 // If shift amount is >= 32 it the inst needs to be lowered further
209 case Mips::DSLL:
210 case Mips::DSRL:
211 case Mips::DSRA:
Akira Hatanaka6a3fe572013-09-07 00:18:01 +0000212 case Mips::DROTR:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000213 LowerLargeShift(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000214 break;
215 // Double extract instruction is chosen by pos and size operands
216 case Mips::DEXT:
217 case Mips::DINS:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000218 LowerDextDins(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000219 }
220
Jack Carter97700972013-08-13 20:19:16 +0000221 unsigned long N = Fixups.size();
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000222 uint32_t Binary = getBinaryCodeForInstr(TmpInst, Fixups);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000223
224 // Check for unimplemented opcodes.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000225 // Unfortunately in MIPS both NOP and SLL will come in with Binary == 0
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000226 // so we have to special check for them.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000227 unsigned Opcode = TmpInst.getOpcode();
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000228 if ((Opcode != Mips::NOP) && (Opcode != Mips::SLL) && !Binary)
229 llvm_unreachable("unimplemented opcode in EncodeInstruction()");
230
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000231 if (STI.getFeatureBits() & Mips::FeatureMicroMips) {
232 int NewOpcode = Mips::Std2MicroMips (Opcode, Mips::Arch_micromips);
233 if (NewOpcode != -1) {
Jack Carter97700972013-08-13 20:19:16 +0000234 if (Fixups.size() > N)
235 Fixups.pop_back();
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000236 Opcode = NewOpcode;
237 TmpInst.setOpcode (NewOpcode);
238 Binary = getBinaryCodeForInstr(TmpInst, Fixups);
239 }
240 }
241
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000242 const MCInstrDesc &Desc = MCII.get(TmpInst.getOpcode());
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000243
Jack Carter5b5559d2012-10-03 21:58:54 +0000244 // Get byte count of instruction
245 unsigned Size = Desc.getSize();
246 if (!Size)
247 llvm_unreachable("Desc.getSize() returns 0");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000248
249 EmitInstruction(Binary, Size, OS);
250}
251
252/// getBranchTargetOpValue - Return binary encoding of the branch
253/// target operand. If the machine operand requires relocation,
254/// record the relocation and return zero.
255unsigned MipsMCCodeEmitter::
256getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
257 SmallVectorImpl<MCFixup> &Fixups) const {
258
259 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter71e6a742012-09-06 00:43:26 +0000260
Jack Carter4f69a0f2013-03-22 00:29:10 +0000261 // If the destination is an immediate, divide by 4.
262 if (MO.isImm()) return MO.getImm() >> 2;
263
Jack Carter71e6a742012-09-06 00:43:26 +0000264 assert(MO.isExpr() &&
265 "getBranchTargetOpValue expects only expressions or immediates");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000266
267 const MCExpr *Expr = MO.getExpr();
268 Fixups.push_back(MCFixup::Create(0, Expr,
269 MCFixupKind(Mips::fixup_Mips_PC16)));
270 return 0;
271}
272
273/// getJumpTargetOpValue - Return binary encoding of the jump
274/// target operand. If the machine operand requires relocation,
275/// record the relocation and return zero.
276unsigned MipsMCCodeEmitter::
277getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
278 SmallVectorImpl<MCFixup> &Fixups) const {
279
280 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter4f69a0f2013-03-22 00:29:10 +0000281 // If the destination is an immediate, divide by 4.
282 if (MO.isImm()) return MO.getImm()>>2;
283
Jack Carter71e6a742012-09-06 00:43:26 +0000284 assert(MO.isExpr() &&
285 "getJumpTargetOpValue expects only expressions or an immediate");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000286
287 const MCExpr *Expr = MO.getExpr();
288 Fixups.push_back(MCFixup::Create(0, Expr,
289 MCFixupKind(Mips::fixup_Mips_26)));
290 return 0;
291}
292
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000293unsigned MipsMCCodeEmitter::
Jack Carterb5cf5902013-04-17 00:18:04 +0000294getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups) const {
295 int64_t Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000296
Jack Carterb5cf5902013-04-17 00:18:04 +0000297 if (Expr->EvaluateAsAbsolute(Res))
298 return Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000299
Akira Hatanakafe384a22012-03-27 02:33:05 +0000300 MCExpr::ExprKind Kind = Expr->getKind();
Jack Carterb5cf5902013-04-17 00:18:04 +0000301 if (Kind == MCExpr::Constant) {
302 return cast<MCConstantExpr>(Expr)->getValue();
303 }
Akira Hatanakae2eed962011-12-22 01:05:17 +0000304
Akira Hatanakafe384a22012-03-27 02:33:05 +0000305 if (Kind == MCExpr::Binary) {
Jack Carterb5cf5902013-04-17 00:18:04 +0000306 unsigned Res = getExprOpValue(cast<MCBinaryExpr>(Expr)->getLHS(), Fixups);
307 Res += getExprOpValue(cast<MCBinaryExpr>(Expr)->getRHS(), Fixups);
308 return Res;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000309 }
Jack Carterb5cf5902013-04-17 00:18:04 +0000310 if (Kind == MCExpr::SymbolRef) {
Bill Wendlingf9774c32012-04-22 07:23:04 +0000311 Mips::Fixups FixupKind = Mips::Fixups(0);
Akira Hatanakafe384a22012-03-27 02:33:05 +0000312
313 switch(cast<MCSymbolRefExpr>(Expr)->getKind()) {
Jack Carterb9f9de92012-06-27 22:48:25 +0000314 default: llvm_unreachable("Unknown fixup kind!");
315 break;
Jack Carterb9f9de92012-06-27 22:48:25 +0000316 case MCSymbolRefExpr::VK_Mips_GPOFF_HI :
317 FixupKind = Mips::fixup_Mips_GPOFF_HI;
318 break;
319 case MCSymbolRefExpr::VK_Mips_GPOFF_LO :
320 FixupKind = Mips::fixup_Mips_GPOFF_LO;
321 break;
322 case MCSymbolRefExpr::VK_Mips_GOT_PAGE :
323 FixupKind = Mips::fixup_Mips_GOT_PAGE;
324 break;
325 case MCSymbolRefExpr::VK_Mips_GOT_OFST :
326 FixupKind = Mips::fixup_Mips_GOT_OFST;
327 break;
Jack Carter5ddcfda2012-07-13 19:15:47 +0000328 case MCSymbolRefExpr::VK_Mips_GOT_DISP :
329 FixupKind = Mips::fixup_Mips_GOT_DISP;
330 break;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000331 case MCSymbolRefExpr::VK_Mips_GPREL:
332 FixupKind = Mips::fixup_Mips_GPREL16;
333 break;
334 case MCSymbolRefExpr::VK_Mips_GOT_CALL:
335 FixupKind = Mips::fixup_Mips_CALL16;
336 break;
337 case MCSymbolRefExpr::VK_Mips_GOT16:
338 FixupKind = Mips::fixup_Mips_GOT_Global;
339 break;
340 case MCSymbolRefExpr::VK_Mips_GOT:
341 FixupKind = Mips::fixup_Mips_GOT_Local;
342 break;
343 case MCSymbolRefExpr::VK_Mips_ABS_HI:
344 FixupKind = Mips::fixup_Mips_HI16;
345 break;
346 case MCSymbolRefExpr::VK_Mips_ABS_LO:
347 FixupKind = Mips::fixup_Mips_LO16;
348 break;
349 case MCSymbolRefExpr::VK_Mips_TLSGD:
350 FixupKind = Mips::fixup_Mips_TLSGD;
351 break;
352 case MCSymbolRefExpr::VK_Mips_TLSLDM:
353 FixupKind = Mips::fixup_Mips_TLSLDM;
354 break;
355 case MCSymbolRefExpr::VK_Mips_DTPREL_HI:
356 FixupKind = Mips::fixup_Mips_DTPREL_HI;
357 break;
358 case MCSymbolRefExpr::VK_Mips_DTPREL_LO:
359 FixupKind = Mips::fixup_Mips_DTPREL_LO;
360 break;
361 case MCSymbolRefExpr::VK_Mips_GOTTPREL:
362 FixupKind = Mips::fixup_Mips_GOTTPREL;
363 break;
364 case MCSymbolRefExpr::VK_Mips_TPREL_HI:
365 FixupKind = Mips::fixup_Mips_TPREL_HI;
366 break;
367 case MCSymbolRefExpr::VK_Mips_TPREL_LO:
368 FixupKind = Mips::fixup_Mips_TPREL_LO;
369 break;
Jack Carter84491ab2012-08-06 21:26:03 +0000370 case MCSymbolRefExpr::VK_Mips_HIGHER:
371 FixupKind = Mips::fixup_Mips_HIGHER;
372 break;
373 case MCSymbolRefExpr::VK_Mips_HIGHEST:
374 FixupKind = Mips::fixup_Mips_HIGHEST;
375 break;
Jack Carterb05cb672012-11-21 23:38:59 +0000376 case MCSymbolRefExpr::VK_Mips_GOT_HI16:
377 FixupKind = Mips::fixup_Mips_GOT_HI16;
378 break;
379 case MCSymbolRefExpr::VK_Mips_GOT_LO16:
380 FixupKind = Mips::fixup_Mips_GOT_LO16;
381 break;
382 case MCSymbolRefExpr::VK_Mips_CALL_HI16:
383 FixupKind = Mips::fixup_Mips_CALL_HI16;
384 break;
385 case MCSymbolRefExpr::VK_Mips_CALL_LO16:
386 FixupKind = Mips::fixup_Mips_CALL_LO16;
387 break;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000388 } // switch
389
Jack Carterb5cf5902013-04-17 00:18:04 +0000390 Fixups.push_back(MCFixup::Create(0, Expr, MCFixupKind(FixupKind)));
391 return 0;
392 }
Akira Hatanakafe384a22012-03-27 02:33:05 +0000393 return 0;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000394}
395
Jack Carterb5cf5902013-04-17 00:18:04 +0000396/// getMachineOpValue - Return binary encoding of operand. If the machine
397/// operand requires relocation, record the relocation and return zero.
398unsigned MipsMCCodeEmitter::
399getMachineOpValue(const MCInst &MI, const MCOperand &MO,
400 SmallVectorImpl<MCFixup> &Fixups) const {
401 if (MO.isReg()) {
402 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000403 unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
Jack Carterb5cf5902013-04-17 00:18:04 +0000404 return RegNo;
405 } else if (MO.isImm()) {
406 return static_cast<unsigned>(MO.getImm());
407 } else if (MO.isFPImm()) {
408 return static_cast<unsigned>(APFloat(MO.getFPImm())
409 .bitcastToAPInt().getHiBits(32).getLimitedValue());
410 }
411 // MO must be an Expr.
412 assert(MO.isExpr());
413 return getExprOpValue(MO.getExpr(),Fixups);
414}
415
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000416/// getMemEncoding - Return binary encoding of memory related operand.
417/// If the offset operand requires relocation, record the relocation.
418unsigned
419MipsMCCodeEmitter::getMemEncoding(const MCInst &MI, unsigned OpNo,
420 SmallVectorImpl<MCFixup> &Fixups) const {
421 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
422 assert(MI.getOperand(OpNo).isReg());
423 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups) << 16;
424 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups);
425
426 return (OffBits & 0xFFFF) | RegBits;
427}
428
Jack Carter97700972013-08-13 20:19:16 +0000429unsigned MipsMCCodeEmitter::
430getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
431 SmallVectorImpl<MCFixup> &Fixups) const {
432 // Base register is encoded in bits 20-16, offset is encoded in bits 11-0.
433 assert(MI.getOperand(OpNo).isReg());
434 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups) << 16;
435 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups);
436
437 return (OffBits & 0x0FFF) | RegBits;
438}
439
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000440unsigned
441MipsMCCodeEmitter::getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
442 SmallVectorImpl<MCFixup> &Fixups) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000443 assert(MI.getOperand(OpNo).isImm());
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000444 unsigned SizeEncoding = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups);
445 return SizeEncoding - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000446}
447
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000448// FIXME: should be called getMSBEncoding
449//
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000450unsigned
451MipsMCCodeEmitter::getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
452 SmallVectorImpl<MCFixup> &Fixups) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000453 assert(MI.getOperand(OpNo-1).isImm());
454 assert(MI.getOperand(OpNo).isImm());
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000455 unsigned Position = getMachineOpValue(MI, MI.getOperand(OpNo-1), Fixups);
456 unsigned Size = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups);
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000457
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000458 return Position + Size - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000459}
460
461#include "MipsGenMCCodeEmitter.inc"
462