blob: 8d89276e73dd15b12e47cc05b4a153c32b90095a [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanc0353bf2009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Constants.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Metadata.h"
31#include "llvm/IR/Module.h"
32#include "llvm/IR/Type.h"
33#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000034#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000035#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000038#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000039#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000044
Chris Lattner60055892007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner961e7422008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000051
Chris Lattner961e7422008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000064
Chris Lattner961e7422008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Chris Lattner961e7422008-01-01 01:12:31 +0000109/// ChangeToImmediate - Replace this operand with a new immediate operand of
110/// the specified value. If an operand is known to be an immediate already,
111/// the setImm method should be used.
112void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000113 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000121
Chris Lattner961e7422008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000132 MachineRegisterInfo *RegInfo = 0;
133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 bool WasReg = isReg();
140 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000141 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000142
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000143 // Change this to a register and set the reg#.
144 OpKind = MO_Register;
145 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000146 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000147 IsDef = isDef;
148 IsImp = isImp;
149 IsKill = isKill;
150 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000151 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000152 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000153 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000154 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000155 // Ensure isOnRegUseList() returns false.
156 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000157 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000158 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000159 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000160
161 // If this operand is embedded in a function, add the operand to the
162 // register's use/def list.
163 if (RegInfo)
164 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000165}
166
Chris Lattner60055892007-12-30 21:56:09 +0000167/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000168/// operand. Note that this should stay in sync with the hash_value overload
169/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000170bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000171 if (getType() != Other.getType() ||
172 getTargetFlags() != Other.getTargetFlags())
173 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000174
Chris Lattner60055892007-12-30 21:56:09 +0000175 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000176 case MachineOperand::MO_Register:
177 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
178 getSubReg() == Other.getSubReg();
179 case MachineOperand::MO_Immediate:
180 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000181 case MachineOperand::MO_CImmediate:
182 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000183 case MachineOperand::MO_FPImmediate:
184 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000185 case MachineOperand::MO_MachineBasicBlock:
186 return getMBB() == Other.getMBB();
187 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000188 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000189 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000190 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000191 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000192 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000193 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000194 case MachineOperand::MO_GlobalAddress:
195 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
196 case MachineOperand::MO_ExternalSymbol:
197 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
198 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000199 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000200 return getBlockAddress() == Other.getBlockAddress() &&
201 getOffset() == Other.getOffset();
Andrew Trick7bcb0102013-12-13 18:57:20 +0000202 case MO_RegisterMask:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000203 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000206 case MachineOperand::MO_Metadata:
207 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000208 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000209 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000210}
211
Chandler Carruth264854f2012-07-05 11:06:22 +0000212// Note: this must stay exactly in sync with isIdenticalTo above.
213hash_code llvm::hash_value(const MachineOperand &MO) {
214 switch (MO.getType()) {
215 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000216 // Register operands don't have target flags.
217 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000218 case MachineOperand::MO_Immediate:
219 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
220 case MachineOperand::MO_CImmediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
222 case MachineOperand::MO_FPImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
224 case MachineOperand::MO_MachineBasicBlock:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
226 case MachineOperand::MO_FrameIndex:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
228 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000229 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
231 MO.getOffset());
232 case MachineOperand::MO_JumpTableIndex:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
234 case MachineOperand::MO_ExternalSymbol:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
236 MO.getSymbolName());
237 case MachineOperand::MO_GlobalAddress:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
239 MO.getOffset());
240 case MachineOperand::MO_BlockAddress:
241 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000242 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000243 case MachineOperand::MO_RegisterMask:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
245 case MachineOperand::MO_Metadata:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
247 case MachineOperand::MO_MCSymbol:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
249 }
250 llvm_unreachable("Invalid machine operand type");
251}
252
Chris Lattner60055892007-12-30 21:56:09 +0000253/// print - Print the specified machine operand.
254///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000255void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000256 // If the instruction is embedded into a basic block, we can find the
257 // target info for the instruction.
258 if (!TM)
259 if (const MachineInstr *MI = getParent())
260 if (const MachineBasicBlock *MBB = MI->getParent())
261 if (const MachineFunction *MF = MBB->getParent())
262 TM = &MF->getTarget();
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000263 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman2745d192009-11-09 19:38:45 +0000264
Chris Lattner60055892007-12-30 21:56:09 +0000265 switch (getType()) {
266 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000267 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000268
Evan Cheng0dc101b2009-06-30 08:49:04 +0000269 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000270 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000271 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000272 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000273 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000274 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000275 if (isEarlyClobber())
276 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000277 if (isImplicit())
278 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000279 OS << "def";
280 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000281 // <def,read-undef> only makes sense when getSubReg() is set.
282 // Don't clutter the output otherwise.
283 if (isUndef() && getSubReg())
284 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000285 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000286 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000287 NeedComma = true;
288 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000289
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000290 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000291 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000292 OS << "kill";
293 NeedComma = true;
294 }
295 if (isDead()) {
296 if (NeedComma) OS << ',';
297 OS << "dead";
298 NeedComma = true;
299 }
300 if (isUndef() && isUse()) {
301 if (NeedComma) OS << ',';
302 OS << "undef";
303 NeedComma = true;
304 }
305 if (isInternalRead()) {
306 if (NeedComma) OS << ',';
307 OS << "internal";
308 NeedComma = true;
309 }
310 if (isTied()) {
311 if (NeedComma) OS << ',';
312 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000313 if (TiedTo != 15)
314 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000315 NeedComma = true;
Chris Lattner60055892007-12-30 21:56:09 +0000316 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000317 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000318 }
319 break;
320 case MachineOperand::MO_Immediate:
321 OS << getImm();
322 break;
Devang Patelf071d722011-06-24 20:46:11 +0000323 case MachineOperand::MO_CImmediate:
324 getCImm()->getValue().print(OS, false);
325 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000326 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000327 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000328 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000329 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000330 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000331 break;
Chris Lattner60055892007-12-30 21:56:09 +0000332 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000333 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000334 break;
335 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000336 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000337 break;
338 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000339 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000340 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000341 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000342 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000343 case MachineOperand::MO_TargetIndex:
344 OS << "<ti#" << getIndex();
345 if (getOffset()) OS << "+" << getOffset();
346 OS << '>';
347 break;
Chris Lattner60055892007-12-30 21:56:09 +0000348 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000349 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000350 break;
351 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000352 OS << "<ga:";
353 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000354 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000355 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000356 break;
357 case MachineOperand::MO_ExternalSymbol:
358 OS << "<es:" << getSymbolName();
359 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000360 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000361 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000362 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000363 OS << '<';
Dan Gohman34341e62009-10-31 20:19:03 +0000364 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000365 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000366 OS << '>';
367 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000368 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000369 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000370 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000371 case MachineOperand::MO_Metadata:
372 OS << '<';
373 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
374 OS << '>';
375 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000376 case MachineOperand::MO_MCSymbol:
377 OS << "<MCSym=" << *getMCSymbol() << '>';
378 break;
Chris Lattner60055892007-12-30 21:56:09 +0000379 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000380
Chris Lattnerfd682802009-06-24 17:54:48 +0000381 if (unsigned TF = getTargetFlags())
382 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000383}
384
385//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000386// MachineMemOperand Implementation
387//===----------------------------------------------------------------------===//
388
Chris Lattnerde93bb02010-09-21 05:39:30 +0000389/// getAddrSpace - Return the LLVM IR address space number that this pointer
390/// points into.
391unsigned MachinePointerInfo::getAddrSpace() const {
392 if (V == 0) return 0;
393 return cast<PointerType>(V->getType())->getAddressSpace();
394}
395
Chris Lattner82fd06d2010-09-21 06:22:23 +0000396/// getConstantPool - Return a MachinePointerInfo record that refers to the
397/// constant pool.
398MachinePointerInfo MachinePointerInfo::getConstantPool() {
399 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
400}
401
402/// getFixedStack - Return a MachinePointerInfo record that refers to the
403/// the specified FrameIndex.
404MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
405 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
406}
407
Chris Lattner50287ea2010-09-21 06:43:24 +0000408MachinePointerInfo MachinePointerInfo::getJumpTable() {
409 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
410}
411
412MachinePointerInfo MachinePointerInfo::getGOT() {
413 return MachinePointerInfo(PseudoSourceValue::getGOT());
414}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000415
Chris Lattner886250c2010-09-21 18:51:21 +0000416MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
417 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
418}
419
Chris Lattner00ca0b82010-09-21 04:32:08 +0000420MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000421 uint64_t s, unsigned int a,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000422 const MDNode *TBAAInfo,
423 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000424 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000425 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola80c540e2012-03-31 18:14:00 +0000426 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattner00ca0b82010-09-21 04:32:08 +0000427 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
428 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000429 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000430 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000431}
432
Dan Gohman2da2bed2008-08-20 15:58:01 +0000433/// Profile - Gather unique data for the object.
434///
435void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000436 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000437 ID.AddInteger(Size);
Chris Lattner187f6532010-09-21 04:23:39 +0000438 ID.AddPointer(getValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000439 ID.AddInteger(Flags);
440}
441
Dan Gohman48b185d2009-09-25 20:36:54 +0000442void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
443 // The Value and Offset may differ due to CSE. But the flags and size
444 // should be the same.
445 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
446 assert(MMO->getSize() == getSize() && "Size mismatch!");
447
448 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
449 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000450 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
451 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000452 // Also update the base and offset, because the new alignment may
453 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000454 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000455 }
456}
457
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000458/// getAlignment - Return the minimum known alignment in bytes of the
459/// actual memory reference.
460uint64_t MachineMemOperand::getAlignment() const {
461 return MinAlign(getBaseAlignment(), getOffset());
462}
463
Dan Gohman48b185d2009-09-25 20:36:54 +0000464raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
465 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000466 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000467
Dan Gohman48b185d2009-09-25 20:36:54 +0000468 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000469 OS << "Volatile ";
470
Dan Gohman48b185d2009-09-25 20:36:54 +0000471 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000472 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000473 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000474 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000475 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000476
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000477 // Print the address information.
478 OS << "[";
Dan Gohman48b185d2009-09-25 20:36:54 +0000479 if (!MMO.getValue())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000480 OS << "<unknown>";
481 else
Dan Gohman48b185d2009-09-25 20:36:54 +0000482 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000483
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000484 unsigned AS = MMO.getAddrSpace();
485 if (AS != 0)
486 OS << "(addrspace=" << AS << ')';
487
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000488 // If the alignment of the memory reference itself differs from the alignment
489 // of the base pointer, print the base alignment explicitly, next to the base
490 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000491 if (MMO.getBaseAlignment() != MMO.getAlignment())
492 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000493
Dan Gohman48b185d2009-09-25 20:36:54 +0000494 if (MMO.getOffset() != 0)
495 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000496 OS << "]";
497
498 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000499 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
500 MMO.getBaseAlignment() != MMO.getSize())
501 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000502
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000503 // Print TBAA info.
504 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
505 OS << "(tbaa=";
506 if (TBAAInfo->getNumOperands() > 0)
507 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
508 else
509 OS << "<unknown>";
510 OS << ")";
511 }
512
Bill Wendling9f638ab2011-04-29 23:45:22 +0000513 // Print nontemporal info.
514 if (MMO.isNonTemporal())
515 OS << "(nontemporal)";
516
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000517 return OS;
518}
519
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000520//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000521// MachineInstr Implementation
522//===----------------------------------------------------------------------===//
523
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000524void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000525 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000526 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000527 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000528 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000529 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000530 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000531}
532
Bob Wilson406f2702010-04-09 04:34:03 +0000533/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
534/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000535/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000536MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
537 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000538 : MCID(&tid), Parent(0), Operands(0), NumOperands(0),
539 Flags(0), AsmPrinterFlags(0),
540 NumMemRefs(0), MemRefs(0), debugLoc(dl) {
541 // Reserve space for the expected number of operands.
542 if (unsigned NumOps = MCID->getNumOperands() +
543 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
544 CapOperands = OperandCapacity::get(NumOps);
545 Operands = MF.allocateOperandArray(CapOperands);
546 }
547
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000548 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000549 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000550}
551
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000552/// MachineInstr ctor - Copies MachineInstr arg exactly
553///
Evan Chenga7a20c42008-07-19 00:37:25 +0000554MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000555 : MCID(&MI.getDesc()), Parent(0), Operands(0), NumOperands(0),
556 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000557 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000558 debugLoc(MI.getDebugLoc()) {
559 CapOperands = OperandCapacity::get(MI.getNumOperands());
560 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000561
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000562 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000563 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000564 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000565
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000566 // Copy all the sensible flags.
567 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000568}
569
Chris Lattner961e7422008-01-01 01:12:31 +0000570/// getRegInfo - If this instruction is embedded into a MachineFunction,
571/// return the MachineRegisterInfo object for the current function, otherwise
572/// return null.
573MachineRegisterInfo *MachineInstr::getRegInfo() {
574 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000575 return &MBB->getParent()->getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000576 return 0;
577}
578
579/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
580/// this instruction from their respective use lists. This requires that the
581/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000582void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000583 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000584 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000585 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000586}
587
588/// AddRegOperandsToUseLists - Add all of the register operands in
589/// this instruction from their respective use lists. This requires that the
590/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000591void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000592 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000593 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000594 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000595}
596
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000597void MachineInstr::addOperand(const MachineOperand &Op) {
598 MachineBasicBlock *MBB = getParent();
599 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
600 MachineFunction *MF = MBB->getParent();
601 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
602 addOperand(*MF, Op);
603}
604
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000605/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
606/// ranges. If MRI is non-null also update use-def chains.
607static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
608 unsigned NumOps, MachineRegisterInfo *MRI) {
609 if (MRI)
610 return MRI->moveOperands(Dst, Src, NumOps);
611
612 // Here it would be convenient to call memmove, so that isn't allowed because
613 // MachineOperand has a constructor and so isn't a POD type.
614 if (Dst < Src)
615 for (unsigned i = 0; i != NumOps; ++i)
616 new (Dst + i) MachineOperand(Src[i]);
617 else
618 for (unsigned i = NumOps; i ; --i)
619 new (Dst + i - 1) MachineOperand(Src[i - 1]);
620}
621
Chris Lattner961e7422008-01-01 01:12:31 +0000622/// addOperand - Add the specified operand to the instruction. If it is an
623/// implicit operand, it is added to the end of the operand list. If it is
624/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000625/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000626void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000627 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000628
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000629 // Check if we're adding one of our existing operands.
630 if (&Op >= Operands && &Op < Operands + NumOperands) {
631 // This is unusual: MI->addOperand(MI->getOperand(i)).
632 // If adding Op requires reallocating or moving existing operands around,
633 // the Op reference could go stale. Support it by copying Op.
634 MachineOperand CopyOp(Op);
635 return addOperand(MF, CopyOp);
636 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000637
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000638 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000639 // the end, everything else goes before the implicit regs.
640 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000641 // FIXME: Allow mixed explicit and implicit operands on inline asm.
642 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
643 // implicit-defs, but they must not be moved around. See the FIXME in
644 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000645 unsigned OpNo = getNumOperands();
646 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000647 if (!isImpReg && !isInlineAsm()) {
648 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
649 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000650 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000651 }
652 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000653
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000654#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000655 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000656 // OpNo now points as the desired insertion point. Unless this is a variadic
657 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000658 // RegMask operands go between the explicit and implicit operands.
659 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000660 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000661 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000662#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000663
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000664 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000665
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000666 // Determine if the Operands array needs to be reallocated.
667 // Save the old capacity and operand array.
668 OperandCapacity OldCap = CapOperands;
669 MachineOperand *OldOperands = Operands;
670 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
671 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
672 Operands = MF.allocateOperandArray(CapOperands);
673 // Move the operands before the insertion point.
674 if (OpNo)
675 moveOperands(Operands, OldOperands, OpNo, MRI);
676 }
Chris Lattner961e7422008-01-01 01:12:31 +0000677
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000678 // Move the operands following the insertion point.
679 if (OpNo != NumOperands)
680 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
681 MRI);
682 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000683
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000684 // Deallocate the old operand array.
685 if (OldOperands != Operands && OldOperands)
686 MF.deallocateOperandArray(OldCap, OldOperands);
687
688 // Copy Op into place. It still needs to be inserted into the MRI use lists.
689 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
690 NewMO->ParentMI = this;
691
692 // When adding a register operand, tell MRI about it.
693 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000694 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000695 NewMO->Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000696 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000697 NewMO->TiedTo = 0;
698 // Add the new operand to MRI, but only for instructions in an MBB.
699 if (MRI)
700 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000701 // The MCID operand information isn't accurate until we start adding
702 // explicit operands. The implicit operands are added first, then the
703 // explicits are inserted before them.
704 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000705 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000706 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000707 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000708 if (DefIdx != -1)
709 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000710 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000711 // If the register operand is flagged as early, mark the operand as such.
712 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000713 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000714 }
Chris Lattner961e7422008-01-01 01:12:31 +0000715 }
716}
717
718/// RemoveOperand - Erase an operand from an instruction, leaving it with one
719/// fewer operand than it started with.
720///
721void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000722 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000723 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000724
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000725#ifndef NDEBUG
726 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000727 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000728 if (Operands[i].isReg())
729 assert(!Operands[i].isTied() && "Cannot move tied operands");
730#endif
731
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000732 MachineRegisterInfo *MRI = getRegInfo();
733 if (MRI && Operands[OpNo].isReg())
734 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000735
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000736 // Don't call the MachineOperand destructor. A lot of this code depends on
737 // MachineOperand having a trivial destructor anyway, and adding a call here
738 // wouldn't make it 'destructor-correct'.
739
740 if (unsigned N = NumOperands - 1 - OpNo)
741 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
742 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000743}
744
Dan Gohman48b185d2009-09-25 20:36:54 +0000745/// addMemOperand - Add a MachineMemOperand to the machine instruction.
746/// This function should be used only occasionally. The setMemRefs function
747/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000748void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000749 MachineMemOperand *MO) {
750 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000751 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000752
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000753 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000754 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000755
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000756 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000757 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000758 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000759}
Chris Lattner961e7422008-01-01 01:12:31 +0000760
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000761bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000762 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000763 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000764 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000765 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000766 return true;
767 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000768 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000769 return false;
770 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000771 // This was the last instruction in the bundle.
772 if (!MII->isBundledWithSucc())
773 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000774 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000775}
776
Evan Chenge9c46c22010-03-03 01:44:33 +0000777bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
778 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000779 // If opcodes or number of operands are not the same then the two
780 // instructions are obviously not identical.
781 if (Other->getOpcode() != getOpcode() ||
782 Other->getNumOperands() != getNumOperands())
783 return false;
784
Evan Cheng7fae11b2011-12-14 02:11:42 +0000785 if (isBundle()) {
786 // Both instructions are bundles, compare MIs inside the bundle.
787 MachineBasicBlock::const_instr_iterator I1 = *this;
788 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
789 MachineBasicBlock::const_instr_iterator I2 = *Other;
790 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
791 while (++I1 != E1 && I1->isInsideBundle()) {
792 ++I2;
793 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
794 return false;
795 }
796 }
797
Evan Cheng0f260e12010-03-03 21:54:14 +0000798 // Check operands to make sure they match.
799 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
800 const MachineOperand &MO = getOperand(i);
801 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000802 if (!MO.isReg()) {
803 if (!MO.isIdenticalTo(OMO))
804 return false;
805 continue;
806 }
807
Evan Cheng0f260e12010-03-03 21:54:14 +0000808 // Clients may or may not want to ignore defs when testing for equality.
809 // For example, machine CSE pass only cares about finding common
810 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000811 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000812 if (Check == IgnoreDefs)
813 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000814 else if (Check == IgnoreVRegDefs) {
815 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
816 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
817 if (MO.getReg() != OMO.getReg())
818 return false;
819 } else {
820 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000821 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000822 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
823 return false;
824 }
825 } else {
826 if (!MO.isIdenticalTo(OMO))
827 return false;
828 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
829 return false;
830 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000831 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000832 // If DebugLoc does not match then two dbg.values are not identical.
833 if (isDebugValue())
834 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
835 && getDebugLoc() != Other->getDebugLoc())
836 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000837 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000838}
839
Chris Lattnerbec79b42006-04-17 21:35:41 +0000840MachineInstr *MachineInstr::removeFromParent() {
841 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000842 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000843}
844
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000845MachineInstr *MachineInstr::removeFromBundle() {
846 assert(getParent() && "Not embedded in a basic block!");
847 return getParent()->remove_instr(this);
848}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000849
Dan Gohman3b460302008-07-07 23:14:23 +0000850void MachineInstr::eraseFromParent() {
851 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000852 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000853}
854
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000855void MachineInstr::eraseFromBundle() {
856 assert(getParent() && "Not embedded in a basic block!");
857 getParent()->erase_instr(this);
858}
Dan Gohman3b460302008-07-07 23:14:23 +0000859
Evan Cheng4d728b02007-05-15 01:26:09 +0000860/// getNumExplicitOperands - Returns the number of non-implicit operands.
861///
862unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000863 unsigned NumOperands = MCID->getNumOperands();
864 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000865 return NumOperands;
866
Dan Gohman37608532009-04-15 17:59:11 +0000867 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
868 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000869 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000870 NumOperands++;
871 }
872 return NumOperands;
873}
874
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000875void MachineInstr::bundleWithPred() {
876 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
877 setFlag(BundledPred);
878 MachineBasicBlock::instr_iterator Pred = this;
879 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000880 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000881 Pred->setFlag(BundledSucc);
882}
883
884void MachineInstr::bundleWithSucc() {
885 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
886 setFlag(BundledSucc);
887 MachineBasicBlock::instr_iterator Succ = this;
888 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000889 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000890 Succ->setFlag(BundledPred);
891}
892
893void MachineInstr::unbundleFromPred() {
894 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
895 clearFlag(BundledPred);
896 MachineBasicBlock::instr_iterator Pred = this;
897 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000898 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000899 Pred->clearFlag(BundledSucc);
900}
901
902void MachineInstr::unbundleFromSucc() {
903 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
904 clearFlag(BundledSucc);
905 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000906 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000907 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000908 Succ->clearFlag(BundledPred);
909}
910
Evan Cheng6eb516d2011-01-07 23:50:32 +0000911bool MachineInstr::isStackAligningInlineAsm() const {
912 if (isInlineAsm()) {
913 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
914 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
915 return true;
916 }
917 return false;
918}
Chris Lattner33f5af02006-10-20 22:39:59 +0000919
Chad Rosier994f4042012-09-05 21:00:58 +0000920InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
921 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
922 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000923 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000924}
925
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000926int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
927 unsigned *GroupNo) const {
928 assert(isInlineAsm() && "Expected an inline asm instruction");
929 assert(OpIdx < getNumOperands() && "OpIdx out of range");
930
931 // Ignore queries about the initial operands.
932 if (OpIdx < InlineAsm::MIOp_FirstOperand)
933 return -1;
934
935 unsigned Group = 0;
936 unsigned NumOps;
937 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
938 i += NumOps) {
939 const MachineOperand &FlagMO = getOperand(i);
940 // If we reach the implicit register operands, stop looking.
941 if (!FlagMO.isImm())
942 return -1;
943 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
944 if (i + NumOps > OpIdx) {
945 if (GroupNo)
946 *GroupNo = Group;
947 return i;
948 }
949 ++Group;
950 }
951 return -1;
952}
953
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000954const TargetRegisterClass*
955MachineInstr::getRegClassConstraint(unsigned OpIdx,
956 const TargetInstrInfo *TII,
957 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000958 assert(getParent() && "Can't have an MBB reference here!");
959 assert(getParent()->getParent() && "Can't have an MF reference here!");
960 const MachineFunction &MF = *getParent()->getParent();
961
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000962 // Most opcodes have fixed constraints in their MCInstrDesc.
963 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000964 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000965
966 if (!getOperand(OpIdx).isReg())
967 return NULL;
968
969 // For tied uses on inline asm, get the constraint from the def.
970 unsigned DefIdx;
971 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
972 OpIdx = DefIdx;
973
974 // Inline asm stores register class constraints in the flag word.
975 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
976 if (FlagIdx < 0)
977 return NULL;
978
979 unsigned Flag = getOperand(FlagIdx).getImm();
980 unsigned RCID;
981 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
982 return TRI->getRegClass(RCID);
983
984 // Assume that all registers in a memory operand are pointers.
985 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000986 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000987
988 return NULL;
989}
990
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000991/// Return the number of instructions inside the MI bundle, not counting the
992/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +0000993unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000994 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000995 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000996 while (I->isBundledWithSucc())
997 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000998 return Size;
999}
1000
Evan Cheng910c8082007-04-26 19:00:32 +00001001/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001002/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001003/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001004int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1005 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001006 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001007 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001008 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001009 continue;
1010 unsigned MOReg = MO.getReg();
1011 if (!MOReg)
1012 continue;
1013 if (MOReg == Reg ||
1014 (TRI &&
1015 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1016 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1017 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001018 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001019 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001020 }
Evan Chengec3ac312007-03-26 22:37:45 +00001021 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001022}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001023
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001024/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1025/// indicating if this instruction reads or writes Reg. This also considers
1026/// partial defines.
1027std::pair<bool,bool>
1028MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1029 SmallVectorImpl<unsigned> *Ops) const {
1030 bool PartDef = false; // Partial redefine.
1031 bool FullDef = false; // Full define.
1032 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001033
1034 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1035 const MachineOperand &MO = getOperand(i);
1036 if (!MO.isReg() || MO.getReg() != Reg)
1037 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001038 if (Ops)
1039 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001040 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001041 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001042 else if (MO.getSubReg() && !MO.isUndef())
1043 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001044 PartDef = true;
1045 else
1046 FullDef = true;
1047 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001048 // A partial redefine uses Reg unless there is also a full define.
1049 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001050}
1051
Evan Cheng63254462008-03-05 00:59:57 +00001052/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001053/// the specified register or -1 if it is not found. If isDead is true, defs
1054/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1055/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001056int
1057MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1058 const TargetRegisterInfo *TRI) const {
1059 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001060 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001061 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001062 // Accept regmask operands when Overlap is set.
1063 // Ignore them when looking for a specific def operand (Overlap == false).
1064 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1065 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001066 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001067 continue;
1068 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001069 bool Found = (MOReg == Reg);
1070 if (!Found && TRI && isPhys &&
1071 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1072 if (Overlap)
1073 Found = TRI->regsOverlap(MOReg, Reg);
1074 else
1075 Found = TRI->isSubRegister(MOReg, Reg);
1076 }
1077 if (Found && (!isDead || MO.isDead()))
1078 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001079 }
Evan Cheng63254462008-03-05 00:59:57 +00001080 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001081}
Evan Cheng4d728b02007-05-15 01:26:09 +00001082
Evan Cheng5983bdb2007-05-29 18:35:22 +00001083/// findFirstPredOperandIdx() - Find the index of the first operand in the
1084/// operand list that is used to represent the predicate. It returns -1 if
1085/// none is found.
1086int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001087 // Don't call MCID.findFirstPredOperandIdx() because this variant
1088 // is sometimes called on an instruction that's not yet complete, and
1089 // so the number of operands is less than the MCID indicates. In
1090 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001091 const MCInstrDesc &MCID = getDesc();
1092 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001093 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001094 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001095 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001096 }
1097
Evan Cheng5983bdb2007-05-29 18:35:22 +00001098 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001099}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001100
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001101// MachineOperand::TiedTo is 4 bits wide.
1102const unsigned TiedMax = 15;
1103
1104/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1105///
1106/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1107/// field. TiedTo can have these values:
1108///
1109/// 0: Operand is not tied to anything.
1110/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1111/// TiedMax: Tied to an operand >= TiedMax-1.
1112///
1113/// The tied def must be one of the first TiedMax operands on a normal
1114/// instruction. INLINEASM instructions allow more tied defs.
1115///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001116void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001117 MachineOperand &DefMO = getOperand(DefIdx);
1118 MachineOperand &UseMO = getOperand(UseIdx);
1119 assert(DefMO.isDef() && "DefIdx must be a def operand");
1120 assert(UseMO.isUse() && "UseIdx must be a use operand");
1121 assert(!DefMO.isTied() && "Def is already tied to another use");
1122 assert(!UseMO.isTied() && "Use is already tied to another def");
1123
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001124 if (DefIdx < TiedMax)
1125 UseMO.TiedTo = DefIdx + 1;
1126 else {
1127 // Inline asm can use the group descriptors to find tied operands, but on
1128 // normal instruction, the tied def must be within the first TiedMax
1129 // operands.
1130 assert(isInlineAsm() && "DefIdx out of range");
1131 UseMO.TiedTo = TiedMax;
1132 }
1133
1134 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1135 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001136}
1137
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001138/// Given the index of a tied register operand, find the operand it is tied to.
1139/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1140/// which must exist.
1141unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001142 const MachineOperand &MO = getOperand(OpIdx);
1143 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001144
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001145 // Normally TiedTo is in range.
1146 if (MO.TiedTo < TiedMax)
1147 return MO.TiedTo - 1;
1148
1149 // Uses on normal instructions can be out of range.
1150 if (!isInlineAsm()) {
1151 // Normal tied defs must be in the 0..TiedMax-1 range.
1152 if (MO.isUse())
1153 return TiedMax - 1;
1154 // MO is a def. Search for the tied use.
1155 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1156 const MachineOperand &UseMO = getOperand(i);
1157 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1158 return i;
1159 }
1160 llvm_unreachable("Can't find tied use");
1161 }
1162
1163 // Now deal with inline asm by parsing the operand group descriptor flags.
1164 // Find the beginning of each operand group.
1165 SmallVector<unsigned, 8> GroupIdx;
1166 unsigned OpIdxGroup = ~0u;
1167 unsigned NumOps;
1168 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1169 i += NumOps) {
1170 const MachineOperand &FlagMO = getOperand(i);
1171 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1172 unsigned CurGroup = GroupIdx.size();
1173 GroupIdx.push_back(i);
1174 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1175 // OpIdx belongs to this operand group.
1176 if (OpIdx > i && OpIdx < i + NumOps)
1177 OpIdxGroup = CurGroup;
1178 unsigned TiedGroup;
1179 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1180 continue;
1181 // Operands in this group are tied to operands in TiedGroup which must be
1182 // earlier. Find the number of operands between the two groups.
1183 unsigned Delta = i - GroupIdx[TiedGroup];
1184
1185 // OpIdx is a use tied to TiedGroup.
1186 if (OpIdxGroup == CurGroup)
1187 return OpIdx - Delta;
1188
1189 // OpIdx is a def tied to this use group.
1190 if (OpIdxGroup == TiedGroup)
1191 return OpIdx + Delta;
1192 }
1193 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001194}
1195
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001196/// clearKillInfo - Clears kill flags on all operands.
1197///
1198void MachineInstr::clearKillInfo() {
1199 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1200 MachineOperand &MO = getOperand(i);
1201 if (MO.isReg() && MO.isUse())
1202 MO.setIsKill(false);
1203 }
1204}
1205
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001206void MachineInstr::substituteRegister(unsigned FromReg,
1207 unsigned ToReg,
1208 unsigned SubIdx,
1209 const TargetRegisterInfo &RegInfo) {
1210 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1211 if (SubIdx)
1212 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1213 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1214 MachineOperand &MO = getOperand(i);
1215 if (!MO.isReg() || MO.getReg() != FromReg)
1216 continue;
1217 MO.substPhysReg(ToReg, RegInfo);
1218 }
1219 } else {
1220 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1221 MachineOperand &MO = getOperand(i);
1222 if (!MO.isReg() || MO.getReg() != FromReg)
1223 continue;
1224 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1225 }
1226 }
1227}
1228
Evan Cheng7d98a482008-07-03 09:09:37 +00001229/// isSafeToMove - Return true if it is safe to move this instruction. If
1230/// SawStore is set to true, it means that there is a store (or call) between
1231/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001232bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001233 AliasAnalysis *AA,
1234 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001235 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001236 //
1237 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001238 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001239 // a load across an atomic load with Ordering > Monotonic.
1240 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001241 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001242 SawStore = true;
1243 return false;
1244 }
Evan Cheng0638c202011-01-07 21:08:26 +00001245
1246 if (isLabel() || isDebugValue() ||
Evan Cheng7f8e5632011-12-07 07:15:52 +00001247 isTerminator() || hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001248 return false;
1249
1250 // See if this instruction does a load. If so, we have to guarantee that the
1251 // loaded value doesn't change between the load and the its intended
1252 // destination. The check for isInvariantLoad gives the targe the chance to
1253 // classify the load as always returning a constant, e.g. a constant pool
1254 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001255 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001256 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001257 // end of block, we can't move it.
1258 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001259
Evan Cheng399e1102008-03-13 00:44:09 +00001260 return true;
1261}
1262
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001263/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1264/// or volatile memory reference, or if the information describing the memory
1265/// reference is not available. Return false if it is known to have no ordered
1266/// memory references.
1267bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001268 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001269 if (!mayStore() &&
1270 !mayLoad() &&
1271 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001272 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001273 return false;
1274
1275 // Otherwise, if the instruction has no memory reference information,
1276 // conservatively assume it wasn't preserved.
1277 if (memoperands_empty())
1278 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001279
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001280 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001281 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001282 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001283 return true;
1284
1285 return false;
1286}
1287
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001288/// isInvariantLoad - Return true if this instruction is loading from a
1289/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001290/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001291/// of a function if it does not change. This should only return true of
1292/// *all* loads the instruction does are invariant (if it does multiple loads).
1293bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1294 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001295 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001296 return false;
1297
1298 // If the instruction has lost its memoperands, conservatively assume that
1299 // it may not be an invariant load.
1300 if (memoperands_empty())
1301 return false;
1302
1303 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1304
1305 for (mmo_iterator I = memoperands_begin(),
1306 E = memoperands_end(); I != E; ++I) {
1307 if ((*I)->isVolatile()) return false;
1308 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001309 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001310
1311 if (const Value *V = (*I)->getValue()) {
1312 // A load from a constant PseudoSourceValue is invariant.
1313 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1314 if (PSV->isConstant(MFI))
1315 continue;
1316 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001317 if (AA && AA->pointsToConstantMemory(
1318 AliasAnalysis::Location(V, (*I)->getSize(),
1319 (*I)->getTBAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001320 continue;
1321 }
1322
1323 // Otherwise assume conservatively.
1324 return false;
1325 }
1326
1327 // Everything checks out.
1328 return true;
1329}
1330
Evan Cheng71453822009-12-03 02:31:43 +00001331/// isConstantValuePHI - If the specified instruction is a PHI that always
1332/// merges together the same virtual register, return the register, otherwise
1333/// return 0.
1334unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001335 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001336 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001337 assert(getNumOperands() >= 3 &&
1338 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001339
1340 unsigned Reg = getOperand(1).getReg();
1341 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1342 if (getOperand(i).getReg() != Reg)
1343 return 0;
1344 return Reg;
1345}
1346
Evan Cheng6eb516d2011-01-07 23:50:32 +00001347bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001348 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001349 return true;
1350 if (isInlineAsm()) {
1351 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1352 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1353 return true;
1354 }
1355
1356 return false;
1357}
1358
Evan Chengb083c472010-04-08 20:02:37 +00001359/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1360///
1361bool MachineInstr::allDefsAreDead() const {
1362 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1363 const MachineOperand &MO = getOperand(i);
1364 if (!MO.isReg() || MO.isUse())
1365 continue;
1366 if (!MO.isDead())
1367 return false;
1368 }
1369 return true;
1370}
1371
Evan Cheng21eedfb2010-10-22 21:49:09 +00001372/// copyImplicitOps - Copy implicit register operands from specified
1373/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001374void MachineInstr::copyImplicitOps(MachineFunction &MF,
1375 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001376 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1377 i != e; ++i) {
1378 const MachineOperand &MO = MI->getOperand(i);
1379 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001380 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001381 }
1382}
1383
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001384void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001385#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001386 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001387#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001388}
1389
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001390static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001391 raw_ostream &CommentOS) {
1392 const LLVMContext &Ctx = MF->getFunction()->getContext();
1393 if (!DL.isUnknown()) { // Print source line info.
1394 DIScope Scope(DL.getScope(Ctx));
Manman Ren983a16c2013-06-28 05:43:10 +00001395 assert((!Scope || Scope.isScope()) &&
1396 "Scope of a DebugLoc should be null or a DIScope.");
Devang Patelc7285182010-06-29 21:51:32 +00001397 // Omit the directory, because it's likely to be long and uninteresting.
Manman Ren983a16c2013-06-28 05:43:10 +00001398 if (Scope)
Devang Patelc7285182010-06-29 21:51:32 +00001399 CommentOS << Scope.getFilename();
1400 else
1401 CommentOS << "<unknown>";
1402 CommentOS << ':' << DL.getLine();
1403 if (DL.getCol() != 0)
1404 CommentOS << ':' << DL.getCol();
1405 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1406 if (!InlinedAtDL.isUnknown()) {
1407 CommentOS << " @[ ";
1408 printDebugLoc(InlinedAtDL, MF, CommentOS);
1409 CommentOS << " ]";
1410 }
1411 }
1412}
1413
Andrew Trickb36388a2013-01-25 07:45:25 +00001414void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1415 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001416 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1417 const MachineFunction *MF = 0;
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001418 const MachineRegisterInfo *MRI = 0;
Dan Gohman2745d192009-11-09 19:38:45 +00001419 if (const MachineBasicBlock *MBB = getParent()) {
1420 MF = MBB->getParent();
1421 if (!TM && MF)
1422 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001423 if (MF)
1424 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001425 }
Dan Gohman34341e62009-10-31 20:19:03 +00001426
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001427 // Save a list of virtual registers.
1428 SmallVector<unsigned, 8> VirtRegs;
1429
Dan Gohman34341e62009-10-31 20:19:03 +00001430 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001431 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001432 for (; StartOp < e && getOperand(StartOp).isReg() &&
1433 getOperand(StartOp).isDef() &&
1434 !getOperand(StartOp).isImplicit();
1435 ++StartOp) {
1436 if (StartOp != 0) OS << ", ";
1437 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001438 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001439 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001440 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001441 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001442
Dan Gohman34341e62009-10-31 20:19:03 +00001443 if (StartOp != 0)
1444 OS << " = ";
1445
1446 // Print the opcode name.
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001447 if (TM && TM->getInstrInfo())
1448 OS << TM->getInstrInfo()->getName(getOpcode());
1449 else
1450 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001451
Andrew Trickb36388a2013-01-25 07:45:25 +00001452 if (SkipOpers)
1453 return;
1454
Dan Gohman34341e62009-10-31 20:19:03 +00001455 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001456 bool OmittedAnyCallClobbers = false;
1457 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001458 unsigned AsmDescOp = ~0u;
1459 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001460
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001461 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001462 // Print asm string.
1463 OS << " ";
1464 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1465
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001466 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001467 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1468 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1469 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001470 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1471 OS << " [mayload]";
1472 if (ExtraInfo & InlineAsm::Extra_MayStore)
1473 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001474 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1475 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001476 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001477 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001478 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001479 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001480
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001481 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001482 FirstOp = false;
1483 }
1484
1485
Chris Lattnerac6e9742002-10-30 01:55:38 +00001486 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001487 const MachineOperand &MO = getOperand(i);
1488
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001489 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001490 VirtRegs.push_back(MO.getReg());
1491
Dan Gohman2745d192009-11-09 19:38:45 +00001492 // Omit call-clobbered registers which aren't used anywhere. This makes
1493 // call instructions much less noisy on targets where calls clobber lots
1494 // of registers. Don't rely on MO.isDead() because we may be called before
1495 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001496 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001497 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1498 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001499 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001500 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001501 if (MRI.use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001502 bool HasAliasLive = false;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001503 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1504 AI.isValid(); ++AI) {
1505 unsigned AliasReg = *AI;
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001506 if (!MRI.use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001507 HasAliasLive = true;
1508 break;
1509 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001510 }
Dan Gohman2745d192009-11-09 19:38:45 +00001511 if (!HasAliasLive) {
1512 OmittedAnyCallClobbers = true;
1513 continue;
1514 }
1515 }
1516 }
1517 }
1518
1519 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001520 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001521 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001522 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1523 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001524 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001525 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001526 OS << "opt:";
1527 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001528 if (isDebugValue() && MO.isMetadata()) {
1529 // Pretty print DBG_VALUE instructions.
1530 const MDNode *MD = MO.getMetadata();
1531 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1532 OS << "!\"" << MDS->getString() << '\"';
1533 else
1534 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001535 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1536 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001537 } else if (i == AsmDescOp && MO.isImm()) {
1538 // Pretty print the inline asm operand descriptor.
1539 OS << '$' << AsmOpCount++;
1540 unsigned Flag = MO.getImm();
1541 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001542 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1543 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1544 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1545 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1546 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1547 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1548 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001549 }
1550
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001551 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001552 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001553 if (TM)
1554 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1555 else
1556 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001557 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001558
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001559 unsigned TiedTo = 0;
1560 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001561 OS << " tiedto:$" << TiedTo;
1562
1563 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001564
1565 // Compute the index of the next operand descriptor.
1566 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001567 } else
1568 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001569 }
1570
1571 // Briefly indicate whether any call clobbers were omitted.
1572 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001573 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001574 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001575 }
Misha Brukman835702a2005-04-21 22:36:52 +00001576
Dan Gohman34341e62009-10-31 20:19:03 +00001577 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001578 const unsigned PrintableFlags = FrameSetup;
1579 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001580 if (!HaveSemi) OS << ";"; HaveSemi = true;
1581 OS << " flags: ";
1582
1583 if (Flags & FrameSetup)
1584 OS << "FrameSetup";
1585 }
1586
Dan Gohman3b460302008-07-07 23:14:23 +00001587 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001588 if (!HaveSemi) OS << ";"; HaveSemi = true;
1589
1590 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001591 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1592 i != e; ++i) {
1593 OS << **i;
Oscar Fuentes40b31ad2010-08-02 06:00:15 +00001594 if (llvm::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001595 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001596 }
1597 }
1598
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001599 // Print the regclass of any virtual registers encountered.
1600 if (MRI && !VirtRegs.empty()) {
1601 if (!HaveSemi) OS << ";"; HaveSemi = true;
1602 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1603 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001604 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001605 for (unsigned j = i+1; j != VirtRegs.size();) {
1606 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1607 ++j;
1608 continue;
1609 }
1610 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001611 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001612 VirtRegs.erase(VirtRegs.begin()+j);
1613 }
1614 }
1615 }
1616
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001617 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001618 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1619 if (!HaveSemi) OS << ";"; HaveSemi = true;
1620 DIVariable DV(getOperand(e - 1).getMetadata());
1621 OS << " line no:" << DV.getLineNumber();
1622 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1623 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1624 if (!InlinedAtDL.isUnknown()) {
1625 OS << " inlined @[ ";
1626 printDebugLoc(InlinedAtDL, MF, OS);
1627 OS << " ]";
1628 }
1629 }
1630 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001631 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman2e3f1872009-11-23 21:29:08 +00001632 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001633 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001634 }
1635
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001636 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001637}
1638
Owen Anderson2a8a4852008-01-24 01:10:07 +00001639bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001640 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001641 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001642 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001643 bool hasAliases = isPhysReg &&
1644 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001645 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001646 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001647 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1648 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001649 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001650 continue;
1651 unsigned Reg = MO.getReg();
1652 if (!Reg)
1653 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001654
Evan Cheng6c177732008-04-16 09:41:59 +00001655 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001656 if (!Found) {
1657 if (MO.isKill())
1658 // The register is already marked kill.
1659 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001660 if (isPhysReg && isRegTiedToDefOperand(i))
1661 // Two-address uses of physregs must not be marked kill.
1662 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001663 MO.setIsKill();
1664 Found = true;
1665 }
1666 } else if (hasAliases && MO.isKill() &&
1667 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001668 // A super-register kill already exists.
1669 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001670 return true;
1671 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001672 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001673 }
1674 }
1675
Evan Cheng6c177732008-04-16 09:41:59 +00001676 // Trim unneeded kill operands.
1677 while (!DeadOps.empty()) {
1678 unsigned OpIdx = DeadOps.back();
1679 if (getOperand(OpIdx).isImplicit())
1680 RemoveOperand(OpIdx);
1681 else
1682 getOperand(OpIdx).setIsKill(false);
1683 DeadOps.pop_back();
1684 }
1685
Bill Wendling7921ad02008-03-03 22:14:33 +00001686 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001687 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001688 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001689 addOperand(MachineOperand::CreateReg(IncomingReg,
1690 false /*IsDef*/,
1691 true /*IsImp*/,
1692 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001693 return true;
1694 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001695 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001696}
1697
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001698void MachineInstr::clearRegisterKills(unsigned Reg,
1699 const TargetRegisterInfo *RegInfo) {
1700 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1701 RegInfo = 0;
1702 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1703 MachineOperand &MO = getOperand(i);
1704 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1705 continue;
1706 unsigned OpReg = MO.getReg();
1707 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1708 MO.setIsKill(false);
1709 }
1710}
1711
Matthias Braun1965bfa2013-10-10 21:28:38 +00001712bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001713 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001714 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001715 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001716 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001717 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001718 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001719 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001720 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1721 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001722 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001723 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001724 unsigned MOReg = MO.getReg();
1725 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001726 continue;
1727
Matthias Braun1965bfa2013-10-10 21:28:38 +00001728 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001729 MO.setIsDead();
1730 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001731 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001732 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001733 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001734 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001735 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001736 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001737 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001738 }
1739 }
1740
Evan Cheng6c177732008-04-16 09:41:59 +00001741 // Trim unneeded dead operands.
1742 while (!DeadOps.empty()) {
1743 unsigned OpIdx = DeadOps.back();
1744 if (getOperand(OpIdx).isImplicit())
1745 RemoveOperand(OpIdx);
1746 else
1747 getOperand(OpIdx).setIsDead(false);
1748 DeadOps.pop_back();
1749 }
1750
Dan Gohmanc7367b42008-09-03 15:56:16 +00001751 // If not found, this means an alias of one of the operands is dead. Add a
1752 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001753 if (Found || !AddIfNotFound)
1754 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001755
Matthias Braun1965bfa2013-10-10 21:28:38 +00001756 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001757 true /*IsDef*/,
1758 true /*IsImp*/,
1759 false /*IsKill*/,
1760 true /*IsDead*/));
1761 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001762}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001763
Matthias Braun1965bfa2013-10-10 21:28:38 +00001764void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001765 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001766 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1767 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001768 if (MO)
1769 return;
1770 } else {
1771 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1772 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001773 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001774 MO.getSubReg() == 0)
1775 return;
1776 }
1777 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001778 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001779 true /*IsDef*/,
1780 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001781}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001782
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001783void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001784 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001785 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001786 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1787 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001788 if (MO.isRegMask()) {
1789 HasRegMask = true;
1790 continue;
1791 }
Dan Gohman86936502010-06-18 23:28:01 +00001792 if (!MO.isReg() || !MO.isDef()) continue;
1793 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001794 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001795 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001796 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1797 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001798 if (TRI.regsOverlap(*I, Reg)) {
1799 Dead = false;
1800 break;
1801 }
1802 // If there are no uses, including partial uses, the def is dead.
1803 if (Dead) MO.setIsDead();
1804 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001805
1806 // This is a call with a register mask operand.
1807 // Mask clobbers are always dead, so add defs for the non-dead defines.
1808 if (HasRegMask)
1809 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1810 I != E; ++I)
1811 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001812}
1813
Evan Cheng59d27fe2010-03-03 23:37:30 +00001814unsigned
1815MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001816 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001817 SmallVector<size_t, 8> HashComponents;
1818 HashComponents.reserve(MI->getNumOperands() + 1);
1819 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001820 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1821 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001822 if (MO.isReg() && MO.isDef() &&
1823 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1824 continue; // Skip virtual register defs.
1825
1826 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001827 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001828 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001829}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001830
1831void MachineInstr::emitError(StringRef Msg) const {
1832 // Find the source location cookie.
1833 unsigned LocCookie = 0;
1834 const MDNode *LocMD = 0;
1835 for (unsigned i = getNumOperands(); i != 0; --i) {
1836 if (getOperand(i-1).isMetadata() &&
1837 (LocMD = getOperand(i-1).getMetadata()) &&
1838 LocMD->getNumOperands() != 0) {
1839 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1840 LocCookie = CI->getZExtValue();
1841 break;
1842 }
1843 }
1844 }
1845
1846 if (const MachineBasicBlock *MBB = getParent())
1847 if (const MachineFunction *MF = MBB->getParent())
1848 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1849 report_fatal_error(Msg);
1850}