blob: cf8fee491971d1a49645749fd25f8162fb7e1410 [file] [log] [blame]
Chris Lattner72a364c2010-08-17 16:20:04 +00001//===- PPCCallingConv.td - Calling Conventions for PowerPC -*- tablegen -*-===//
Jia Liub22310f2012-02-18 12:03:15 +00002//
Chris Lattner4f2e4e02007-03-06 00:59:59 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner4f2e4e02007-03-06 00:59:59 +00008//===----------------------------------------------------------------------===//
9//
10// This describes the calling conventions for the PowerPC 32- and 64-bit
11// architectures.
12//
13//===----------------------------------------------------------------------===//
14
Ulrich Weigand339d0592012-11-05 19:39:45 +000015/// CCIfSubtarget - Match if the current subtarget has a feature F.
16class CCIfSubtarget<string F, CCAction A>
Eric Christopherb5217502014-08-06 18:45:26 +000017 : CCIf<!strconcat("static_cast<const PPCSubtarget&>"
18 "(State.getMachineFunction().getSubtarget()).",
19 F),
20 A>;
Hal Finkel940ab932014-02-28 00:27:01 +000021class CCIfNotSubtarget<string F, CCAction A>
Eric Christopherb5217502014-08-06 18:45:26 +000022 : CCIf<!strconcat("!static_cast<const PPCSubtarget&>"
23 "(State.getMachineFunction().getSubtarget()).",
24 F),
25 A>;
Ulrich Weigand339d0592012-11-05 19:39:45 +000026
Chris Lattner4f2e4e02007-03-06 00:59:59 +000027//===----------------------------------------------------------------------===//
28// Return Value Calling Convention
29//===----------------------------------------------------------------------===//
30
31// Return-value convention for PowerPC
32def RetCC_PPC : CallingConv<[
Ulrich Weigand339d0592012-11-05 19:39:45 +000033 // On PPC64, integer return values are always promoted to i64
Hal Finkel940ab932014-02-28 00:27:01 +000034 CCIfType<[i32, i1], CCIfSubtarget<"isPPC64()", CCPromoteToType<i64>>>,
35 CCIfType<[i1], CCIfNotSubtarget<"isPPC64()", CCPromoteToType<i32>>>,
Ulrich Weigand339d0592012-11-05 19:39:45 +000036
Dale Johannesen92dcf1e2008-03-17 02:13:43 +000037 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>,
Dale Johannesencf87e712008-03-17 17:11:08 +000038 CCIfType<[i64], CCAssignToReg<[X3, X4, X5, X6]>>,
Bill Schmidtdee1ef82013-01-17 19:34:57 +000039 CCIfType<[i128], CCAssignToReg<[X3, X4, X5, X6]>>,
Ulrich Weigand85d5df22014-07-21 00:13:26 +000040
41 // Floating point types returned as "direct" go into F1 .. F8; note that
42 // only the ELFv2 ABI fully utilizes all these registers.
43 CCIfType<[f32], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>,
44 CCIfType<[f64], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>,
Chris Lattner4f2e4e02007-03-06 00:59:59 +000045
Ulrich Weigand85d5df22014-07-21 00:13:26 +000046 // Vector types returned as "direct" go into V2 .. V9; note that only the
47 // ELFv2 ABI fully utilizes all these registers.
48 CCIfType<[v16i8, v8i16, v4i32, v4f32],
49 CCAssignToReg<[V2, V3, V4, V5, V6, V7, V8, V9]>>,
50 CCIfType<[v2f64, v2i64],
51 CCAssignToReg<[VSH2, VSH3, VSH4, VSH5, VSH6, VSH7, VSH8, VSH9]>>
Chris Lattner4f2e4e02007-03-06 00:59:59 +000052]>;
53
54
Bill Schmidtd89f6782013-08-26 19:42:51 +000055// Note that we don't currently have calling conventions for 64-bit
56// PowerPC, but handle all the complexities of the ABI in the lowering
57// logic. FIXME: See if the logic can be simplified with use of CCs.
58// This may require some extensions to current table generation.
59
Bill Schmidt8470b0f2013-08-30 22:18:55 +000060// Simple calling convention for 64-bit ELF PowerPC fast isel.
61// Only handle ints and floats. All ints are promoted to i64.
62// Vector types and quadword ints are not handled.
63def CC_PPC64_ELF_FIS : CallingConv<[
Hal Finkel940ab932014-02-28 00:27:01 +000064 CCIfType<[i1], CCPromoteToType<i64>>,
Bill Schmidt8470b0f2013-08-30 22:18:55 +000065 CCIfType<[i8], CCPromoteToType<i64>>,
66 CCIfType<[i16], CCPromoteToType<i64>>,
67 CCIfType<[i32], CCPromoteToType<i64>>,
68 CCIfType<[i64], CCAssignToReg<[X3, X4, X5, X6, X7, X8, X9, X10]>>,
69 CCIfType<[f32, f64], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>
70]>;
71
Bill Schmidtd89f6782013-08-26 19:42:51 +000072// Simple return-value convention for 64-bit ELF PowerPC fast isel.
73// All small ints are promoted to i64. Vector types, quadword ints,
74// and multiple register returns are "supported" to avoid compile
75// errors, but none are handled by the fast selector.
76def RetCC_PPC64_ELF_FIS : CallingConv<[
Hal Finkel940ab932014-02-28 00:27:01 +000077 CCIfType<[i1], CCPromoteToType<i64>>,
Bill Schmidtd89f6782013-08-26 19:42:51 +000078 CCIfType<[i8], CCPromoteToType<i64>>,
79 CCIfType<[i16], CCPromoteToType<i64>>,
80 CCIfType<[i32], CCPromoteToType<i64>>,
81 CCIfType<[i64], CCAssignToReg<[X3, X4]>>,
82 CCIfType<[i128], CCAssignToReg<[X3, X4, X5, X6]>>,
Ulrich Weigand85d5df22014-07-21 00:13:26 +000083 CCIfType<[f32], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>,
84 CCIfType<[f64], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>,
85 CCIfType<[v16i8, v8i16, v4i32, v4f32],
86 CCAssignToReg<[V2, V3, V4, V5, V6, V7, V8, V9]>>,
87 CCIfType<[v2f64, v2i64],
88 CCAssignToReg<[VSH2, VSH3, VSH4, VSH5, VSH6, VSH7, VSH8, VSH9]>>
Bill Schmidtd89f6782013-08-26 19:42:51 +000089]>;
90
Chris Lattner4f2e4e02007-03-06 00:59:59 +000091//===----------------------------------------------------------------------===//
Bill Schmidtef17c142013-02-06 17:33:58 +000092// PowerPC System V Release 4 32-bit ABI
Tilmann Schellerb93960d2009-07-03 06:45:56 +000093//===----------------------------------------------------------------------===//
94
Bill Schmidtef17c142013-02-06 17:33:58 +000095def CC_PPC32_SVR4_Common : CallingConv<[
Hal Finkel940ab932014-02-28 00:27:01 +000096 CCIfType<[i1], CCPromoteToType<i32>>,
97
Tilmann Schellerb93960d2009-07-03 06:45:56 +000098 // The ABI requires i64 to be passed in two adjacent registers with the first
99 // register having an odd register number.
Bill Schmidtef17c142013-02-06 17:33:58 +0000100 CCIfType<[i32], CCIfSplit<CCCustom<"CC_PPC32_SVR4_Custom_AlignArgRegs">>>,
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000101
102 // The first 8 integer arguments are passed in integer registers.
Rafael Espindolaaf25cf82010-02-16 01:50:18 +0000103 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>,
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000104
105 // Make sure the i64 words from a long double are either both passed in
106 // registers or both passed on the stack.
Bill Schmidtef17c142013-02-06 17:33:58 +0000107 CCIfType<[f64], CCIfSplit<CCCustom<"CC_PPC32_SVR4_Custom_AlignFPArgRegs">>>,
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000108
109 // FP values are passed in F1 - F8.
110 CCIfType<[f32, f64], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>,
111
112 // Split arguments have an alignment of 8 bytes on the stack.
113 CCIfType<[i32], CCIfSplit<CCAssignToStack<4, 8>>>,
114
115 CCIfType<[i32], CCAssignToStack<4, 4>>,
116
117 // Floats are stored in double precision format, thus they have the same
118 // alignment and size as doubles.
119 CCIfType<[f32,f64], CCAssignToStack<8, 8>>,
120
121 // Vectors get 16-byte stack slots that are 16-byte aligned.
Hal Finkela6c8b512014-03-26 16:12:58 +0000122 CCIfType<[v16i8, v8i16, v4i32, v4f32, v2f64, v2i64], CCAssignToStack<16, 16>>
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000123]>;
124
125// This calling convention puts vector arguments always on the stack. It is used
126// to assign vector arguments which belong to the variable portion of the
127// parameter list of a variable argument function.
Bill Schmidtef17c142013-02-06 17:33:58 +0000128def CC_PPC32_SVR4_VarArg : CallingConv<[
129 CCDelegateTo<CC_PPC32_SVR4_Common>
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000130]>;
131
Bill Schmidtef17c142013-02-06 17:33:58 +0000132// In contrast to CC_PPC32_SVR4_VarArg, this calling convention first tries to
133// put vector arguments in vector registers before putting them on the stack.
134def CC_PPC32_SVR4 : CallingConv<[
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000135 // The first 12 Vector arguments are passed in AltiVec registers.
Hal Finkel7811c612014-03-28 19:58:11 +0000136 CCIfType<[v16i8, v8i16, v4i32, v4f32],
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000137 CCAssignToReg<[V2, V3, V4, V5, V6, V7, V8, V9, V10, V11, V12, V13]>>,
Hal Finkel7811c612014-03-28 19:58:11 +0000138 CCIfType<[v2f64, v2i64],
139 CCAssignToReg<[VSH2, VSH3, VSH4, VSH5, VSH6, VSH7, VSH8, VSH9,
140 VSH10, VSH11, VSH12, VSH13]>>,
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000141
Bill Schmidtef17c142013-02-06 17:33:58 +0000142 CCDelegateTo<CC_PPC32_SVR4_Common>
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000143]>;
144
145// Helper "calling convention" to handle aggregate by value arguments.
146// Aggregate by value arguments are always placed in the local variable space
147// of the caller. This calling convention is only used to assign those stack
148// offsets in the callers stack frame.
149//
150// Still, the address of the aggregate copy in the callers stack frame is passed
151// in a GPR (or in the parameter list area if all GPRs are allocated) from the
152// caller to the callee. The location for the address argument is assigned by
Bill Schmidtef17c142013-02-06 17:33:58 +0000153// the CC_PPC32_SVR4 calling convention.
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000154//
Bill Schmidtef17c142013-02-06 17:33:58 +0000155// The only purpose of CC_PPC32_SVR4_Custom_Dummy is to skip arguments which are
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000156// not passed by value.
157
Bill Schmidtef17c142013-02-06 17:33:58 +0000158def CC_PPC32_SVR4_ByVal : CallingConv<[
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000159 CCIfByVal<CCPassByVal<4, 4>>,
160
Bill Schmidtef17c142013-02-06 17:33:58 +0000161 CCCustom<"CC_PPC32_SVR4_Custom_Dummy">
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000162]>;
163
Hal Finkel52727c62013-07-02 03:39:34 +0000164def CSR_Altivec : CalleeSavedRegs<(add V20, V21, V22, V23, V24, V25, V26, V27,
165 V28, V29, V30, V31)>;
166
Roman Divackyef21be22012-03-06 16:41:49 +0000167def CSR_Darwin32 : CalleeSavedRegs<(add R13, R14, R15, R16, R17, R18, R19, R20,
168 R21, R22, R23, R24, R25, R26, R27, R28,
169 R29, R30, R31, F14, F15, F16, F17, F18,
170 F19, F20, F21, F22, F23, F24, F25, F26,
Hal Finkel52727c62013-07-02 03:39:34 +0000171 F27, F28, F29, F30, F31, CR2, CR3, CR4
172 )>;
Roman Divackyef21be22012-03-06 16:41:49 +0000173
Hal Finkel52727c62013-07-02 03:39:34 +0000174def CSR_Darwin32_Altivec : CalleeSavedRegs<(add CSR_Darwin32, CSR_Altivec)>;
175
176def CSR_SVR432 : CalleeSavedRegs<(add R14, R15, R16, R17, R18, R19, R20,
Roman Divackyef21be22012-03-06 16:41:49 +0000177 R21, R22, R23, R24, R25, R26, R27, R28,
178 R29, R30, R31, F14, F15, F16, F17, F18,
179 F19, F20, F21, F22, F23, F24, F25, F26,
Hal Finkel52727c62013-07-02 03:39:34 +0000180 F27, F28, F29, F30, F31, CR2, CR3, CR4
181 )>;
182
183def CSR_SVR432_Altivec : CalleeSavedRegs<(add CSR_SVR432, CSR_Altivec)>;
Roman Divackyef21be22012-03-06 16:41:49 +0000184
185def CSR_Darwin64 : CalleeSavedRegs<(add X13, X14, X15, X16, X17, X18, X19, X20,
186 X21, X22, X23, X24, X25, X26, X27, X28,
187 X29, X30, X31, F14, F15, F16, F17, F18,
188 F19, F20, F21, F22, F23, F24, F25, F26,
Hal Finkel52727c62013-07-02 03:39:34 +0000189 F27, F28, F29, F30, F31, CR2, CR3, CR4
190 )>;
Roman Divackyef21be22012-03-06 16:41:49 +0000191
Hal Finkel52727c62013-07-02 03:39:34 +0000192def CSR_Darwin64_Altivec : CalleeSavedRegs<(add CSR_Darwin64, CSR_Altivec)>;
193
194def CSR_SVR464 : CalleeSavedRegs<(add X14, X15, X16, X17, X18, X19, X20,
Roman Divackyef21be22012-03-06 16:41:49 +0000195 X21, X22, X23, X24, X25, X26, X27, X28,
196 X29, X30, X31, F14, F15, F16, F17, F18,
197 F19, F20, F21, F22, F23, F24, F25, F26,
Hal Finkel52727c62013-07-02 03:39:34 +0000198 F27, F28, F29, F30, F31, CR2, CR3, CR4
199 )>;
Hal Finkel756810f2013-03-21 21:37:52 +0000200
Hal Finkel756810f2013-03-21 21:37:52 +0000201
Hal Finkel52727c62013-07-02 03:39:34 +0000202def CSR_SVR464_Altivec : CalleeSavedRegs<(add CSR_SVR464, CSR_Altivec)>;
203
204def CSR_NoRegs : CalleeSavedRegs<(add)>;
Hal Finkel756810f2013-03-21 21:37:52 +0000205