blob: d9f173e1451a72d750ccbae67fbffe65c25cdf68 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===- X86InstrFPStack.td - FPU Instruction Set ------------*- tablegen -*-===//
Jia Liub22310f2012-02-18 12:03:15 +00002//
Evan Cheng6e595b92006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng6e595b92006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4f674922006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng9bf978d2006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Chris Lattnerd587e582008-03-09 07:05:32 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
21 SDTCisVT<1, f80>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesen23f631d2007-07-10 20:53:41 +000023 SDTCisPtrTy<1>,
24 SDTCisVT<2, OtherVT>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesen23f631d2007-07-10 20:53:41 +000026 SDTCisPtrTy<1>,
27 SDTCisVT<2, OtherVT>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +000030def SDTX86Fnstsw : SDTypeProfile<1, 1, [SDTCisVT<0, i16>, SDTCisVT<1, i16>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000031def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000032
Anton Korobeynikov91460e42007-11-16 01:31:51 +000033def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
34
Chris Lattner317332f2008-01-10 07:59:24 +000035def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
Chris Lattnera5156c32010-09-22 01:28:21 +000036 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000037def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000038 [SDNPHasChain, SDNPInGlue, SDNPMayStore,
Chris Lattnera5156c32010-09-22 01:28:21 +000039 SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000040def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
Chris Lattnera5156c32010-09-22 01:28:21 +000041 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000042def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000043 [SDNPHasChain, SDNPOutGlue, SDNPMayLoad,
Chris Lattnera5156c32010-09-22 01:28:21 +000044 SDNPMemOperand]>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +000045def X86fp_stsw : SDNode<"X86ISD::FNSTSW16r", SDTX86Fnstsw>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000046def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000047 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000048def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000049 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000050def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000051 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Anton Korobeynikov91460e42007-11-16 01:31:51 +000052def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattner78f518b2010-09-22 01:05:16 +000053 [SDNPHasChain, SDNPMayStore, SDNPSideEffect,
54 SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000055
56//===----------------------------------------------------------------------===//
Evan Cheng4f674922006-03-17 19:55:52 +000057// FPStack pattern fragments
58//===----------------------------------------------------------------------===//
59
Dale Johannesena2b3c172007-07-03 00:53:03 +000060def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000061 return N->isExactlyValue(+0.0);
62}]>;
63
Dale Johannesena2b3c172007-07-03 00:53:03 +000064def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000065 return N->isExactlyValue(-0.0);
66}]>;
67
Dale Johannesena2b3c172007-07-03 00:53:03 +000068def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000069 return N->isExactlyValue(+1.0);
70}]>;
71
Dale Johannesena2b3c172007-07-03 00:53:03 +000072def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000073 return N->isExactlyValue(-1.0);
74}]>;
75
Evan Chengd5847812006-02-21 20:00:20 +000076// Some 'special' instructions
Dan Gohman453d64c2009-10-29 18:10:34 +000077let usesCustomInserter = 1 in { // Expanded after instruction selection.
Eric Christophera964f4d2010-11-30 21:57:32 +000078 def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000079 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000080 def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000081 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000082 def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000083 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000084 def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000085 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000086 def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000087 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000088 def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000089 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000090 def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000091 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000092 def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000093 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000094 def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000095 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Chengd5847812006-02-21 20:00:20 +000096}
97
Dale Johannesena47f7d72007-08-07 20:29:26 +000098// All FP Stack operations are represented with four instructions here. The
99// first three instructions, generated by the instruction selector, use "RFP32"
100// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
101// 64-bit or 80-bit floating point values. These sizes apply to the values,
102// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
103// copied to each other without losing information. These instructions are all
104// pseudo instructions and use the "_Fp" suffix.
105// In some cases there are additional variants with a mixture of different
106// register sizes.
Evan Cheng6e595b92006-02-21 19:13:53 +0000107// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000108// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesena47f7d72007-08-07 20:29:26 +0000109// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000110// The FP stackifier pass converts one to the other after register allocation
111// occurs.
Evan Cheng6e595b92006-02-21 19:13:53 +0000112//
113// Note that the FpI instruction should have instruction selection info (e.g.
114// a pattern) and the FPI instruction should have emission info (e.g. opcode
115// encoding and asm printing info).
116
Bob Wilsona967c422010-08-26 18:08:11 +0000117// FpIf32, FpIf64 - Floating Point Pseudo Instruction template.
Dale Johannesene36c4002007-09-23 14:52:20 +0000118// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
119// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
120// f80 instructions cannot use SSE and use neither of these.
121class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
122 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
123class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
124 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000125
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000126// Factoring for arithmetic.
127multiclass FPBinary_rr<SDNode OpNode> {
128// Register op register -> register
129// These are separated out because they have no reversed form.
Dale Johannesene36c4002007-09-23 14:52:20 +0000130def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000131 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000132def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000133 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000134def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000135 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000136}
137// The FopST0 series are not included here because of the irregularities
138// in where the 'r' goes in assembly output.
Dale Johannesenb1888e72007-08-05 18:49:15 +0000139// These instructions cannot address 80-bit memory.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000140multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
141// ST(0) = ST(0) + [mem]
Sean Callanan04d8cb72009-12-18 00:01:26 +0000142def _Fp32m : FpIf32<(outs RFP32:$dst),
143 (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen23f631d2007-07-10 20:53:41 +0000144 [(set RFP32:$dst,
145 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000146def _Fp64m : FpIf64<(outs RFP64:$dst),
147 (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen23f631d2007-07-10 20:53:41 +0000148 [(set RFP64:$dst,
149 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000150def _Fp64m32: FpIf64<(outs RFP64:$dst),
151 (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen68471d22007-07-10 21:53:30 +0000152 [(set RFP64:$dst,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000153 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000154def _Fp80m32: FpI_<(outs RFP80:$dst),
155 (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000156 [(set RFP80:$dst,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000157 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000158def _Fp80m64: FpI_<(outs RFP80:$dst),
159 (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000160 [(set RFP80:$dst,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000161 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000162def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Chris Lattner61ea00b2010-10-05 23:58:18 +0000163 !strconcat("f", asmstring, "{s}\t$src")> {
Sean Callanan04d8cb72009-12-18 00:01:26 +0000164 let mayLoad = 1;
165}
Evan Cheng94b5a802007-07-19 01:14:50 +0000166def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Chris Lattner61ea00b2010-10-05 23:58:18 +0000167 !strconcat("f", asmstring, "{l}\t$src")> {
Sean Callanan04d8cb72009-12-18 00:01:26 +0000168 let mayLoad = 1;
169}
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000170// ST(0) = ST(0) + [memint]
Sean Callanan04d8cb72009-12-18 00:01:26 +0000171def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
172 OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000173 [(set RFP32:$dst, (OpNode RFP32:$src1,
174 (X86fild addr:$src2, i16)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000175def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
176 OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000177 [(set RFP32:$dst, (OpNode RFP32:$src1,
178 (X86fild addr:$src2, i32)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000179def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
180 OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000181 [(set RFP64:$dst, (OpNode RFP64:$src1,
182 (X86fild addr:$src2, i16)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000183def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
184 OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000185 [(set RFP64:$dst, (OpNode RFP64:$src1,
186 (X86fild addr:$src2, i32)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000187def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
188 OneArgFPRW,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000189 [(set RFP80:$dst, (OpNode RFP80:$src1,
190 (X86fild addr:$src2, i16)))]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000191def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
192 OneArgFPRW,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000193 [(set RFP80:$dst, (OpNode RFP80:$src1,
194 (X86fild addr:$src2, i32)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000195def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Chris Lattner61ea00b2010-10-05 23:58:18 +0000196 !strconcat("fi", asmstring, "{s}\t$src")> {
Sean Callanan04d8cb72009-12-18 00:01:26 +0000197 let mayLoad = 1;
198}
Evan Cheng94b5a802007-07-19 01:14:50 +0000199def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Chris Lattner61ea00b2010-10-05 23:58:18 +0000200 !strconcat("fi", asmstring, "{l}\t$src")> {
Sean Callanan04d8cb72009-12-18 00:01:26 +0000201 let mayLoad = 1;
202}
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000203}
204
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000205let Defs = [FPSW] in {
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000206// FPBinary_rr just defines pseudo-instructions, no need to set a scheduling
207// resources.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000208defm ADD : FPBinary_rr<fadd>;
209defm SUB : FPBinary_rr<fsub>;
210defm MUL : FPBinary_rr<fmul>;
211defm DIV : FPBinary_rr<fdiv>;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000212// Sets the scheduling resources for the actual NAME#_F<size>m defintions.
213let SchedRW = [WriteFAddLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000214defm ADD : FPBinary<fadd, MRM0m, "add">;
215defm SUB : FPBinary<fsub, MRM4m, "sub">;
216defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000217}
218let SchedRW = [WriteFMulLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000219defm MUL : FPBinary<fmul, MRM1m, "mul">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000220}
221let SchedRW = [WriteFDivLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000222defm DIV : FPBinary<fdiv, MRM6m, "div">;
223defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000224}
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000225}
Evan Cheng6e595b92006-02-21 19:13:53 +0000226
Craig Topper623b0d62014-01-01 14:22:37 +0000227class FPST0rInst<Format fp, string asm>
228 : FPI<0xD8, fp, (outs), (ins RST:$op), asm>;
229class FPrST0Inst<Format fp, string asm>
230 : FPI<0xDC, fp, (outs), (ins RST:$op), asm>;
231class FPrST0PInst<Format fp, string asm>
232 : FPI<0xDE, fp, (outs), (ins RST:$op), asm>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000233
Evan Cheng6e595b92006-02-21 19:13:53 +0000234// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
235// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
236// we have to put some 'r's in and take them out of weird places.
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000237let SchedRW = [WriteFAdd] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000238def ADD_FST0r : FPST0rInst <MRM0r, "fadd\t$op">;
239def ADD_FrST0 : FPrST0Inst <MRM0r, "fadd\t{%st(0), $op|$op, st(0)}">;
240def ADD_FPrST0 : FPrST0PInst<MRM0r, "faddp\t$op">;
241def SUBR_FST0r : FPST0rInst <MRM5r, "fsubr\t$op">;
242def SUB_FrST0 : FPrST0Inst <MRM5r, "fsub{r}\t{%st(0), $op|$op, st(0)}">;
243def SUB_FPrST0 : FPrST0PInst<MRM5r, "fsub{r}p\t$op">;
244def SUB_FST0r : FPST0rInst <MRM4r, "fsub\t$op">;
245def SUBR_FrST0 : FPrST0Inst <MRM4r, "fsub{|r}\t{%st(0), $op|$op, st(0)}">;
246def SUBR_FPrST0 : FPrST0PInst<MRM4r, "fsub{|r}p\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000247} // SchedRW
248let SchedRW = [WriteFMul] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000249def MUL_FST0r : FPST0rInst <MRM1r, "fmul\t$op">;
250def MUL_FrST0 : FPrST0Inst <MRM1r, "fmul\t{%st(0), $op|$op, st(0)}">;
251def MUL_FPrST0 : FPrST0PInst<MRM1r, "fmulp\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000252} // SchedRW
253let SchedRW = [WriteFDiv] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000254def DIVR_FST0r : FPST0rInst <MRM7r, "fdivr\t$op">;
255def DIV_FrST0 : FPrST0Inst <MRM7r, "fdiv{r}\t{%st(0), $op|$op, st(0)}">;
256def DIV_FPrST0 : FPrST0PInst<MRM7r, "fdiv{r}p\t$op">;
257def DIV_FST0r : FPST0rInst <MRM6r, "fdiv\t$op">;
258def DIVR_FrST0 : FPrST0Inst <MRM6r, "fdiv{|r}\t{%st(0), $op|$op, st(0)}">;
259def DIVR_FPrST0 : FPrST0PInst<MRM6r, "fdiv{|r}p\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000260} // SchedRW
Evan Cheng6e595b92006-02-21 19:13:53 +0000261
Craig Topper623b0d62014-01-01 14:22:37 +0000262def COM_FST0r : FPST0rInst <MRM2r, "fcom\t$op">;
263def COMP_FST0r : FPST0rInst <MRM3r, "fcomp\t$op">;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000264
Evan Cheng6e595b92006-02-21 19:13:53 +0000265// Unary operations.
Craig Topper56f0ed812014-02-19 08:25:02 +0000266multiclass FPUnary<SDNode OpNode, Format fp, string asmstring> {
Dale Johannesene36c4002007-09-23 14:52:20 +0000267def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000268 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000269def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000270 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000271def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000272 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Craig Topper56f0ed812014-02-19 08:25:02 +0000273def _F : FPI<0xD9, fp, (outs), (ins), asmstring>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000274}
275
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000276let Defs = [FPSW] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000277defm CHS : FPUnary<fneg, MRM_E0, "fchs">;
278defm ABS : FPUnary<fabs, MRM_E1, "fabs">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000279let SchedRW = [WriteFSqrt] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000280defm SQRT: FPUnary<fsqrt,MRM_FA, "fsqrt">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000281}
Craig Topper56f0ed812014-02-19 08:25:02 +0000282defm SIN : FPUnary<fsin, MRM_FE, "fsin">;
283defm COS : FPUnary<fcos, MRM_FF, "fcos">;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000284
Chris Lattner92831732008-01-11 07:18:17 +0000285let neverHasSideEffects = 1 in {
286def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
287def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
288def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
289}
Craig Topper56f0ed812014-02-19 08:25:02 +0000290def TST_F : FPI<0xD9, MRM_E4, (outs), (ins), "ftst">;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000291} // Defs = [FPSW]
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000292
Sean Callanane739ac82009-09-16 01:13:52 +0000293// Versions of FP instructions that take a single memory operand. Added for the
294// disassembler; remove as they are included with patterns elsewhere.
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000295def FCOM32m : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">;
296def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000297
298def FLDENVm : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000299def FSTENVm : FPI<0xD9, MRM6m, (outs f32mem:$dst), (ins), "fnstenv\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000300
301def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
302def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
303
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000304def FCOM64m : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">;
305def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000306
Sean Callanane739ac82009-09-16 01:13:52 +0000307def FRSTORm : FPI<0xDD, MRM4m, (outs f32mem:$dst), (ins), "frstor\t$dst">;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000308def FSAVEm : FPI<0xDD, MRM6m, (outs f32mem:$dst), (ins), "fnsave\t$dst">;
Andrew Trickedd006c2010-10-22 03:58:29 +0000309def FNSTSWm : FPI<0xDD, MRM7m, (outs f32mem:$dst), (ins), "fnstsw\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000310
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000311def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">;
312def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000313
314def FBLDm : FPI<0xDF, MRM4m, (outs), (ins f32mem:$src), "fbld\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000315def FBSTPm : FPI<0xDF, MRM6m, (outs f32mem:$dst), (ins), "fbstp\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000316
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000317// Floating point cmovs.
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000318class FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
319 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>;
320class FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
321 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>;
322
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000323multiclass FPCMov<PatLeaf cc> {
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000324 def _Fp32 : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000325 CondMovFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000326 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000327 cc, EFLAGS))]>;
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000328 def _Fp64 : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000329 CondMovFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000330 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000331 cc, EFLAGS))]>;
332 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
333 CondMovFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000334 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000335 cc, EFLAGS))]>,
336 Requires<[HasCMov]>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000337}
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000338
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000339let Defs = [FPSW] in {
Eric Christopher6bdbdb52010-06-18 23:56:07 +0000340let Uses = [EFLAGS], Constraints = "$src1 = $dst" in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000341defm CMOVB : FPCMov<X86_COND_B>;
342defm CMOVBE : FPCMov<X86_COND_BE>;
343defm CMOVE : FPCMov<X86_COND_E>;
344defm CMOVP : FPCMov<X86_COND_P>;
345defm CMOVNB : FPCMov<X86_COND_AE>;
346defm CMOVNBE: FPCMov<X86_COND_A>;
347defm CMOVNE : FPCMov<X86_COND_NE>;
348defm CMOVNP : FPCMov<X86_COND_NP>;
Eric Christopher6bdbdb52010-06-18 23:56:07 +0000349} // Uses = [EFLAGS], Constraints = "$src1 = $dst"
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000350
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000351let Predicates = [HasCMov] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000352// These are not factored because there's no clean way to pass DA/DB.
Craig Topper623b0d62014-01-01 14:22:37 +0000353def CMOVB_F : FPI<0xDA, MRM0r, (outs RST:$op), (ins),
354 "fcmovb\t{$op, %st(0)|st(0), $op}">;
355def CMOVBE_F : FPI<0xDA, MRM2r, (outs RST:$op), (ins),
356 "fcmovbe\t{$op, %st(0)|st(0), $op}">;
357def CMOVE_F : FPI<0xDA, MRM1r, (outs RST:$op), (ins),
358 "fcmove\t{$op, %st(0)|st(0), $op}">;
359def CMOVP_F : FPI<0xDA, MRM3r, (outs RST:$op), (ins),
360 "fcmovu\t{$op, %st(0)|st(0), $op}">;
361def CMOVNB_F : FPI<0xDB, MRM0r, (outs RST:$op), (ins),
362 "fcmovnb\t{$op, %st(0)|st(0), $op}">;
363def CMOVNBE_F: FPI<0xDB, MRM2r, (outs RST:$op), (ins),
364 "fcmovnbe\t{$op, %st(0)|st(0), $op}">;
365def CMOVNE_F : FPI<0xDB, MRM1r, (outs RST:$op), (ins),
366 "fcmovne\t{$op, %st(0)|st(0), $op}">;
367def CMOVNP_F : FPI<0xDB, MRM3r, (outs RST:$op), (ins),
368 "fcmovnu\t{$op, %st(0)|st(0), $op}">;
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000369} // Predicates = [HasCMov]
Evan Cheng6e595b92006-02-21 19:13:53 +0000370
371// Floating point loads & stores.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000372let canFoldAsLoad = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000373def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000374 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Dan Gohman8c5d6832010-02-27 23:47:46 +0000375let isReMaterializable = 1 in
Bill Wendlinga2401be2007-12-17 22:17:14 +0000376 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000377 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000378def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000379 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Chengc2081fe2007-08-30 05:49:43 +0000380}
Dale Johannesene36c4002007-09-23 14:52:20 +0000381def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000382 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
383def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
384 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
385def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
386 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000387def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000388 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000389def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000390 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000391def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000392 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000393def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000394 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000395def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000396 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000397def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000398 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000399def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000400 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000401def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000402 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000403def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000404 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000405
Dale Johannesene36c4002007-09-23 14:52:20 +0000406def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000407 [(store RFP32:$src, addr:$op)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000408def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000409 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000410def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000411 [(store RFP64:$src, addr:$op)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000412def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000413 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000414def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000415 [(truncstoref64 RFP80:$src, addr:$op)]>;
416// FST does not support 80-bit memory target; FSTP must be used.
Evan Cheng6e595b92006-02-21 19:13:53 +0000417
Chris Lattner92831732008-01-11 07:18:17 +0000418let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000419def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
420def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
421def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
422def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
423def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattner317332f2008-01-10 07:59:24 +0000424}
Dale Johannesena47f7d72007-08-07 20:29:26 +0000425def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000426 [(store RFP80:$src, addr:$op)]>;
Chris Lattner92831732008-01-11 07:18:17 +0000427let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000428def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
429def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
430def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
431def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
432def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
433def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000434def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
435def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
436def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattner317332f2008-01-10 07:59:24 +0000437}
Evan Cheng6e595b92006-02-21 19:13:53 +0000438
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000439let mayLoad = 1, SchedRW = [WriteLoad] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000440def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src",
441 IIC_FLD>;
442def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src",
443 IIC_FLD>;
444def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src",
445 IIC_FLD80>;
446def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src",
447 IIC_FILD>;
448def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src",
449 IIC_FILD>;
450def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src",
451 IIC_FILD>;
Chris Lattner317332f2008-01-10 07:59:24 +0000452}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000453let mayStore = 1, SchedRW = [WriteStore] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000454def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst",
455 IIC_FST>;
456def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst",
457 IIC_FST>;
458def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst",
459 IIC_FST>;
460def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst",
461 IIC_FST>;
462def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst",
463 IIC_FST80>;
464def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst",
465 IIC_FIST>;
466def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst",
467 IIC_FIST>;
468def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst",
469 IIC_FIST>;
470def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst",
471 IIC_FIST>;
472def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst",
473 IIC_FIST>;
Chris Lattner317332f2008-01-10 07:59:24 +0000474}
Evan Cheng6e595b92006-02-21 19:13:53 +0000475
476// FISTTP requires SSE3 even though it's a FPStack op.
Craig Toppereb8f9e92012-01-10 06:30:56 +0000477let Predicates = [HasSSE3] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000478def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000479 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000480def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000481 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000482def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000483 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000484def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000485 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000486def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000487 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000488def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000489 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000490def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000491 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000492def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000493 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000494def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000495 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>;
496} // Predicates = [HasSSE3]
Evan Cheng6e595b92006-02-21 19:13:53 +0000497
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000498let mayStore = 1, SchedRW = [WriteStore] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000499def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst",
500 IIC_FST>;
501def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst",
502 IIC_FST>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000503def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst),
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000504 "fisttp{ll}\t$dst", IIC_FST>;
Chris Lattner317332f2008-01-10 07:59:24 +0000505}
Evan Cheng6e595b92006-02-21 19:13:53 +0000506
507// FP Stack manipulation instructions.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000508let SchedRW = [WriteMove] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000509def LD_Frr : FPI<0xD9, MRM0r, (outs), (ins RST:$op), "fld\t$op", IIC_FLD>;
510def ST_Frr : FPI<0xDD, MRM2r, (outs), (ins RST:$op), "fst\t$op", IIC_FST>;
511def ST_FPrr : FPI<0xDD, MRM3r, (outs), (ins RST:$op), "fstp\t$op", IIC_FST>;
512def XCH_F : FPI<0xD9, MRM1r, (outs), (ins RST:$op), "fxch\t$op", IIC_FXCH>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000513}
Evan Cheng6e595b92006-02-21 19:13:53 +0000514
515// Floating point constant loads.
Chris Lattneraca7ca32008-01-10 05:45:39 +0000516let isReMaterializable = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000517def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000518 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000519def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000520 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000521def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000522 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000523def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000524 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000525def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000526 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000527def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000528 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmane8c1e422007-06-26 00:48:07 +0000529}
Evan Cheng6e595b92006-02-21 19:13:53 +0000530
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000531let SchedRW = [WriteZero] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000532def LD_F0 : FPI<0xD9, MRM_EE, (outs), (ins), "fldz", IIC_FLDZ>;
533def LD_F1 : FPI<0xD9, MRM_E8, (outs), (ins), "fld1", IIC_FIST>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000534}
Evan Cheng6e595b92006-02-21 19:13:53 +0000535
536// Floating point compares.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000537let SchedRW = [WriteFAdd] in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000538def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000539 [(set FPSW, (trunc (X86cmp RFP32:$lhs, RFP32:$rhs)))]>;
Chris Lattner92831732008-01-11 07:18:17 +0000540def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000541 [(set FPSW, (trunc (X86cmp RFP64:$lhs, RFP64:$rhs)))]>;
Chris Lattner92831732008-01-11 07:18:17 +0000542def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000543 [(set FPSW, (trunc (X86cmp RFP80:$lhs, RFP80:$rhs)))]>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000544} // SchedRW
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000545} // Defs = [FPSW]
546
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000547let SchedRW = [WriteFAdd] in {
Chris Lattner83facb02010-03-19 00:01:11 +0000548// CC = ST(0) cmp ST(i)
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000549let Defs = [EFLAGS, FPSW] in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000550def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000551 [(set EFLAGS, (X86cmp RFP32:$lhs, RFP32:$rhs))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000552def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000553 [(set EFLAGS, (X86cmp RFP64:$lhs, RFP64:$rhs))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000554def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000555 [(set EFLAGS, (X86cmp RFP80:$lhs, RFP80:$rhs))]>;
Evan Cheng8ee1ecf2007-09-25 19:08:02 +0000556}
557
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000558let Defs = [FPSW], Uses = [ST0] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000559def UCOM_Fr : FPI<0xDD, MRM4r, // FPSW = cmp ST(0) with ST(i)
560 (outs), (ins RST:$reg), "fucom\t$reg", IIC_FUCOM>;
561def UCOM_FPr : FPI<0xDD, MRM5r, // FPSW = cmp ST(0) with ST(i), pop
562 (outs), (ins RST:$reg), "fucomp\t$reg", IIC_FUCOM>;
Craig Topper56f0ed812014-02-19 08:25:02 +0000563def UCOM_FPPr : FPI<0xDA, MRM_E9, // cmp ST(0) with ST(1), pop, pop
564 (outs), (ins), "fucompp", IIC_FUCOM>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000565}
Evan Cheng6e595b92006-02-21 19:13:53 +0000566
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000567let Defs = [EFLAGS, FPSW], Uses = [ST0] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000568def UCOM_FIr : FPI<0xDB, MRM5r, // CC = cmp ST(0) with ST(i)
569 (outs), (ins RST:$reg), "fucomi\t$reg", IIC_FUCOMI>;
570def UCOM_FIPr : FPI<0xDF, MRM5r, // CC = cmp ST(0) with ST(i), pop
571 (outs), (ins RST:$reg), "fucompi\t$reg", IIC_FUCOMI>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000572}
Evan Cheng6e595b92006-02-21 19:13:53 +0000573
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000574let Defs = [EFLAGS, FPSW] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000575def COM_FIr : FPI<0xDB, MRM6r, (outs), (ins RST:$reg),
576 "fcomi\t$reg", IIC_FCOMI>;
577def COM_FIPr : FPI<0xDF, MRM6r, (outs), (ins RST:$reg),
578 "fcompi\t$reg", IIC_FCOMI>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000579}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000580} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000581
Evan Cheng6e595b92006-02-21 19:13:53 +0000582// Floating point flag ops.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000583let SchedRW = [WriteALU] in {
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000584let Defs = [AX], Uses = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000585def FNSTSW16r : I<0xDF, MRM_E0, // AX = fp flags
Craig Topperefd67d42013-07-31 02:47:52 +0000586 (outs), (ins), "fnstsw\t{%ax|ax}",
Craig Topper56f0ed812014-02-19 08:25:02 +0000587 [(set AX, (X86fp_stsw FPSW))], IIC_FNSTSW>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000588
589def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Andrew Trickedd006c2010-10-22 03:58:29 +0000590 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000591 [(X86fp_cwd_get16 addr:$dst)], IIC_FNSTCW>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000592} // SchedRW
Chris Lattner317332f2008-01-10 07:59:24 +0000593let mayLoad = 1 in
Evan Cheng6e595b92006-02-21 19:13:53 +0000594def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000595 (outs), (ins i16mem:$dst), "fldcw\t$dst", [], IIC_FLDCW>,
596 Sched<[WriteLoad]>;
Evan Chengd5847812006-02-21 20:00:20 +0000597
Chris Lattnerdec85b82010-10-05 05:32:15 +0000598// FPU control instructions
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000599let SchedRW = [WriteMicrocoded] in {
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000600let Defs = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000601def FNINIT : I<0xDB, MRM_E3, (outs), (ins), "fninit", [], IIC_FNINIT>;
Craig Topper623b0d62014-01-01 14:22:37 +0000602def FFREE : FPI<0xDD, MRM0r, (outs), (ins RST:$reg),
603 "ffree\t$reg", IIC_FFREE>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000604// Clear exceptions
605
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000606let Defs = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000607def FNCLEX : I<0xDB, MRM_E2, (outs), (ins), "fnclex", [], IIC_FNCLEX>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000608} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000609
Chris Lattnerdec85b82010-10-05 05:32:15 +0000610// Operandless floating-point instructions for the disassembler.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000611let SchedRW = [WriteMicrocoded] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000612def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", [], IIC_WAIT>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000613
Craig Topper56f0ed812014-02-19 08:25:02 +0000614def FNOP : I<0xD9, MRM_D0, (outs), (ins), "fnop", [], IIC_FNOP>;
615def FXAM : I<0xD9, MRM_E5, (outs), (ins), "fxam", [], IIC_FXAM>;
616def FLDL2T : I<0xD9, MRM_E9, (outs), (ins), "fldl2t", [], IIC_FLDL>;
617def FLDL2E : I<0xD9, MRM_EA, (outs), (ins), "fldl2e", [], IIC_FLDL>;
618def FLDPI : I<0xD9, MRM_EB, (outs), (ins), "fldpi", [], IIC_FLDL>;
619def FLDLG2 : I<0xD9, MRM_EC, (outs), (ins), "fldlg2", [], IIC_FLDL>;
620def FLDLN2 : I<0xD9, MRM_ED, (outs), (ins), "fldln2", [], IIC_FLDL>;
621def F2XM1 : I<0xD9, MRM_F0, (outs), (ins), "f2xm1", [], IIC_F2XM1>;
622def FYL2X : I<0xD9, MRM_F1, (outs), (ins), "fyl2x", [], IIC_FYL2X>;
623def FPTAN : I<0xD9, MRM_F2, (outs), (ins), "fptan", [], IIC_FPTAN>;
624def FPATAN : I<0xD9, MRM_F3, (outs), (ins), "fpatan", [], IIC_FPATAN>;
625def FXTRACT : I<0xD9, MRM_F4, (outs), (ins), "fxtract", [], IIC_FXTRACT>;
626def FPREM1 : I<0xD9, MRM_F5, (outs), (ins), "fprem1", [], IIC_FPREM1>;
627def FDECSTP : I<0xD9, MRM_F6, (outs), (ins), "fdecstp", [], IIC_FPSTP>;
628def FINCSTP : I<0xD9, MRM_F7, (outs), (ins), "fincstp", [], IIC_FPSTP>;
629def FPREM : I<0xD9, MRM_F8, (outs), (ins), "fprem", [], IIC_FPREM>;
630def FYL2XP1 : I<0xD9, MRM_F9, (outs), (ins), "fyl2xp1", [], IIC_FYL2XP1>;
631def FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", [], IIC_FSINCOS>;
632def FRNDINT : I<0xD9, MRM_FC, (outs), (ins), "frndint", [], IIC_FRNDINT>;
633def FSCALE : I<0xD9, MRM_FD, (outs), (ins), "fscale", [], IIC_FSCALE>;
634def FCOMPP : I<0xDE, MRM_D9, (outs), (ins), "fcompp", [], IIC_FCOMPP>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000635
636def FXSAVE : I<0xAE, MRM0m, (outs opaque512mem:$dst), (ins),
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000637 "fxsave\t$dst", [], IIC_FXSAVE>, TB;
Craig Topper80ab2682014-01-17 08:16:57 +0000638def FXSAVE64 : RI<0xAE, MRM0m, (outs opaque512mem:$dst), (ins),
639 "fxsave{q|64}\t$dst", [], IIC_FXSAVE>, TB,
640 Requires<[In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000641def FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000642 "fxrstor\t$src", [], IIC_FXRSTOR>, TB;
Craig Topper80ab2682014-01-17 08:16:57 +0000643def FXRSTOR64 : RI<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
644 "fxrstor{q|64}\t$src", [], IIC_FXRSTOR>, TB,
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000645 Requires<[In64BitMode]>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000646} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000647
Evan Chengd5847812006-02-21 20:00:20 +0000648//===----------------------------------------------------------------------===//
649// Non-Instruction Patterns
650//===----------------------------------------------------------------------===//
651
Dale Johannesena47f7d72007-08-07 20:29:26 +0000652// Required for RET of f32 / f64 / f80 values.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000653def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
654def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesenb1888e72007-08-05 18:49:15 +0000655def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Chengd5847812006-02-21 20:00:20 +0000656
Dale Johannesena47f7d72007-08-07 20:29:26 +0000657// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000658def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000659def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op,
660 RFP64:$src)>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000661def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000662def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op,
663 RFP80:$src)>;
664def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op,
665 RFP80:$src)>;
666def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op,
667 RFP80:$src)>;
Evan Chengd5847812006-02-21 20:00:20 +0000668
669// Floating point constant -0.0 and -1.0
Dale Johannesene36c4002007-09-23 14:52:20 +0000670def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
671def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
672def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
673def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000674def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
675def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Chengd5847812006-02-21 20:00:20 +0000676
677// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000678def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesena2b3c172007-07-03 00:53:03 +0000679
Chris Lattnerd587e582008-03-09 07:05:32 +0000680// FP extensions map onto simple pseudo-value conversions if they are to/from
681// the FP stack.
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000682def : Pat<(f64 (fextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000683 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000684def : Pat<(f80 (fextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000685 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000686def : Pat<(f80 (fextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000687 Requires<[FPStackf64]>;
688
689// FP truncations map onto simple pseudo-value conversions if they are to/from
690// the FP stack. We have validated that only value-preserving truncations make
691// it through isel.
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000692def : Pat<(f32 (fround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000693 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000694def : Pat<(f32 (fround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000695 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000696def : Pat<(f64 (fround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000697 Requires<[FPStackf64]>;