blob: a315c305fca7270987c11ce09fb51c5aedcf1ad7 [file] [log] [blame]
Eric Christopher84bdfd82010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher0d274a02010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopher8b912662010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad7c14a552011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd265b3f2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd265b3f2010-10-17 01:51:42 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher663f4992010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher663f4992010-08-17 00:46:57 +000052static cl::opt<bool>
Eric Christopher7b92c2a2010-10-18 22:53:53 +000053DisableARMFastISel("disable-arm-fast-isel",
54 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopher5501b7e2010-10-11 20:05:22 +000055 cl::init(false), cl::Hidden);
Eric Christopher663f4992010-08-17 00:46:57 +000056
Eric Christopher347f4c32010-12-15 23:47:29 +000057extern cl::opt<bool> EnableARMLongCalls;
58
Eric Christopher84bdfd82010-07-21 22:26:11 +000059namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000060
Eric Christopherfef5f312010-11-19 22:30:02 +000061 // All possible address modes, plus some.
62 typedef struct Address {
63 enum {
64 RegBase,
65 FrameIndexBase
66 } BaseType;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000067
Eric Christopherfef5f312010-11-19 22:30:02 +000068 union {
69 unsigned Reg;
70 int FI;
71 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000072
Eric Christopherfef5f312010-11-19 22:30:02 +000073 int Offset;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000074
Eric Christopherfef5f312010-11-19 22:30:02 +000075 // Innocuous defaults for our address.
76 Address()
Jim Grosbach4e983162011-05-16 22:24:07 +000077 : BaseType(RegBase), Offset(0) {
Eric Christopherfef5f312010-11-19 22:30:02 +000078 Base.Reg = 0;
79 }
80 } Address;
Eric Christopher84bdfd82010-07-21 22:26:11 +000081
82class ARMFastISel : public FastISel {
83
84 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
85 /// make the right decision when generating code for different targets.
86 const ARMSubtarget *Subtarget;
Eric Christopher09f757d2010-08-17 01:25:29 +000087 const TargetMachine &TM;
88 const TargetInstrInfo &TII;
89 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +000090 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +000091
Eric Christopherb024be32010-09-29 22:24:45 +000092 // Convenience variables to avoid some queries.
Eric Christopher6a0333c2010-09-02 01:39:14 +000093 bool isThumb;
Eric Christopherb024be32010-09-29 22:24:45 +000094 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +000095
Eric Christopher84bdfd82010-07-21 22:26:11 +000096 public:
Eric Christopher2ff757d2010-09-09 01:06:51 +000097 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher09f757d2010-08-17 01:25:29 +000098 : FastISel(funcInfo),
99 TM(funcInfo.MF->getTarget()),
100 TII(*TM.getInstrInfo()),
101 TLI(*TM.getTargetLowering()) {
Eric Christopher84bdfd82010-07-21 22:26:11 +0000102 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher8d03b8a2010-08-23 22:32:45 +0000103 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christopher6a0333c2010-09-02 01:39:14 +0000104 isThumb = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +0000105 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000106 }
107
Eric Christopherd8e8a292010-08-20 00:20:31 +0000108 // Code from FastISel.cpp.
Eric Christopher09f757d2010-08-17 01:25:29 +0000109 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC);
111 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill);
114 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill);
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000118 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 unsigned Op1, bool Op1IsKill,
122 unsigned Op2, bool Op2IsKill);
Eric Christopher09f757d2010-08-17 01:25:29 +0000123 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 const ConstantFP *FPImm);
Eric Christopher09f757d2010-08-17 01:25:29 +0000131 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 unsigned Op0, bool Op0IsKill,
134 unsigned Op1, bool Op1IsKill,
135 uint64_t Imm);
Eric Christopher174d8722011-03-12 01:09:29 +0000136 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm);
Eric Christopher77087462011-04-29 22:07:50 +0000139 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
140 const TargetRegisterClass *RC,
141 uint64_t Imm1, uint64_t Imm2);
Eric Christopher174d8722011-03-12 01:09:29 +0000142
Eric Christopher09f757d2010-08-17 01:25:29 +0000143 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
144 unsigned Op0, bool Op0IsKill,
145 uint32_t Idx);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000146
Eric Christopherd8e8a292010-08-20 00:20:31 +0000147 // Backend specific FastISel code.
Eric Christopher84bdfd82010-07-21 22:26:11 +0000148 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher92db2012010-09-02 01:48:11 +0000149 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000150 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000151
152 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000153
Eric Christopher00202ee2010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christophercc766a22010-09-10 23:10:30 +0000155 private:
Eric Christopher2f8637d2010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
159 bool SelectCmp(const Instruction *I);
160 bool SelectFPExt(const Instruction *I);
161 bool SelectFPTrunc(const Instruction *I);
162 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
163 bool SelectSIToFP(const Instruction *I);
164 bool SelectFPToSI(const Instruction *I);
165 bool SelectSDiv(const Instruction *I);
166 bool SelectSRem(const Instruction *I);
167 bool SelectCall(const Instruction *I);
168 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000169 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000170 bool SelectTrunc(const Instruction *I);
171 bool SelectIntExt(const Instruction *I);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000172
Eric Christopher00202ee2010-08-23 21:44:12 +0000173 // Utility routines.
Eric Christopher0d274a02010-08-19 00:37:05 +0000174 private:
Chris Lattner229907c2011-07-18 04:54:35 +0000175 bool isTypeLegal(Type *Ty, MVT &VT);
176 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000177 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
178 bool isZExt);
Eric Christopherfef5f312010-11-19 22:30:02 +0000179 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
180 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
181 bool ARMComputeAddress(const Value *Obj, Address &Addr);
182 void ARMSimplifyAddress(Address &Addr, EVT VT);
Chad Rosier4489f942011-11-02 17:20:24 +0000183 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher3cf63f12010-09-09 00:19:41 +0000184 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christophera86a6d22010-09-28 22:47:54 +0000185 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000186 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000187 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +0000188 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher919772f2011-02-22 01:37:10 +0000189 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000190
Eric Christopher72497e52010-09-10 23:18:12 +0000191 // Call handling routines.
192 private:
Eric Christopherc103c662010-10-18 02:17:53 +0000193 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
194 unsigned &ResultReg);
Eric Christopher72497e52010-09-10 23:18:12 +0000195 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000196 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000197 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000198 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000199 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
200 SmallVectorImpl<unsigned> &RegArgs,
201 CallingConv::ID CC,
202 unsigned &NumBytes);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000203 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000204 const Instruction *I, CallingConv::ID CC,
205 unsigned &NumBytes);
Eric Christopher7990df12010-09-28 01:21:42 +0000206 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000207
208 // OptionalDef handling routines.
209 private:
Eric Christopher174d8722011-03-12 01:09:29 +0000210 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000211 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
212 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher119ff7f2010-12-01 01:40:24 +0000213 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000214 const MachineInstrBuilder &MIB,
215 unsigned Flags);
Eric Christopher0d274a02010-08-19 00:37:05 +0000216};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000217
218} // end anonymous namespace
219
Eric Christopher72497e52010-09-10 23:18:12 +0000220#include "ARMGenCallingConv.inc"
Eric Christopher84bdfd82010-07-21 22:26:11 +0000221
Eric Christopher0d274a02010-08-19 00:37:05 +0000222// DefinesOptionalPredicate - This is different from DefinesPredicate in that
223// we don't care about implicit defs here, just places we'll need to add a
224// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
225bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000226 const MCInstrDesc &MCID = MI->getDesc();
227 if (!MCID.hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000228 return false;
229
230 // Look to see if our OptionalDef is defining CPSR or CCR.
231 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
232 const MachineOperand &MO = MI->getOperand(i);
Eric Christopher985d9e42010-08-20 00:36:24 +0000233 if (!MO.isReg() || !MO.isDef()) continue;
234 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000235 *CPSR = true;
236 }
237 return true;
238}
239
Eric Christopher174d8722011-03-12 01:09:29 +0000240bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000241 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000242
Eric Christopher174d8722011-03-12 01:09:29 +0000243 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000244 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000245 AFI->isThumb2Function())
246 return false;
Eric Christopher501d2e22011-04-29 00:03:10 +0000247
Evan Cheng6cc775f2011-06-28 19:10:37 +0000248 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
249 if (MCID.OpInfo[i].isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000250 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000251
Eric Christopher174d8722011-03-12 01:09:29 +0000252 return false;
253}
254
Eric Christopher0d274a02010-08-19 00:37:05 +0000255// If the machine is predicable go ahead and add the predicate operands, if
256// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000257// TODO: If we want to support thumb1 then we'll need to deal with optional
258// CPSR defs that need to be added before the remaining operands. See s_cc_out
259// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000260const MachineInstrBuilder &
261ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
262 MachineInstr *MI = &*MIB;
263
Eric Christopher174d8722011-03-12 01:09:29 +0000264 // Do we use a predicate? or...
265 // Are we NEON in ARM mode and have a predicate operand? If so, I know
266 // we're not predicable but add it anyways.
267 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher0d274a02010-08-19 00:37:05 +0000268 AddDefaultPred(MIB);
Eric Christopher501d2e22011-04-29 00:03:10 +0000269
Eric Christopher0d274a02010-08-19 00:37:05 +0000270 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
271 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000272 bool CPSR = false;
Eric Christopher0d274a02010-08-19 00:37:05 +0000273 if (DefinesOptionalPredicate(MI, &CPSR)) {
274 if (CPSR)
275 AddDefaultT1CC(MIB);
276 else
277 AddDefaultCC(MIB);
278 }
279 return MIB;
280}
281
Eric Christopher09f757d2010-08-17 01:25:29 +0000282unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
283 const TargetRegisterClass* RC) {
284 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000285 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000286
Eric Christopher0d274a02010-08-19 00:37:05 +0000287 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher09f757d2010-08-17 01:25:29 +0000288 return ResultReg;
289}
290
291unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
292 const TargetRegisterClass *RC,
293 unsigned Op0, bool Op0IsKill) {
294 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000295 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000296
297 if (II.getNumDefs() >= 1)
Eric Christopher0d274a02010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher09f757d2010-08-17 01:25:29 +0000299 .addReg(Op0, Op0IsKill * RegState::Kill));
300 else {
Eric Christopher0d274a02010-08-19 00:37:05 +0000301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000302 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher0d274a02010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher09f757d2010-08-17 01:25:29 +0000304 TII.get(TargetOpcode::COPY), ResultReg)
305 .addReg(II.ImplicitDefs[0]));
306 }
307 return ResultReg;
308}
309
310unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
311 const TargetRegisterClass *RC,
312 unsigned Op0, bool Op0IsKill,
313 unsigned Op1, bool Op1IsKill) {
314 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000315 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000316
317 if (II.getNumDefs() >= 1)
Eric Christopher0d274a02010-08-19 00:37:05 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher09f757d2010-08-17 01:25:29 +0000319 .addReg(Op0, Op0IsKill * RegState::Kill)
320 .addReg(Op1, Op1IsKill * RegState::Kill));
321 else {
Eric Christopher0d274a02010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher0d274a02010-08-19 00:37:05 +0000325 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher09f757d2010-08-17 01:25:29 +0000326 TII.get(TargetOpcode::COPY), ResultReg)
327 .addReg(II.ImplicitDefs[0]));
328 }
329 return ResultReg;
330}
331
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000332unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
333 const TargetRegisterClass *RC,
334 unsigned Op0, bool Op0IsKill,
335 unsigned Op1, bool Op1IsKill,
336 unsigned Op2, bool Op2IsKill) {
337 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000338 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000339
340 if (II.getNumDefs() >= 1)
341 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
342 .addReg(Op0, Op0IsKill * RegState::Kill)
343 .addReg(Op1, Op1IsKill * RegState::Kill)
344 .addReg(Op2, Op2IsKill * RegState::Kill));
345 else {
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
351 TII.get(TargetOpcode::COPY), ResultReg)
352 .addReg(II.ImplicitDefs[0]));
353 }
354 return ResultReg;
355}
356
Eric Christopher09f757d2010-08-17 01:25:29 +0000357unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
358 const TargetRegisterClass *RC,
359 unsigned Op0, bool Op0IsKill,
360 uint64_t Imm) {
361 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000362 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000363
364 if (II.getNumDefs() >= 1)
Eric Christopher0d274a02010-08-19 00:37:05 +0000365 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher09f757d2010-08-17 01:25:29 +0000366 .addReg(Op0, Op0IsKill * RegState::Kill)
367 .addImm(Imm));
368 else {
Eric Christopher0d274a02010-08-19 00:37:05 +0000369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000370 .addReg(Op0, Op0IsKill * RegState::Kill)
371 .addImm(Imm));
Eric Christopher0d274a02010-08-19 00:37:05 +0000372 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher09f757d2010-08-17 01:25:29 +0000373 TII.get(TargetOpcode::COPY), ResultReg)
374 .addReg(II.ImplicitDefs[0]));
375 }
376 return ResultReg;
377}
378
379unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
380 const TargetRegisterClass *RC,
381 unsigned Op0, bool Op0IsKill,
382 const ConstantFP *FPImm) {
383 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000384 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000385
386 if (II.getNumDefs() >= 1)
Eric Christopher0d274a02010-08-19 00:37:05 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher09f757d2010-08-17 01:25:29 +0000388 .addReg(Op0, Op0IsKill * RegState::Kill)
389 .addFPImm(FPImm));
390 else {
Eric Christopher0d274a02010-08-19 00:37:05 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addFPImm(FPImm));
Eric Christopher0d274a02010-08-19 00:37:05 +0000394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher09f757d2010-08-17 01:25:29 +0000395 TII.get(TargetOpcode::COPY), ResultReg)
396 .addReg(II.ImplicitDefs[0]));
397 }
398 return ResultReg;
399}
400
401unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
402 const TargetRegisterClass *RC,
403 unsigned Op0, bool Op0IsKill,
404 unsigned Op1, bool Op1IsKill,
405 uint64_t Imm) {
406 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000407 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000408
409 if (II.getNumDefs() >= 1)
Eric Christopher0d274a02010-08-19 00:37:05 +0000410 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher09f757d2010-08-17 01:25:29 +0000411 .addReg(Op0, Op0IsKill * RegState::Kill)
412 .addReg(Op1, Op1IsKill * RegState::Kill)
413 .addImm(Imm));
414 else {
Eric Christopher0d274a02010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
Eric Christopher0d274a02010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher09f757d2010-08-17 01:25:29 +0000420 TII.get(TargetOpcode::COPY), ResultReg)
421 .addReg(II.ImplicitDefs[0]));
422 }
423 return ResultReg;
424}
425
426unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
427 const TargetRegisterClass *RC,
428 uint64_t Imm) {
429 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000430 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000431
Eric Christopher09f757d2010-08-17 01:25:29 +0000432 if (II.getNumDefs() >= 1)
Eric Christopher0d274a02010-08-19 00:37:05 +0000433 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher09f757d2010-08-17 01:25:29 +0000434 .addImm(Imm));
435 else {
Eric Christopher0d274a02010-08-19 00:37:05 +0000436 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000437 .addImm(Imm));
Eric Christopher0d274a02010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher09f757d2010-08-17 01:25:29 +0000439 TII.get(TargetOpcode::COPY), ResultReg)
440 .addReg(II.ImplicitDefs[0]));
441 }
442 return ResultReg;
443}
444
Eric Christopher77087462011-04-29 22:07:50 +0000445unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
446 const TargetRegisterClass *RC,
447 uint64_t Imm1, uint64_t Imm2) {
448 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000449 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0713a9d2011-06-08 23:55:35 +0000450
Eric Christopher77087462011-04-29 22:07:50 +0000451 if (II.getNumDefs() >= 1)
452 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
453 .addImm(Imm1).addImm(Imm2));
454 else {
455 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
456 .addImm(Imm1).addImm(Imm2));
Eric Christopher0713a9d2011-06-08 23:55:35 +0000457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher77087462011-04-29 22:07:50 +0000458 TII.get(TargetOpcode::COPY),
459 ResultReg)
460 .addReg(II.ImplicitDefs[0]));
461 }
462 return ResultReg;
463}
464
Eric Christopher09f757d2010-08-17 01:25:29 +0000465unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
466 unsigned Op0, bool Op0IsKill,
467 uint32_t Idx) {
468 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
469 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
470 "Cannot yet extract from physregs");
Eric Christopher0d274a02010-08-19 00:37:05 +0000471 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher09f757d2010-08-17 01:25:29 +0000472 DL, TII.get(TargetOpcode::COPY), ResultReg)
473 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
474 return ResultReg;
475}
476
Eric Christopher860fc932010-09-10 00:34:35 +0000477// TODO: Don't worry about 64-bit now, but when this is fixed remove the
478// checks from the various callers.
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000479unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000480 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000481
Eric Christopher4bd70472010-09-09 21:44:45 +0000482 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
483 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
484 TII.get(ARM::VMOVRS), MoveReg)
485 .addReg(SrcReg));
486 return MoveReg;
487}
488
489unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000490 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000491
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000492 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher4bd70472010-09-09 21:44:45 +0000494 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000495 .addReg(SrcReg));
496 return MoveReg;
497}
498
Eric Christopher3cf63f12010-09-09 00:19:41 +0000499// For double width floating point we need to materialize two constants
500// (the high and the low) into integer registers then use a move to get
501// the combined constant into an FP reg.
502unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
503 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000504 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000505
Eric Christopher3cf63f12010-09-09 00:19:41 +0000506 // This checks to see if we can use VFP3 instructions to materialize
507 // a constant, otherwise we have to go through the constant pool.
508 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000509 int Imm;
510 unsigned Opc;
511 if (is64bit) {
512 Imm = ARM_AM::getFP64Imm(Val);
513 Opc = ARM::FCONSTD;
514 } else {
515 Imm = ARM_AM::getFP32Imm(Val);
516 Opc = ARM::FCONSTS;
517 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000518 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
520 DestReg)
Jim Grosbachefc761a2011-09-30 00:50:06 +0000521 .addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000522 return DestReg;
523 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000524
Eric Christopher860fc932010-09-10 00:34:35 +0000525 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000526 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000527
Eric Christopher22fd29a2010-09-09 23:50:00 +0000528 // MachineConstantPool wants an explicit alignment.
529 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
530 if (Align == 0) {
531 // TODO: Figure out if this is correct.
532 Align = TD.getTypeAllocSize(CFP->getType());
533 }
534 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
535 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
536 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000537
Eric Christopher860fc932010-09-10 00:34:35 +0000538 // The extra reg is for addrmode5.
Eric Christopher6f98bfd2010-09-28 00:35:09 +0000539 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
540 DestReg)
541 .addConstantPoolIndex(Idx)
Eric Christopher22fd29a2010-09-09 23:50:00 +0000542 .addReg(0));
543 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000544}
545
Eric Christophera86a6d22010-09-28 22:47:54 +0000546unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopher7ac602b2010-10-11 08:38:55 +0000547
Chad Rosier67f96882011-11-04 22:29:00 +0000548 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
549 return false;
Eric Christophere4dd7372010-11-03 20:21:17 +0000550
551 // If we can do this in a single instruction without a constant pool entry
552 // do so now.
553 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000554 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Eric Christophere4dd7372010-11-03 20:21:17 +0000555 unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier67f96882011-11-04 22:29:00 +0000556 unsigned ImmReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christophere4dd7372010-11-03 20:21:17 +0000557 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier67f96882011-11-04 22:29:00 +0000558 TII.get(Opc), ImmReg)
Jim Grosbachd7a35502010-11-19 18:01:37 +0000559 .addImm(CI->getSExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000560 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000561 }
562
Chad Rosier67f96882011-11-04 22:29:00 +0000563 // For now 32-bit only.
564 if (VT != MVT::i32)
565 return false;
566
567 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
568
Eric Christopherc3e118e2010-09-02 23:43:26 +0000569 // MachineConstantPool wants an explicit alignment.
570 unsigned Align = TD.getPrefTypeAlignment(C->getType());
571 if (Align == 0) {
572 // TODO: Figure out if this is correct.
573 Align = TD.getTypeAllocSize(C->getType());
574 }
575 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000576
Eric Christopherc3e118e2010-09-02 23:43:26 +0000577 if (isThumb)
578 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher953b1af2010-09-28 21:55:34 +0000579 TII.get(ARM::t2LDRpci), DestReg)
580 .addConstantPoolIndex(Idx));
Eric Christopherc3e118e2010-09-02 23:43:26 +0000581 else
Eric Christopher22d04922010-11-12 09:48:30 +0000582 // The extra immediate is for addrmode2.
Eric Christopherc3e118e2010-09-02 23:43:26 +0000583 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher953b1af2010-09-28 21:55:34 +0000584 TII.get(ARM::LDRcp), DestReg)
585 .addConstantPoolIndex(Idx)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000586 .addImm(0));
Eric Christopher2ff757d2010-09-09 01:06:51 +0000587
Eric Christopherc3e118e2010-09-02 23:43:26 +0000588 return DestReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000589}
590
Eric Christopher83a5ec82010-10-01 23:24:42 +0000591unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000592 // For now 32-bit only.
Duncan Sands14627772010-11-03 12:17:33 +0000593 if (VT != MVT::i32) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000594
Eric Christopher7787f792010-10-02 00:32:44 +0000595 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopher7ac602b2010-10-11 08:38:55 +0000596
Eric Christopher7787f792010-10-02 00:32:44 +0000597 // TODO: Need more magic for ARM PIC.
598 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000599
Eric Christopher7787f792010-10-02 00:32:44 +0000600 // MachineConstantPool wants an explicit alignment.
601 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
602 if (Align == 0) {
603 // TODO: Figure out if this is correct.
604 Align = TD.getTypeAllocSize(GV->getType());
605 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000606
Eric Christopher7787f792010-10-02 00:32:44 +0000607 // Grab index.
608 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengdfce83c2011-01-17 08:03:18 +0000609 unsigned Id = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +0000610 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
611 ARMCP::CPValue,
612 PCAdj);
Eric Christopher7787f792010-10-02 00:32:44 +0000613 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000614
Eric Christopher7787f792010-10-02 00:32:44 +0000615 // Load value.
616 MachineInstrBuilder MIB;
617 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
618 if (isThumb) {
619 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
620 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
621 .addConstantPoolIndex(Idx);
622 if (RelocM == Reloc::PIC_)
623 MIB.addImm(Id);
624 } else {
Eric Christopher22d04922010-11-12 09:48:30 +0000625 // The extra immediate is for addrmode2.
Eric Christopher7787f792010-10-02 00:32:44 +0000626 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
627 DestReg)
628 .addConstantPoolIndex(Idx)
Eric Christopher22d04922010-11-12 09:48:30 +0000629 .addImm(0);
Eric Christopher7787f792010-10-02 00:32:44 +0000630 }
631 AddOptionalDefs(MIB);
Eli Friedman86585792011-06-03 01:13:19 +0000632
633 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
634 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
635 if (isThumb)
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000636 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
637 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000638 .addReg(DestReg)
639 .addImm(0);
640 else
641 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
642 NewDestReg)
643 .addReg(DestReg)
644 .addImm(0);
645 DestReg = NewDestReg;
646 AddOptionalDefs(MIB);
647 }
648
Eric Christopher7787f792010-10-02 00:32:44 +0000649 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000650}
651
Eric Christopher3cf63f12010-09-09 00:19:41 +0000652unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
653 EVT VT = TLI.getValueType(C->getType(), true);
654
655 // Only handle simple types.
656 if (!VT.isSimple()) return 0;
657
658 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
659 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000660 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
661 return ARMMaterializeGV(GV, VT);
662 else if (isa<ConstantInt>(C))
663 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000664
Eric Christopher83a5ec82010-10-01 23:24:42 +0000665 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000666}
667
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000668unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
669 // Don't handle dynamic allocas.
670 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000671
Duncan Sandsf5dda012010-11-03 11:35:31 +0000672 MVT VT;
Eric Christopher730764d2010-10-17 06:07:26 +0000673 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000674
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000675 DenseMap<const AllocaInst*, int>::iterator SI =
676 FuncInfo.StaticAllocaMap.find(AI);
677
678 // This will get lowered later into the correct offsets and registers
679 // via rewriteXFrameIndex.
680 if (SI != FuncInfo.StaticAllocaMap.end()) {
681 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
682 unsigned ResultReg = createResultReg(RC);
683 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
684 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
685 TII.get(Opc), ResultReg)
686 .addFrameIndex(SI->second)
687 .addImm(0));
688 return ResultReg;
689 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000690
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000691 return 0;
692}
693
Chris Lattner229907c2011-07-18 04:54:35 +0000694bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sandsf5dda012010-11-03 11:35:31 +0000695 EVT evt = TLI.getValueType(Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000696
Eric Christopher761e7fb2010-08-25 07:23:49 +0000697 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000698 if (evt == MVT::Other || !evt.isSimple()) return false;
699 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000700
Eric Christopher901176a2010-08-31 01:28:42 +0000701 // Handle all legal types, i.e. a register that will directly hold this
702 // value.
703 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000704}
705
Chris Lattner229907c2011-07-18 04:54:35 +0000706bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000707 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000708
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000709 // If this is a type than can be sign or zero-extended to a basic operation
710 // go ahead and accept it now.
711 if (VT == MVT::i8 || VT == MVT::i16)
712 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000713
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000714 return false;
715}
716
Eric Christopher558b61e2010-11-19 22:36:41 +0000717// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000718bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000719 // Some boilerplate from the X86 FastISel.
720 const User *U = NULL;
Eric Christopher00202ee2010-08-23 21:44:12 +0000721 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000722 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000723 // Don't walk into other basic blocks unless the object is an alloca from
724 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000725 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
726 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
727 Opcode = I->getOpcode();
728 U = I;
729 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000730 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000731 Opcode = C->getOpcode();
732 U = C;
733 }
734
Chris Lattner229907c2011-07-18 04:54:35 +0000735 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000736 if (Ty->getAddressSpace() > 255)
737 // Fast instruction selection doesn't support the special
738 // address spaces.
739 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000740
Eric Christopher00202ee2010-08-23 21:44:12 +0000741 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000742 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000743 break;
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000744 case Instruction::BitCast: {
745 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000746 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000747 }
748 case Instruction::IntToPtr: {
749 // Look past no-op inttoptrs.
750 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopherfef5f312010-11-19 22:30:02 +0000751 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000752 break;
753 }
754 case Instruction::PtrToInt: {
755 // Look past no-op ptrtoints.
756 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopherfef5f312010-11-19 22:30:02 +0000757 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000758 break;
759 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000760 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000761 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000762 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000763
Eric Christopher21d0c172010-10-14 09:29:41 +0000764 // Iterate through the GEP folding the constants into offsets where
765 // we can.
766 gep_type_iterator GTI = gep_type_begin(U);
767 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
768 i != e; ++i, ++GTI) {
769 const Value *Op = *i;
Chris Lattner229907c2011-07-18 04:54:35 +0000770 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christopher21d0c172010-10-14 09:29:41 +0000771 const StructLayout *SL = TD.getStructLayout(STy);
772 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
773 TmpOffset += SL->getElementOffset(Idx);
774 } else {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000775 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christophera5a779e2011-03-22 19:39:17 +0000776 for (;;) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000777 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
778 // Constant-offset addressing.
779 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000780 break;
781 }
782 if (isa<AddOperator>(Op) &&
783 (!isa<Instruction>(Op) ||
784 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
785 == FuncInfo.MBB) &&
786 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher501d2e22011-04-29 00:03:10 +0000787 // An add (in the same block) with a constant operand. Fold the
Eric Christophera5a779e2011-03-22 19:39:17 +0000788 // constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000789 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000790 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000791 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000792 // Iterate on the other operand.
793 Op = cast<AddOperator>(Op)->getOperand(0);
794 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000795 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000796 // Unsupported
797 goto unsupported_gep;
798 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000799 }
800 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000801
802 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000803 Addr.Offset = TmpOffset;
804 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000805
806 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000807 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000808
Eric Christopher21d0c172010-10-14 09:29:41 +0000809 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000810 break;
811 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000812 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000813 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000814 DenseMap<const AllocaInst*, int>::iterator SI =
815 FuncInfo.StaticAllocaMap.find(AI);
816 if (SI != FuncInfo.StaticAllocaMap.end()) {
817 Addr.BaseType = Address::FrameIndexBase;
818 Addr.Base.FI = SI->second;
819 return true;
820 }
821 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000822 }
823 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000824
Eric Christopheref83e212010-10-13 21:41:51 +0000825 // Materialize the global variable's address into a reg which can
826 // then be used later to load the variable.
Eric Christopher9d4e4712010-08-24 00:07:24 +0000827 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherdd0821e2010-10-13 09:11:46 +0000828 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
829 if (Tmp == 0) return false;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000830
Eric Christopherfef5f312010-11-19 22:30:02 +0000831 Addr.Base.Reg = Tmp;
Eric Christopherdd0821e2010-10-13 09:11:46 +0000832 return true;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000833 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000834
Eric Christopher9d4e4712010-08-24 00:07:24 +0000835 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000836 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
837 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000838}
839
Eric Christopherfef5f312010-11-19 22:30:02 +0000840void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach055de2c2010-10-27 21:39:08 +0000841
Eric Christopher73bc5b02010-10-21 19:40:30 +0000842 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach055de2c2010-10-27 21:39:08 +0000843
Eric Christopher73bc5b02010-10-21 19:40:30 +0000844 bool needsLowering = false;
845 switch (VT.getSimpleVT().SimpleTy) {
846 default:
847 assert(false && "Unhandled load/store type!");
848 case MVT::i1:
849 case MVT::i8:
850 case MVT::i16:
851 case MVT::i32:
852 // Integer loads/stores handle 12-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000853 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000854 break;
855 case MVT::f32:
856 case MVT::f64:
857 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000858 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000859 break;
860 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000861
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000862 // If this is a stack pointer and the offset needs to be simplified then
863 // put the alloca address into a register, set the base type back to
864 // register and continue. This should almost never happen.
865 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
866 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
867 ARM::GPRRegisterClass;
868 unsigned ResultReg = createResultReg(RC);
869 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
870 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
871 TII.get(Opc), ResultReg)
872 .addFrameIndex(Addr.Base.FI)
873 .addImm(0));
874 Addr.Base.Reg = ResultReg;
875 Addr.BaseType = Address::RegBase;
876 }
877
Eric Christopher73bc5b02010-10-21 19:40:30 +0000878 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000879 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000880 if (needsLowering) {
Eli Friedman86caced2011-04-29 21:22:56 +0000881 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
882 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000883 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000884 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000885}
886
Eric Christopher119ff7f2010-12-01 01:40:24 +0000887void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000888 const MachineInstrBuilder &MIB,
889 unsigned Flags) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000890 // addrmode5 output depends on the selection dag addressing dividing the
891 // offset by 4 that it then later multiplies. Do this here as well.
892 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
893 VT.getSimpleVT().SimpleTy == MVT::f64)
894 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000895
Eric Christopher119ff7f2010-12-01 01:40:24 +0000896 // Frame base works a bit differently. Handle it separately.
897 if (Addr.BaseType == Address::FrameIndexBase) {
898 int FI = Addr.Base.FI;
899 int Offset = Addr.Offset;
900 MachineMemOperand *MMO =
901 FuncInfo.MF->getMachineMemOperand(
902 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarich6528a542011-05-28 20:34:49 +0000903 Flags,
Eric Christopher119ff7f2010-12-01 01:40:24 +0000904 MFI.getObjectSize(FI),
905 MFI.getObjectAlignment(FI));
906 // Now add the rest of the operands.
907 MIB.addFrameIndex(FI);
908
909 // ARM halfword load/stores need an additional operand.
910 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
911
912 MIB.addImm(Addr.Offset);
913 MIB.addMemOperand(MMO);
914 } else {
915 // Now add the rest of the operands.
916 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000917
Eric Christopher119ff7f2010-12-01 01:40:24 +0000918 // ARM halfword load/stores need an additional operand.
919 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
920
921 MIB.addImm(Addr.Offset);
922 }
923 AddOptionalDefs(MIB);
924}
925
Eric Christopherfef5f312010-11-19 22:30:02 +0000926bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000927
Eric Christopher761e7fb2010-08-25 07:23:49 +0000928 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopher901176a2010-08-31 01:28:42 +0000929 unsigned Opc;
Eric Christophera2583ea2010-10-07 05:50:44 +0000930 TargetRegisterClass *RC;
Eric Christopher761e7fb2010-08-25 07:23:49 +0000931 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000932 // This is mostly going to be Neon/vector support.
933 default: return false;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000934 case MVT::i16:
Eric Christopher947e4222010-10-17 01:40:27 +0000935 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher15bc2432010-10-08 01:13:17 +0000936 RC = ARM::GPRRegisterClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000937 break;
938 case MVT::i8:
Jim Grosbach5a7c7152010-10-27 00:19:44 +0000939 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher15bc2432010-10-08 01:13:17 +0000940 RC = ARM::GPRRegisterClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000941 break;
Eric Christopher901176a2010-08-31 01:28:42 +0000942 case MVT::i32:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000943 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher15bc2432010-10-08 01:13:17 +0000944 RC = ARM::GPRRegisterClass;
Eric Christopher901176a2010-08-31 01:28:42 +0000945 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +0000946 case MVT::f32:
947 Opc = ARM::VLDRS;
Eric Christophera2583ea2010-10-07 05:50:44 +0000948 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +0000949 break;
950 case MVT::f64:
951 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +0000952 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +0000953 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +0000954 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000955 // Simplify this down to something we can handle.
Eric Christopherfef5f312010-11-19 22:30:02 +0000956 ARMSimplifyAddress(Addr, VT);
Jim Grosbach055de2c2010-10-27 21:39:08 +0000957
Eric Christopher119ff7f2010-12-01 01:40:24 +0000958 // Create the base instruction, then add the operands.
959 ResultReg = createResultReg(RC);
960 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
961 TII.get(Opc), ResultReg);
Cameron Zwarich6528a542011-05-28 20:34:49 +0000962 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad);
Eric Christopher901176a2010-08-31 01:28:42 +0000963 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +0000964}
965
Eric Christopher29ab6d12010-09-27 06:02:23 +0000966bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +0000967 // Atomic loads need special handling.
968 if (cast<LoadInst>(I)->isAtomic())
969 return false;
970
Eric Christopher860fc932010-09-10 00:34:35 +0000971 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000972 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +0000973 if (!isLoadTypeLegal(I->getType(), VT))
974 return false;
975
Eric Christopher119ff7f2010-12-01 01:40:24 +0000976 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +0000977 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +0000978 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +0000979
980 unsigned ResultReg;
Eric Christopherfef5f312010-11-19 22:30:02 +0000981 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +0000982 UpdateValueMap(I, ResultReg);
983 return true;
984}
985
Eric Christopherfef5f312010-11-19 22:30:02 +0000986bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher74487fc2010-09-02 00:53:56 +0000987 unsigned StrOpc;
988 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000989 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +0000990 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +0000991 case MVT::i1: {
992 unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass :
993 ARM::GPRRegisterClass);
994 unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
995 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
996 TII.get(Opc), Res)
997 .addReg(SrcReg).addImm(1));
998 SrcReg = Res;
999 } // Fallthrough here.
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001000 case MVT::i8:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001001 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001002 break;
1003 case MVT::i16:
Eric Christopher947e4222010-10-17 01:40:27 +00001004 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001005 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001006 case MVT::i32:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001007 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopherc918d552010-10-16 01:10:35 +00001008 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001009 case MVT::f32:
1010 if (!Subtarget->hasVFP2()) return false;
1011 StrOpc = ARM::VSTRS;
1012 break;
1013 case MVT::f64:
1014 if (!Subtarget->hasVFP2()) return false;
1015 StrOpc = ARM::VSTRD;
1016 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001017 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001018 // Simplify this down to something we can handle.
Eric Christopherfef5f312010-11-19 22:30:02 +00001019 ARMSimplifyAddress(Addr, VT);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001020
Eric Christopher119ff7f2010-12-01 01:40:24 +00001021 // Create the base instruction, then add the operands.
1022 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1023 TII.get(StrOpc))
1024 .addReg(SrcReg, getKillRegState(true));
Cameron Zwarich6528a542011-05-28 20:34:49 +00001025 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore);
Eric Christopher74487fc2010-09-02 00:53:56 +00001026 return true;
1027}
1028
Eric Christopher29ab6d12010-09-27 06:02:23 +00001029bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001030 Value *Op0 = I->getOperand(0);
1031 unsigned SrcReg = 0;
1032
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001033 // Atomic stores need special handling.
1034 if (cast<StoreInst>(I)->isAtomic())
1035 return false;
1036
Eric Christopher119ff7f2010-12-01 01:40:24 +00001037 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001038 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001039 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001040 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001041
Eric Christopher92db2012010-09-02 01:48:11 +00001042 // Get the value to be stored into a register.
1043 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001044 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001045
Eric Christopher119ff7f2010-12-01 01:40:24 +00001046 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001047 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001048 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001049 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001050
Eric Christopherfef5f312010-11-19 22:30:02 +00001051 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001052 return true;
1053}
1054
1055static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1056 switch (Pred) {
1057 // Needs two compares...
1058 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001059 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001060 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001061 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001062 return ARMCC::AL;
1063 case CmpInst::ICMP_EQ:
1064 case CmpInst::FCMP_OEQ:
1065 return ARMCC::EQ;
1066 case CmpInst::ICMP_SGT:
1067 case CmpInst::FCMP_OGT:
1068 return ARMCC::GT;
1069 case CmpInst::ICMP_SGE:
1070 case CmpInst::FCMP_OGE:
1071 return ARMCC::GE;
1072 case CmpInst::ICMP_UGT:
1073 case CmpInst::FCMP_UGT:
1074 return ARMCC::HI;
1075 case CmpInst::FCMP_OLT:
1076 return ARMCC::MI;
1077 case CmpInst::ICMP_ULE:
1078 case CmpInst::FCMP_OLE:
1079 return ARMCC::LS;
1080 case CmpInst::FCMP_ORD:
1081 return ARMCC::VC;
1082 case CmpInst::FCMP_UNO:
1083 return ARMCC::VS;
1084 case CmpInst::FCMP_UGE:
1085 return ARMCC::PL;
1086 case CmpInst::ICMP_SLT:
1087 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001088 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001089 case CmpInst::ICMP_SLE:
1090 case CmpInst::FCMP_ULE:
1091 return ARMCC::LE;
1092 case CmpInst::FCMP_UNE:
1093 case CmpInst::ICMP_NE:
1094 return ARMCC::NE;
1095 case CmpInst::ICMP_UGE:
1096 return ARMCC::HS;
1097 case CmpInst::ICMP_ULT:
1098 return ARMCC::LO;
1099 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001100}
1101
Eric Christopher29ab6d12010-09-27 06:02:23 +00001102bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001103 const BranchInst *BI = cast<BranchInst>(I);
1104 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1105 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001106
Eric Christopher6aaed722010-09-03 00:35:47 +00001107 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001108
Eric Christopher5c308f82010-10-29 21:08:19 +00001109 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1110 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001111 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001112 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001113
1114 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001115 // Try to take advantage of fallthrough opportunities.
1116 CmpInst::Predicate Predicate = CI->getPredicate();
1117 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1118 std::swap(TBB, FBB);
1119 Predicate = CmpInst::getInversePredicate(Predicate);
1120 }
1121
1122 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001123
1124 // We may not handle every CC for now.
1125 if (ARMPred == ARMCC::AL) return false;
1126
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001127 // Emit the compare.
Chad Rosier9cf803c2011-11-02 18:08:25 +00001128 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001129 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001130
Eric Christopher5c308f82010-10-29 21:08:19 +00001131 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1132 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1133 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1134 FastEmitBranch(FBB, DL);
1135 FuncInfo.MBB->addSuccessor(TBB);
1136 return true;
1137 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001138 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1139 MVT SourceVT;
1140 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001141 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Eric Christopher8d46b472011-04-29 20:02:39 +00001142 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1143 unsigned OpReg = getRegForValue(TI->getOperand(0));
1144 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1145 TII.get(TstOpc))
1146 .addReg(OpReg).addImm(1));
1147
1148 unsigned CCMode = ARMCC::NE;
1149 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1150 std::swap(TBB, FBB);
1151 CCMode = ARMCC::EQ;
1152 }
1153
1154 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1155 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1156 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1157
1158 FastEmitBranch(FBB, DL);
1159 FuncInfo.MBB->addSuccessor(TBB);
1160 return true;
1161 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001162 } else if (const ConstantInt *CI =
1163 dyn_cast<ConstantInt>(BI->getCondition())) {
1164 uint64_t Imm = CI->getZExtValue();
1165 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1166 FastEmitBranch(Target, DL);
1167 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001168 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001169
Eric Christopher5c308f82010-10-29 21:08:19 +00001170 unsigned CmpReg = getRegForValue(BI->getCondition());
1171 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001172
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001173 // We've been divorced from our compare! Our block was split, and
1174 // now our compare lives in a predecessor block. We musn't
1175 // re-compare here, as the children of the compare aren't guaranteed
1176 // live across the block boundary (we *could* check for this).
1177 // Regardless, the compare has been done in the predecessor block,
1178 // and it left a value for us in a virtual register. Ergo, we test
1179 // the one-bit value left in the virtual register.
1180 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1181 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1182 .addReg(CmpReg).addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001183
Eric Christopher4f012fd2011-04-28 16:52:09 +00001184 unsigned CCMode = ARMCC::NE;
1185 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1186 std::swap(TBB, FBB);
1187 CCMode = ARMCC::EQ;
1188 }
1189
Eric Christopher6aaed722010-09-03 00:35:47 +00001190 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher6aaed722010-09-03 00:35:47 +00001191 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001192 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christopher6aaed722010-09-03 00:35:47 +00001193 FastEmitBranch(FBB, DL);
1194 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001195 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001196}
1197
Chad Rosier9cf803c2011-11-02 18:08:25 +00001198bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1199 bool isZExt) {
Chad Rosier78127d32011-10-26 23:25:44 +00001200 Type *Ty = Src1Value->getType();
Chad Rosier9cf803c2011-11-02 18:08:25 +00001201 EVT SrcVT = TLI.getValueType(Ty, true);
1202 if (!SrcVT.isSimple()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001203
Chad Rosier78127d32011-10-26 23:25:44 +00001204 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1205 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherc3e9c402010-09-08 23:13:45 +00001206 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001207
Eric Christopherc3e9c402010-09-08 23:13:45 +00001208 unsigned CmpOpc;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001209 bool needsExt = false;
1210 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001211 default: return false;
1212 // TODO: Verify compares.
1213 case MVT::f32:
1214 CmpOpc = ARM::VCMPES;
1215 break;
1216 case MVT::f64:
1217 CmpOpc = ARM::VCMPED;
1218 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001219 case MVT::i1:
1220 case MVT::i8:
1221 case MVT::i16:
1222 needsExt = true;
1223 // Intentional fall-through.
Eric Christopherc3e9c402010-09-08 23:13:45 +00001224 case MVT::i32:
1225 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
1226 break;
1227 }
1228
Chad Rosier9cf803c2011-11-02 18:08:25 +00001229 unsigned SrcReg1 = getRegForValue(Src1Value);
1230 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001231
Chad Rosier9cf803c2011-11-02 18:08:25 +00001232 unsigned SrcReg2 = getRegForValue(Src2Value);
1233 if (SrcReg2 == 0) return false;
1234
1235 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1236 if (needsExt) {
1237 unsigned ResultReg;
1238 EVT DestVT = MVT::i32;
1239 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, DestVT, isZExt);
1240 if (ResultReg == 0) return false;
1241 SrcReg1 = ResultReg;
1242 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, DestVT, isZExt);
1243 if (ResultReg == 0) return false;
1244 SrcReg2 = ResultReg;
1245 }
Chad Rosier59a20192011-10-26 22:47:55 +00001246
1247 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosier9cf803c2011-11-02 18:08:25 +00001248 .addReg(SrcReg1).addReg(SrcReg2));
Chad Rosier78127d32011-10-26 23:25:44 +00001249
1250 // For floating point we need to move the result to a comparison register
1251 // that we can then use for branches.
1252 if (Ty->isFloatTy() || Ty->isDoubleTy())
1253 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1254 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001255 return true;
1256}
1257
1258bool ARMFastISel::SelectCmp(const Instruction *I) {
1259 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosier78127d32011-10-26 23:25:44 +00001260 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier59a20192011-10-26 22:47:55 +00001261
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001262 // Get the compare predicate.
1263 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001264
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001265 // We may not handle every CC for now.
1266 if (ARMPred == ARMCC::AL) return false;
1267
Chad Rosier59a20192011-10-26 22:47:55 +00001268 // Emit the compare.
Chad Rosier9cf803c2011-11-02 18:08:25 +00001269 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier59a20192011-10-26 22:47:55 +00001270 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001271
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001272 // Now set a register based on the comparison. Explicitly set the predicates
1273 // here.
Eric Christophera98be902010-10-07 05:31:49 +00001274 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001275 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher76a97522010-10-07 05:39:19 +00001276 : ARM::GPRRegisterClass;
1277 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001278 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001279 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier78127d32011-10-26 23:25:44 +00001280 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier59a20192011-10-26 22:47:55 +00001281 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001282 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1283 .addReg(ZeroReg).addImm(1)
1284 .addImm(ARMPred).addReg(CondReg);
1285
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001286 UpdateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001287 return true;
1288}
1289
Eric Christopher29ab6d12010-09-27 06:02:23 +00001290bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001291 // Make sure we have VFP and that we're extending float to double.
1292 if (!Subtarget->hasVFP2()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001293
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001294 Value *V = I->getOperand(0);
1295 if (!I->getType()->isDoubleTy() ||
1296 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001297
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001298 unsigned Op = getRegForValue(V);
1299 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001300
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001301 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopher2ff757d2010-09-09 01:06:51 +00001302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher82b05d72010-09-09 20:36:19 +00001303 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001304 .addReg(Op));
1305 UpdateValueMap(I, Result);
1306 return true;
1307}
1308
Eric Christopher29ab6d12010-09-27 06:02:23 +00001309bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001310 // Make sure we have VFP and that we're truncating double to float.
1311 if (!Subtarget->hasVFP2()) return false;
1312
1313 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001314 if (!(I->getType()->isFloatTy() &&
1315 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001316
1317 unsigned Op = getRegForValue(V);
1318 if (Op == 0) return false;
1319
1320 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001321 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher82b05d72010-09-09 20:36:19 +00001322 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001323 .addReg(Op));
1324 UpdateValueMap(I, Result);
1325 return true;
1326}
1327
Eric Christopher29ab6d12010-09-27 06:02:23 +00001328bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001329 // Make sure we have VFP.
1330 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001331
Duncan Sandsf5dda012010-11-03 11:35:31 +00001332 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001333 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001334 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001335 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001336
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001337 Value *Src = I->getOperand(0);
1338 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1339 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001340 return false;
1341
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001342 unsigned SrcReg = getRegForValue(Src);
1343 if (SrcReg == 0) return false;
1344
1345 // Handle sign-extension.
1346 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1347 EVT DestVT = MVT::i32;
1348 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1349 if (ResultReg == 0) return false;
1350 SrcReg = ResultReg;
1351 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001352
Eric Christopher860fc932010-09-10 00:34:35 +00001353 // The conversion routine works on fp-reg to fp-reg and the operand above
1354 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001355 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001356 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001357
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001358 unsigned Opc;
1359 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1360 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001361 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001362
Eric Christopher4bd70472010-09-09 21:44:45 +00001363 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001364 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1365 ResultReg)
Eric Christopher4bd70472010-09-09 21:44:45 +00001366 .addReg(FP));
Eric Christopher5903c0b2010-09-09 20:26:31 +00001367 UpdateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001368 return true;
1369}
1370
Eric Christopher29ab6d12010-09-27 06:02:23 +00001371bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001372 // Make sure we have VFP.
1373 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001374
Duncan Sandsf5dda012010-11-03 11:35:31 +00001375 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001376 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001377 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001378 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001379
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001380 unsigned Op = getRegForValue(I->getOperand(0));
1381 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001382
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001383 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001384 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001385 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1386 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001387 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001388
Eric Christopher8cfc4592010-10-05 23:13:24 +00001389 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1390 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1392 ResultReg)
1393 .addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001394
Eric Christopher4bd70472010-09-09 21:44:45 +00001395 // This result needs to be in an integer register, but the conversion only
1396 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001397 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001398 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001399
Eric Christopher4bd70472010-09-09 21:44:45 +00001400 UpdateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001401 return true;
1402}
1403
Eric Christopher511aa312010-10-11 08:27:59 +00001404bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001405 MVT VT;
1406 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001407 return false;
1408
1409 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001410 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001411 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1412
1413 unsigned CondReg = getRegForValue(I->getOperand(0));
1414 if (CondReg == 0) return false;
1415 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1416 if (Op1Reg == 0) return false;
1417 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1418 if (Op2Reg == 0) return false;
1419
1420 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1422 .addReg(CondReg).addImm(1));
1423 unsigned ResultReg = createResultReg(RC);
1424 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1425 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1426 .addReg(Op1Reg).addReg(Op2Reg)
1427 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1428 UpdateValueMap(I, ResultReg);
1429 return true;
1430}
1431
Eric Christopher56094ff2010-09-30 22:34:19 +00001432bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001433 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001434 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001435 if (!isTypeLegal(Ty, VT))
1436 return false;
1437
1438 // If we have integer div support we should have selected this automagically.
1439 // In case we have a real miss go ahead and return false and we'll pick
1440 // it up later.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001441 if (Subtarget->hasDivide()) return false;
1442
Eric Christopher56094ff2010-09-30 22:34:19 +00001443 // Otherwise emit a libcall.
1444 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001445 if (VT == MVT::i8)
1446 LC = RTLIB::SDIV_I8;
1447 else if (VT == MVT::i16)
Eric Christopher56094ff2010-09-30 22:34:19 +00001448 LC = RTLIB::SDIV_I16;
1449 else if (VT == MVT::i32)
1450 LC = RTLIB::SDIV_I32;
1451 else if (VT == MVT::i64)
1452 LC = RTLIB::SDIV_I64;
1453 else if (VT == MVT::i128)
1454 LC = RTLIB::SDIV_I128;
1455 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001456
Eric Christopher56094ff2010-09-30 22:34:19 +00001457 return ARMEmitLibcall(I, LC);
1458}
1459
Eric Christophereae1b382010-10-11 08:37:26 +00001460bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001461 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001462 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001463 if (!isTypeLegal(Ty, VT))
1464 return false;
1465
1466 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1467 if (VT == MVT::i8)
1468 LC = RTLIB::SREM_I8;
1469 else if (VT == MVT::i16)
1470 LC = RTLIB::SREM_I16;
1471 else if (VT == MVT::i32)
1472 LC = RTLIB::SREM_I32;
1473 else if (VT == MVT::i64)
1474 LC = RTLIB::SREM_I64;
1475 else if (VT == MVT::i128)
1476 LC = RTLIB::SREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001477 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001478
Eric Christophereae1b382010-10-11 08:37:26 +00001479 return ARMEmitLibcall(I, LC);
1480}
1481
Eric Christopher29ab6d12010-09-27 06:02:23 +00001482bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd3d1212010-09-09 01:02:03 +00001483 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopher2ff757d2010-09-09 01:06:51 +00001484
Eric Christopher24dc27f2010-09-09 00:53:57 +00001485 // We can get here in the case when we want to use NEON for our fp
1486 // operations, but can't figure out how to. Just use the vfp instructions
1487 // if we have them.
1488 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001489 Type *Ty = I->getType();
Eric Christopherbd3d1212010-09-09 01:02:03 +00001490 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1491 if (isFloat && !Subtarget->hasVFP2())
1492 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001493
Eric Christopher24dc27f2010-09-09 00:53:57 +00001494 unsigned Op1 = getRegForValue(I->getOperand(0));
1495 if (Op1 == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001496
Eric Christopher24dc27f2010-09-09 00:53:57 +00001497 unsigned Op2 = getRegForValue(I->getOperand(1));
1498 if (Op2 == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001499
Eric Christopher24dc27f2010-09-09 00:53:57 +00001500 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001501 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001502 switch (ISDOpcode) {
1503 default: return false;
1504 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001505 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001506 break;
1507 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001508 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001509 break;
1510 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001511 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001512 break;
1513 }
Eric Christopherbd3d1212010-09-09 01:02:03 +00001514 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopher24dc27f2010-09-09 00:53:57 +00001515 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1516 TII.get(Opc), ResultReg)
1517 .addReg(Op1).addReg(Op2));
Eric Christopher5903c0b2010-09-09 20:26:31 +00001518 UpdateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001519 return true;
1520}
1521
Eric Christopher72497e52010-09-10 23:18:12 +00001522// Call Handling Code
1523
Eric Christopherc103c662010-10-18 02:17:53 +00001524bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1525 EVT SrcVT, unsigned &ResultReg) {
1526 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1527 Src, /*TODO: Kill=*/false);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001528
Eric Christopherc103c662010-10-18 02:17:53 +00001529 if (RR != 0) {
1530 ResultReg = RR;
1531 return true;
1532 } else
Jim Grosbach055de2c2010-10-27 21:39:08 +00001533 return false;
Eric Christopherc103c662010-10-18 02:17:53 +00001534}
1535
Eric Christopher72497e52010-09-10 23:18:12 +00001536// This is largely taken directly from CCAssignFnForNode - we don't support
1537// varargs in FastISel so that part has been removed.
1538// TODO: We may not support all of this.
1539CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1540 switch (CC) {
1541 default:
1542 llvm_unreachable("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001543 case CallingConv::Fast:
Evan Cheng21abfc92010-10-22 18:57:05 +00001544 // Ignore fastcc. Silence compiler warnings.
1545 (void)RetFastCC_ARM_APCS;
1546 (void)FastCC_ARM_APCS;
1547 // Fallthrough
1548 case CallingConv::C:
Eric Christopher72497e52010-09-10 23:18:12 +00001549 // Use target triple & subtarget features to do actual dispatch.
1550 if (Subtarget->isAAPCS_ABI()) {
1551 if (Subtarget->hasVFP2() &&
1552 FloatABIType == FloatABI::Hard)
1553 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1554 else
1555 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1556 } else
1557 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1558 case CallingConv::ARM_AAPCS_VFP:
1559 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1560 case CallingConv::ARM_AAPCS:
1561 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1562 case CallingConv::ARM_APCS:
1563 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1564 }
1565}
1566
Eric Christopher79398062010-09-29 23:11:09 +00001567bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1568 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001569 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001570 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1571 SmallVectorImpl<unsigned> &RegArgs,
1572 CallingConv::ID CC,
1573 unsigned &NumBytes) {
1574 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00001575 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christopher79398062010-09-29 23:11:09 +00001576 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1577
1578 // Get a count of how many bytes are to be pushed on the stack.
1579 NumBytes = CCInfo.getNextStackOffset();
1580
1581 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001582 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopher71ef1af2010-10-11 21:20:02 +00001583 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1584 TII.get(AdjStackDown))
1585 .addImm(NumBytes));
Eric Christopher79398062010-09-29 23:11:09 +00001586
1587 // Process the args.
1588 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1589 CCValAssign &VA = ArgLocs[i];
1590 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001591 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001592
Eric Christopher331cc522011-01-27 05:44:56 +00001593 // We don't handle NEON/vector parameters yet.
1594 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christopherc9616f22010-10-23 09:37:17 +00001595 return false;
1596
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001597 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001598 switch (VA.getLocInfo()) {
1599 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001600 case CCValAssign::SExt: {
1601 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1602 Arg, ArgVT, Arg);
Chris Lattner1b3f5b92011-01-05 18:41:05 +00001603 assert(Emitted && "Failed to emit a sext!"); (void)Emitted;
Eric Christopherc103c662010-10-18 02:17:53 +00001604 Emitted = true;
1605 ArgVT = VA.getLocVT();
1606 break;
1607 }
1608 case CCValAssign::ZExt: {
1609 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1610 Arg, ArgVT, Arg);
Chris Lattner1b3f5b92011-01-05 18:41:05 +00001611 assert(Emitted && "Failed to emit a zext!"); (void)Emitted;
Eric Christopherc103c662010-10-18 02:17:53 +00001612 Emitted = true;
1613 ArgVT = VA.getLocVT();
1614 break;
1615 }
1616 case CCValAssign::AExt: {
Eric Christopherc103c662010-10-18 02:17:53 +00001617 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1618 Arg, ArgVT, Arg);
1619 if (!Emitted)
1620 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1621 Arg, ArgVT, Arg);
1622 if (!Emitted)
1623 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1624 Arg, ArgVT, Arg);
1625
Chris Lattner1b3f5b92011-01-05 18:41:05 +00001626 assert(Emitted && "Failed to emit a aext!"); (void)Emitted;
Eric Christopherc103c662010-10-18 02:17:53 +00001627 ArgVT = VA.getLocVT();
1628 break;
1629 }
1630 case CCValAssign::BCvt: {
Wesley Peck527da1b2010-11-23 03:31:01 +00001631 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001632 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00001633 assert(BC != 0 && "Failed to emit a bitcast!");
1634 Arg = BC;
1635 ArgVT = VA.getLocVT();
1636 break;
1637 }
1638 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00001639 }
1640
1641 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00001642 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christopher79398062010-09-29 23:11:09 +00001643 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001644 VA.getLocReg())
1645 .addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00001646 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001647 } else if (VA.needsCustom()) {
1648 // TODO: We need custom lowering for vector (v2f64) args.
1649 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00001650
Eric Christopher4ac3ed02010-10-21 00:01:47 +00001651 CCValAssign &NextVA = ArgLocs[++i];
1652
1653 // TODO: Only handle register args for now.
1654 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1655
1656 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1657 TII.get(ARM::VMOVRRD), VA.getLocReg())
1658 .addReg(NextVA.getLocReg(), RegState::Define)
1659 .addReg(Arg));
1660 RegArgs.push_back(VA.getLocReg());
1661 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00001662 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00001663 assert(VA.isMemLoc());
1664 // Need to store on the stack.
Eric Christopherfef5f312010-11-19 22:30:02 +00001665 Address Addr;
1666 Addr.BaseType = Address::RegBase;
1667 Addr.Base.Reg = ARM::SP;
1668 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00001669
Eric Christopherfef5f312010-11-19 22:30:02 +00001670 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christopher79398062010-09-29 23:11:09 +00001671 }
1672 }
Eric Christopher79398062010-09-29 23:11:09 +00001673 return true;
1674}
1675
Duncan Sandsf5dda012010-11-03 11:35:31 +00001676bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00001677 const Instruction *I, CallingConv::ID CC,
1678 unsigned &NumBytes) {
1679 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00001680 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopher71ef1af2010-10-11 21:20:02 +00001681 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1682 TII.get(AdjStackUp))
1683 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00001684
1685 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001686 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00001687 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00001688 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christopher79398062010-09-29 23:11:09 +00001689 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1690
1691 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001692 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00001693 // For this move we copy into two registers and then move into the
1694 // double fp reg we want.
Eric Christopherc1e209d2010-10-01 00:00:11 +00001695 EVT DestVT = RVLocs[0].getValVT();
1696 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1697 unsigned ResultReg = createResultReg(DstRC);
1698 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1699 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00001700 .addReg(RVLocs[0].getLocReg())
1701 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001702
Eric Christopheraf719ef2010-10-20 08:02:24 +00001703 UsedRegs.push_back(RVLocs[0].getLocReg());
1704 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00001705
Eric Christopher7ac602b2010-10-11 08:38:55 +00001706 // Finally update the result.
Eric Christopherc1e209d2010-10-01 00:00:11 +00001707 UpdateValueMap(I, ResultReg);
1708 } else {
Jim Grosbach340cd512010-10-13 23:34:31 +00001709 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopherc1e209d2010-10-01 00:00:11 +00001710 EVT CopyVT = RVLocs[0].getValVT();
1711 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00001712
Eric Christopherc1e209d2010-10-01 00:00:11 +00001713 unsigned ResultReg = createResultReg(DstRC);
1714 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1715 ResultReg).addReg(RVLocs[0].getLocReg());
1716 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00001717
Eric Christopher7ac602b2010-10-11 08:38:55 +00001718 // Finally update the result.
Eric Christopherc1e209d2010-10-01 00:00:11 +00001719 UpdateValueMap(I, ResultReg);
1720 }
Eric Christopher79398062010-09-29 23:11:09 +00001721 }
1722
Eric Christopher7ac602b2010-10-11 08:38:55 +00001723 return true;
Eric Christopher79398062010-09-29 23:11:09 +00001724}
1725
Eric Christopher93bbe652010-10-22 01:28:00 +00001726bool ARMFastISel::SelectRet(const Instruction *I) {
1727 const ReturnInst *Ret = cast<ReturnInst>(I);
1728 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00001729
Eric Christopher93bbe652010-10-22 01:28:00 +00001730 if (!FuncInfo.CanLowerReturn)
1731 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00001732
Eric Christopher93bbe652010-10-22 01:28:00 +00001733 if (F.isVarArg())
1734 return false;
1735
1736 CallingConv::ID CC = F.getCallingConv();
1737 if (Ret->getNumOperands() > 0) {
1738 SmallVector<ISD::OutputArg, 4> Outs;
1739 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1740 Outs, TLI);
1741
1742 // Analyze operands of the call, assigning locations to each operand.
1743 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbache7e2aca2011-09-13 20:30:37 +00001744 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher93bbe652010-10-22 01:28:00 +00001745 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1746
1747 const Value *RV = Ret->getOperand(0);
1748 unsigned Reg = getRegForValue(RV);
1749 if (Reg == 0)
1750 return false;
1751
1752 // Only handle a single return value for now.
1753 if (ValLocs.size() != 1)
1754 return false;
1755
1756 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00001757
Eric Christopher93bbe652010-10-22 01:28:00 +00001758 // Don't bother handling odd stuff for now.
1759 if (VA.getLocInfo() != CCValAssign::Full)
1760 return false;
1761 // Only handle register returns for now.
1762 if (!VA.isRegLoc())
1763 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00001764
1765 unsigned SrcReg = Reg + VA.getValNo();
1766 EVT RVVT = TLI.getValueType(RV->getType());
1767 EVT DestVT = VA.getValVT();
1768 // Special handling for extended integers.
1769 if (RVVT != DestVT) {
1770 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1771 return false;
1772
1773 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1774 return false;
1775
1776 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1777
1778 bool isZExt = Outs[0].Flags.isZExt();
1779 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1780 if (ResultReg == 0) return false;
1781 SrcReg = ResultReg;
1782 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00001783
Eric Christopher93bbe652010-10-22 01:28:00 +00001784 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00001785 unsigned DstReg = VA.getLocReg();
1786 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1787 // Avoid a cross-class copy. This is very unlikely.
1788 if (!SrcRC->contains(DstReg))
1789 return false;
1790 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1791 DstReg).addReg(SrcReg);
1792
1793 // Mark the register as live out of the function.
1794 MRI.addLiveOut(VA.getLocReg());
1795 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00001796
Eric Christopher93bbe652010-10-22 01:28:00 +00001797 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1798 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1799 TII.get(RetOpc)));
1800 return true;
1801}
1802
Eric Christopher919772f2011-02-22 01:37:10 +00001803unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1804
Eric Christopher919772f2011-02-22 01:37:10 +00001805 // Darwin needs the r9 versions of the opcodes.
1806 bool isDarwin = Subtarget->isTargetDarwin();
Eric Christopherb968f4d2011-04-05 00:39:26 +00001807 if (isThumb) {
Eric Christopher919772f2011-02-22 01:37:10 +00001808 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1809 } else {
1810 return isDarwin ? ARM::BLr9 : ARM::BL;
1811 }
1812}
1813
Eric Christopher8b912662010-09-14 23:03:37 +00001814// A quick function that will emit a call for a named libcall in F with the
1815// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00001816// can emit a call for any libcall we can produce. This is an abridged version
1817// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00001818// like computed function pointers or strange arguments at call sites.
1819// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1820// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00001821bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1822 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001823
Eric Christopher8b912662010-09-14 23:03:37 +00001824 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00001825 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00001826 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00001827 if (RetTy->isVoidTy())
1828 RetVT = MVT::isVoid;
1829 else if (!isTypeLegal(RetTy, RetVT))
1830 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001831
Eric Christopher347f4c32010-12-15 23:47:29 +00001832 // TODO: For now if we have long calls specified we don't handle the call.
1833 if (EnableARMLongCalls) return false;
1834
Eric Christopher79398062010-09-29 23:11:09 +00001835 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00001836 SmallVector<Value*, 8> Args;
1837 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00001838 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00001839 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1840 Args.reserve(I->getNumOperands());
1841 ArgRegs.reserve(I->getNumOperands());
1842 ArgVTs.reserve(I->getNumOperands());
1843 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7990df12010-09-28 01:21:42 +00001844 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopher8b912662010-09-14 23:03:37 +00001845 Value *Op = I->getOperand(i);
1846 unsigned Arg = getRegForValue(Op);
1847 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001848
Chris Lattner229907c2011-07-18 04:54:35 +00001849 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00001850 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00001851 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001852
Eric Christopher8b912662010-09-14 23:03:37 +00001853 ISD::ArgFlagsTy Flags;
1854 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1855 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001856
Eric Christopher8b912662010-09-14 23:03:37 +00001857 Args.push_back(Op);
1858 ArgRegs.push_back(Arg);
1859 ArgVTs.push_back(ArgVT);
1860 ArgFlags.push_back(Flags);
1861 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001862
Eric Christopher79398062010-09-29 23:11:09 +00001863 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00001864 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00001865 unsigned NumBytes;
1866 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1867 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001868
Eric Christopher9ade5e22011-04-29 00:07:20 +00001869 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001870 // TODO: Turn this into the table of arm call ops.
Eric Christopher8b912662010-09-14 23:03:37 +00001871 MachineInstrBuilder MIB;
Eric Christopher919772f2011-02-22 01:37:10 +00001872 unsigned CallOpc = ARMSelectCallOp(NULL);
1873 if(isThumb)
Eric Christopherc874f6c2010-12-21 03:50:43 +00001874 // Explicitly adding the predicate here.
1875 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1876 TII.get(CallOpc)))
1877 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher919772f2011-02-22 01:37:10 +00001878 else
Eric Christopherc874f6c2010-12-21 03:50:43 +00001879 // Explicitly adding the predicate here.
1880 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1881 TII.get(CallOpc))
1882 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001883
Eric Christopher8b912662010-09-14 23:03:37 +00001884 // Add implicit physical register uses to the call.
1885 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1886 MIB.addReg(RegArgs[i]);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001887
Eric Christopher79398062010-09-29 23:11:09 +00001888 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001889 SmallVector<unsigned, 4> UsedRegs;
Eric Christopher79398062010-09-29 23:11:09 +00001890 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001891
Eric Christopher8b912662010-09-14 23:03:37 +00001892 // Set all unused physreg defs as dead.
1893 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001894
Eric Christopher8b912662010-09-14 23:03:37 +00001895 return true;
1896}
1897
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001898bool ARMFastISel::SelectCall(const Instruction *I) {
1899 const CallInst *CI = cast<CallInst>(I);
1900 const Value *Callee = CI->getCalledValue();
1901
1902 // Can't handle inline asm or worry about intrinsics yet.
1903 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1904
Eric Christopher39b56b42011-05-02 20:16:33 +00001905 // Only handle global variable Callees.
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001906 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher39b56b42011-05-02 20:16:33 +00001907 if (!GV)
Eric Christopher9d013622010-10-01 21:33:12 +00001908 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001909
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001910 // Check the calling convention.
1911 ImmutableCallSite CS(CI);
1912 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00001913
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001914 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00001915
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001916 // Let SDISel handle vararg functions.
Chris Lattner229907c2011-07-18 04:54:35 +00001917 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1918 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001919 if (FTy->isVarArg())
1920 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001921
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001922 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00001923 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00001924 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001925 if (RetTy->isVoidTy())
1926 RetVT = MVT::isVoid;
1927 else if (!isTypeLegal(RetTy, RetVT))
1928 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001929
Eric Christopher347f4c32010-12-15 23:47:29 +00001930 // TODO: For now if we have long calls specified we don't handle the call.
1931 if (EnableARMLongCalls) return false;
Eric Christopher501d2e22011-04-29 00:03:10 +00001932
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001933 // Set up the argument vectors.
1934 SmallVector<Value*, 8> Args;
1935 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00001936 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001937 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1938 Args.reserve(CS.arg_size());
1939 ArgRegs.reserve(CS.arg_size());
1940 ArgVTs.reserve(CS.arg_size());
1941 ArgFlags.reserve(CS.arg_size());
1942 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1943 i != e; ++i) {
1944 unsigned Arg = getRegForValue(*i);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001945
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001946 if (Arg == 0)
1947 return false;
1948 ISD::ArgFlagsTy Flags;
1949 unsigned AttrInd = i - CS.arg_begin() + 1;
1950 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1951 Flags.setSExt();
1952 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1953 Flags.setZExt();
1954
Chad Rosier8a98ec42011-11-04 00:58:10 +00001955 // FIXME: Only handle *easy* calls for now.
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001956 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1957 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1958 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1959 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1960 return false;
1961
Chris Lattner229907c2011-07-18 04:54:35 +00001962 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00001963 MVT ArgVT;
Chad Rosierb5225502011-10-17 22:54:23 +00001964 // FIXME: Should be able to handle i1, i8, and/or i16 parameters.
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001965 if (!isTypeLegal(ArgTy, ArgVT))
1966 return false;
1967 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1968 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001969
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001970 Args.push_back(*i);
1971 ArgRegs.push_back(Arg);
1972 ArgVTs.push_back(ArgVT);
1973 ArgFlags.push_back(Flags);
1974 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001975
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001976 // Handle the arguments now that we've gotten them.
1977 SmallVector<unsigned, 4> RegArgs;
1978 unsigned NumBytes;
1979 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1980 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001981
Eric Christopher9ade5e22011-04-29 00:07:20 +00001982 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001983 // TODO: Turn this into the table of arm call ops.
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001984 MachineInstrBuilder MIB;
Eric Christopher919772f2011-02-22 01:37:10 +00001985 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher43b0c6d92010-11-29 21:56:23 +00001986 // Explicitly adding the predicate here.
Eric Christopher919772f2011-02-22 01:37:10 +00001987 if(isThumb)
Eric Christopherc874f6c2010-12-21 03:50:43 +00001988 // Explicitly adding the predicate here.
1989 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1990 TII.get(CallOpc)))
1991 .addGlobalAddress(GV, 0, 0);
Eric Christopher919772f2011-02-22 01:37:10 +00001992 else
Eric Christopherc874f6c2010-12-21 03:50:43 +00001993 // Explicitly adding the predicate here.
1994 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1995 TII.get(CallOpc))
1996 .addGlobalAddress(GV, 0, 0));
Eric Christopher501d2e22011-04-29 00:03:10 +00001997
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001998 // Add implicit physical register uses to the call.
1999 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2000 MIB.addReg(RegArgs[i]);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002001
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002002 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002003 SmallVector<unsigned, 4> UsedRegs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002004 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002005
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002006 // Set all unused physreg defs as dead.
2007 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002008
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002009 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002010}
2011
Chad Rosieree7e4522011-11-02 00:18:48 +00002012bool ARMFastISel::SelectTrunc(const Instruction *I) {
2013 // The high bits for a type smaller than the register size are assumed to be
2014 // undefined.
2015 Value *Op = I->getOperand(0);
2016
2017 EVT SrcVT, DestVT;
2018 SrcVT = TLI.getValueType(Op->getType(), true);
2019 DestVT = TLI.getValueType(I->getType(), true);
2020
2021 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2022 return false;
2023 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2024 return false;
2025
2026 unsigned SrcReg = getRegForValue(Op);
2027 if (!SrcReg) return false;
2028
2029 // Because the high bits are undefined, a truncate doesn't generate
2030 // any code.
2031 UpdateValueMap(I, SrcReg);
2032 return true;
2033}
2034
Chad Rosier4489f942011-11-02 17:20:24 +00002035unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2036 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002037 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002038 return 0;
Eli Friedmanc7035512011-05-25 23:49:02 +00002039
2040 unsigned Opc;
Eli Friedmanc7035512011-05-25 23:49:02 +00002041 bool isBoolZext = false;
Chad Rosier4489f942011-11-02 17:20:24 +00002042 if (!SrcVT.isSimple()) return 0;
Eli Friedmanc7035512011-05-25 23:49:02 +00002043 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier4489f942011-11-02 17:20:24 +00002044 default: return 0;
Eli Friedmanc7035512011-05-25 23:49:02 +00002045 case MVT::i16:
Chad Rosier4489f942011-11-02 17:20:24 +00002046 if (!Subtarget->hasV6Ops()) return 0;
2047 if (isZExt)
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002048 Opc = isThumb ? ARM::t2UXTH : ARM::UXTH;
Eli Friedmanc7035512011-05-25 23:49:02 +00002049 else
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002050 Opc = isThumb ? ARM::t2SXTH : ARM::SXTH;
Eli Friedmanc7035512011-05-25 23:49:02 +00002051 break;
2052 case MVT::i8:
Chad Rosier4489f942011-11-02 17:20:24 +00002053 if (!Subtarget->hasV6Ops()) return 0;
2054 if (isZExt)
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002055 Opc = isThumb ? ARM::t2UXTB : ARM::UXTB;
Eli Friedmanc7035512011-05-25 23:49:02 +00002056 else
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002057 Opc = isThumb ? ARM::t2SXTB : ARM::SXTB;
Eli Friedmanc7035512011-05-25 23:49:02 +00002058 break;
2059 case MVT::i1:
Chad Rosier4489f942011-11-02 17:20:24 +00002060 if (isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002061 Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
2062 isBoolZext = true;
2063 break;
2064 }
Chad Rosier4489f942011-11-02 17:20:24 +00002065 return 0;
Eli Friedmanc7035512011-05-25 23:49:02 +00002066 }
2067
Chad Rosier4489f942011-11-02 17:20:24 +00002068 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedmanc7035512011-05-25 23:49:02 +00002069 MachineInstrBuilder MIB;
Chad Rosier4489f942011-11-02 17:20:24 +00002070 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedmanc7035512011-05-25 23:49:02 +00002071 .addReg(SrcReg);
2072 if (isBoolZext)
2073 MIB.addImm(1);
Jim Grosbach8b31ef52011-07-27 16:47:19 +00002074 else
2075 MIB.addImm(0);
Eli Friedmanc7035512011-05-25 23:49:02 +00002076 AddOptionalDefs(MIB);
Chad Rosier4489f942011-11-02 17:20:24 +00002077 return ResultReg;
2078}
2079
2080bool ARMFastISel::SelectIntExt(const Instruction *I) {
2081 // On ARM, in general, integer casts don't involve legal types; this code
2082 // handles promotable integers.
2083 // FIXME: We could save an instruction in many cases by special-casing
2084 // load instructions.
2085 Type *DestTy = I->getType();
2086 Value *Src = I->getOperand(0);
2087 Type *SrcTy = Src->getType();
2088
2089 EVT SrcVT, DestVT;
2090 SrcVT = TLI.getValueType(SrcTy, true);
2091 DestVT = TLI.getValueType(DestTy, true);
2092
2093 bool isZExt = isa<ZExtInst>(I);
2094 unsigned SrcReg = getRegForValue(Src);
2095 if (!SrcReg) return false;
2096
2097 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2098 if (ResultReg == 0) return false;
2099 UpdateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002100 return true;
2101}
2102
Eric Christopherc3e118e2010-09-02 23:43:26 +00002103// TODO: SoftFP support.
Eric Christopher84bdfd82010-07-21 22:26:11 +00002104bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopher2ff757d2010-09-09 01:06:51 +00002105
Eric Christopher84bdfd82010-07-21 22:26:11 +00002106 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002107 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002108 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002109 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002110 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002111 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002112 return SelectBranch(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002113 case Instruction::ICmp:
2114 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002115 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002116 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002117 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002118 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002119 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002120 case Instruction::SIToFP:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002121 return SelectSIToFP(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002122 case Instruction::FPToSI:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002123 return SelectFPToSI(I);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002124 case Instruction::FAdd:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002125 return SelectBinaryOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002126 case Instruction::FSub:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002127 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002128 case Instruction::FMul:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002129 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002130 case Instruction::SDiv:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002131 return SelectSDiv(I);
Eric Christophereae1b382010-10-11 08:37:26 +00002132 case Instruction::SRem:
2133 return SelectSRem(I);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002134 case Instruction::Call:
2135 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002136 case Instruction::Select:
2137 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002138 case Instruction::Ret:
2139 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002140 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002141 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002142 case Instruction::ZExt:
2143 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002144 return SelectIntExt(I);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002145 default: break;
2146 }
2147 return false;
2148}
2149
2150namespace llvm {
2151 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopher5501b7e2010-10-11 20:05:22 +00002152 // Completely untested on non-darwin.
2153 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach68147ee2010-11-09 19:22:26 +00002154
Eric Christophere8fccc82010-11-02 01:21:28 +00002155 // Darwin and thumb1 only for now.
Eric Christopher5501b7e2010-10-11 20:05:22 +00002156 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach68147ee2010-11-09 19:22:26 +00002157 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christophere8fccc82010-11-02 01:21:28 +00002158 !DisableARMFastISel)
Eric Christopher5501b7e2010-10-11 20:05:22 +00002159 return new ARMFastISel(funcInfo);
Evan Cheng23b05d12010-07-26 18:32:55 +00002160 return 0;
Eric Christopher84bdfd82010-07-21 22:26:11 +00002161 }
2162}