Jakob Stoklund Olesen | c1d1a48 | 2013-04-02 04:09:12 +0000 | [diff] [blame] | 1 | //===-- SparcInstr64Bit.td - 64-bit instructions for Sparc Target ---------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains instruction definitions and patterns needed for 64-bit |
| 11 | // code generation on SPARC v9. |
| 12 | // |
| 13 | // Some SPARC v9 instructions are defined in SparcInstrInfo.td because they can |
| 14 | // also be used in 32-bit code running on a SPARC v9 CPU. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | let Predicates = [Is64Bit] in { |
| 19 | // The same integer registers are used for i32 and i64 values. |
| 20 | // When registers hold i32 values, the high bits are don't care. |
| 21 | // This give us free trunc and anyext. |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 22 | def : Pat<(i64 (anyext i32:$val)), (COPY_TO_REGCLASS $val, I64Regs)>; |
| 23 | def : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>; |
Jakob Stoklund Olesen | c1d1a48 | 2013-04-02 04:09:12 +0000 | [diff] [blame] | 24 | |
| 25 | } // Predicates = [Is64Bit] |
| 26 | |
| 27 | |
| 28 | //===----------------------------------------------------------------------===// |
| 29 | // 64-bit Shift Instructions. |
| 30 | //===----------------------------------------------------------------------===// |
| 31 | // |
| 32 | // The 32-bit shift instructions are still available. The left shift srl |
| 33 | // instructions shift all 64 bits, but it only accepts a 5-bit shift amount. |
| 34 | // |
| 35 | // The srl instructions only shift the low 32 bits and clear the high 32 bits. |
| 36 | // Finally, sra shifts the low 32 bits and sign-extends to 64 bits. |
| 37 | |
| 38 | let Predicates = [Is64Bit] in { |
| 39 | |
| 40 | def : Pat<(i64 (zext i32:$val)), (SRLri $val, 0)>; |
| 41 | def : Pat<(i64 (sext i32:$val)), (SRAri $val, 0)>; |
| 42 | |
Jakob Stoklund Olesen | edaf66b | 2013-04-06 23:57:33 +0000 | [diff] [blame] | 43 | def : Pat<(i64 (and i64:$val, 0xffffffff)), (SRLri $val, 0)>; |
| 44 | def : Pat<(i64 (sext_inreg i64:$val, i32)), (SRAri $val, 0)>; |
| 45 | |
Jakob Stoklund Olesen | c1d1a48 | 2013-04-02 04:09:12 +0000 | [diff] [blame] | 46 | defm SLLX : F3_S<"sllx", 0b100101, 1, shl, i64, I64Regs>; |
| 47 | defm SRLX : F3_S<"srlx", 0b100110, 1, srl, i64, I64Regs>; |
| 48 | defm SRAX : F3_S<"srax", 0b100111, 1, sra, i64, I64Regs>; |
| 49 | |
| 50 | } // Predicates = [Is64Bit] |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 51 | |
| 52 | |
| 53 | //===----------------------------------------------------------------------===// |
| 54 | // 64-bit Immediates. |
| 55 | //===----------------------------------------------------------------------===// |
| 56 | // |
| 57 | // All 32-bit immediates can be materialized with sethi+or, but 64-bit |
| 58 | // immediates may require more code. There may be a point where it is |
| 59 | // preferable to use a constant pool load instead, depending on the |
| 60 | // microarchitecture. |
| 61 | |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 62 | // Single-instruction patterns. |
| 63 | |
| 64 | // The ALU instructions want their simm13 operands as i32 immediates. |
| 65 | def as_i32imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 67 | }]>; |
| 68 | def : Pat<(i64 simm13:$val), (ORri (i64 G0), (as_i32imm $val))>; |
| 69 | def : Pat<(i64 SETHIimm:$val), (SETHIi (HI22 $val))>; |
| 70 | |
| 71 | // Double-instruction patterns. |
| 72 | |
| 73 | // All unsigned i32 immediates can be handled by sethi+or. |
| 74 | def uimm32 : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>; |
| 75 | def : Pat<(i64 uimm32:$val), (ORri (SETHIi (HI22 $val)), (LO10 $val))>, |
| 76 | Requires<[Is64Bit]>; |
| 77 | |
| 78 | // All negative i33 immediates can be handled by sethi+xor. |
| 79 | def nimm33 : PatLeaf<(imm), [{ |
| 80 | int64_t Imm = N->getSExtValue(); |
| 81 | return Imm < 0 && isInt<33>(Imm); |
| 82 | }]>; |
| 83 | // Bits 10-31 inverted. Same as assembler's %hix. |
| 84 | def HIX22 : SDNodeXForm<imm, [{ |
| 85 | uint64_t Val = (~N->getZExtValue() >> 10) & ((1u << 22) - 1); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 86 | return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32); |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 87 | }]>; |
| 88 | // Bits 0-9 with ones in bits 10-31. Same as assembler's %lox. |
| 89 | def LOX10 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 90 | return CurDAG->getTargetConstant(~(~N->getZExtValue() & 0x3ff), SDLoc(N), |
| 91 | MVT::i32); |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 92 | }]>; |
| 93 | def : Pat<(i64 nimm33:$val), (XORri (SETHIi (HIX22 $val)), (LOX10 $val))>, |
| 94 | Requires<[Is64Bit]>; |
| 95 | |
| 96 | // More possible patterns: |
| 97 | // |
| 98 | // (sllx sethi, n) |
| 99 | // (sllx simm13, n) |
| 100 | // |
| 101 | // 3 instrs: |
| 102 | // |
| 103 | // (xor (sllx sethi), simm13) |
| 104 | // (sllx (xor sethi, simm13)) |
| 105 | // |
| 106 | // 4 instrs: |
| 107 | // |
| 108 | // (or sethi, (sllx sethi)) |
| 109 | // (xnor sethi, (sllx sethi)) |
| 110 | // |
| 111 | // 5 instrs: |
| 112 | // |
| 113 | // (or (sllx sethi), (or sethi, simm13)) |
| 114 | // (xnor (sllx sethi), (or sethi, simm13)) |
| 115 | // (or (sllx sethi), (sllx sethi)) |
| 116 | // (xnor (sllx sethi), (sllx sethi)) |
| 117 | // |
| 118 | // Worst case is 6 instrs: |
| 119 | // |
| 120 | // (or (sllx (or sethi, simmm13)), (or sethi, simm13)) |
| 121 | |
| 122 | // Bits 42-63, same as assembler's %hh. |
| 123 | def HH22 : SDNodeXForm<imm, [{ |
| 124 | uint64_t Val = (N->getZExtValue() >> 42) & ((1u << 22) - 1); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 125 | return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32); |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 126 | }]>; |
| 127 | // Bits 32-41, same as assembler's %hm. |
| 128 | def HM10 : SDNodeXForm<imm, [{ |
| 129 | uint64_t Val = (N->getZExtValue() >> 32) & ((1u << 10) - 1); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 130 | return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32); |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 131 | }]>; |
| 132 | def : Pat<(i64 imm:$val), |
Jakob Stoklund Olesen | eed1072 | 2013-04-14 05:48:50 +0000 | [diff] [blame] | 133 | (ORrr (SLLXri (ORri (SETHIi (HH22 $val)), (HM10 $val)), (i32 32)), |
Jakob Stoklund Olesen | bddb20e | 2013-04-02 04:09:17 +0000 | [diff] [blame] | 134 | (ORri (SETHIi (HI22 $val)), (LO10 $val)))>, |
| 135 | Requires<[Is64Bit]>; |
Jakob Stoklund Olesen | 917e07f | 2013-04-02 04:09:23 +0000 | [diff] [blame] | 136 | |
| 137 | |
| 138 | //===----------------------------------------------------------------------===// |
| 139 | // 64-bit Integer Arithmetic and Logic. |
| 140 | //===----------------------------------------------------------------------===// |
| 141 | |
| 142 | let Predicates = [Is64Bit] in { |
| 143 | |
| 144 | // Register-register instructions. |
Venkatraman Govindaraju | dfcccc7 | 2014-01-06 08:08:58 +0000 | [diff] [blame] | 145 | let isCodeGenOnly = 1 in { |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 146 | defm ANDX : F3_12<"and", 0b000001, and, I64Regs, i64, i64imm>; |
| 147 | defm ORX : F3_12<"or", 0b000010, or, I64Regs, i64, i64imm>; |
| 148 | defm XORX : F3_12<"xor", 0b000011, xor, I64Regs, i64, i64imm>; |
Jakob Stoklund Olesen | 917e07f | 2013-04-02 04:09:23 +0000 | [diff] [blame] | 149 | |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 150 | def ANDXNrr : F3_1<2, 0b000101, |
| 151 | (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c), |
| 152 | "andn $b, $c, $dst", |
| 153 | [(set i64:$dst, (and i64:$b, (not i64:$c)))]>; |
| 154 | def ORXNrr : F3_1<2, 0b000110, |
| 155 | (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c), |
| 156 | "orn $b, $c, $dst", |
| 157 | [(set i64:$dst, (or i64:$b, (not i64:$c)))]>; |
| 158 | def XNORXrr : F3_1<2, 0b000111, |
| 159 | (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c), |
| 160 | "xnor $b, $c, $dst", |
| 161 | [(set i64:$dst, (not (xor i64:$b, i64:$c)))]>; |
Jakob Stoklund Olesen | 917e07f | 2013-04-02 04:09:23 +0000 | [diff] [blame] | 162 | |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 163 | defm ADDX : F3_12<"add", 0b000000, add, I64Regs, i64, i64imm>; |
| 164 | defm SUBX : F3_12<"sub", 0b000100, sub, I64Regs, i64, i64imm>; |
Jakob Stoklund Olesen | 917e07f | 2013-04-02 04:09:23 +0000 | [diff] [blame] | 165 | |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 166 | def TLS_ADDXrr : F3_1<2, 0b000000, (outs I64Regs:$rd), |
| 167 | (ins I64Regs:$rs1, I64Regs:$rs2, TLSSym:$sym), |
| 168 | "add $rs1, $rs2, $rd, $sym", |
| 169 | [(set i64:$rd, |
| 170 | (tlsadd i64:$rs1, i64:$rs2, tglobaltlsaddr:$sym))]>; |
Venkatraman Govindaraju | cb1dca6 | 2013-09-22 06:48:52 +0000 | [diff] [blame] | 171 | |
Venkatraman Govindaraju | 9c33850 | 2013-11-24 20:07:35 +0000 | [diff] [blame] | 172 | // "LEA" form of add |
| 173 | def LEAX_ADDri : F3_2<2, 0b000000, |
| 174 | (outs I64Regs:$dst), (ins MEMri:$addr), |
| 175 | "add ${addr:arith}, $dst", |
| 176 | [(set iPTR:$dst, ADDRri:$addr)]>; |
Venkatraman Govindaraju | dfcccc7 | 2014-01-06 08:08:58 +0000 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | def : Pat<(SPcmpicc i64:$a, i64:$b), (CMPrr $a, $b)>; |
| 180 | def : Pat<(SPcmpicc i64:$a, (i64 simm13:$b)), (CMPri $a, (as_i32imm $b))>; |
| 181 | def : Pat<(ctpop i64:$src), (POPCrr $src)>; |
| 182 | |
Jakob Stoklund Olesen | 917e07f | 2013-04-02 04:09:23 +0000 | [diff] [blame] | 183 | } // Predicates = [Is64Bit] |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 184 | |
| 185 | |
| 186 | //===----------------------------------------------------------------------===// |
Jakob Stoklund Olesen | 73d1739 | 2013-04-16 02:57:02 +0000 | [diff] [blame] | 187 | // 64-bit Integer Multiply and Divide. |
| 188 | //===----------------------------------------------------------------------===// |
| 189 | |
| 190 | let Predicates = [Is64Bit] in { |
| 191 | |
| 192 | def MULXrr : F3_1<2, 0b001001, |
| 193 | (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2), |
| 194 | "mulx $rs1, $rs2, $rd", |
| 195 | [(set i64:$rd, (mul i64:$rs1, i64:$rs2))]>; |
| 196 | def MULXri : F3_2<2, 0b001001, |
Venkatraman Govindaraju | b7c6965 | 2014-01-08 07:47:57 +0000 | [diff] [blame] | 197 | (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), |
| 198 | "mulx $rs1, $simm13, $rd", |
| 199 | [(set i64:$rd, (mul i64:$rs1, (i64 simm13:$simm13)))]>; |
Jakob Stoklund Olesen | 73d1739 | 2013-04-16 02:57:02 +0000 | [diff] [blame] | 200 | |
| 201 | // Division can trap. |
| 202 | let hasSideEffects = 1 in { |
| 203 | def SDIVXrr : F3_1<2, 0b101101, |
| 204 | (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2), |
| 205 | "sdivx $rs1, $rs2, $rd", |
| 206 | [(set i64:$rd, (sdiv i64:$rs1, i64:$rs2))]>; |
| 207 | def SDIVXri : F3_2<2, 0b101101, |
Venkatraman Govindaraju | b7c6965 | 2014-01-08 07:47:57 +0000 | [diff] [blame] | 208 | (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), |
| 209 | "sdivx $rs1, $simm13, $rd", |
| 210 | [(set i64:$rd, (sdiv i64:$rs1, (i64 simm13:$simm13)))]>; |
Jakob Stoklund Olesen | 73d1739 | 2013-04-16 02:57:02 +0000 | [diff] [blame] | 211 | |
| 212 | def UDIVXrr : F3_1<2, 0b001101, |
| 213 | (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2), |
| 214 | "udivx $rs1, $rs2, $rd", |
| 215 | [(set i64:$rd, (udiv i64:$rs1, i64:$rs2))]>; |
| 216 | def UDIVXri : F3_2<2, 0b001101, |
Venkatraman Govindaraju | b7c6965 | 2014-01-08 07:47:57 +0000 | [diff] [blame] | 217 | (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), |
| 218 | "udivx $rs1, $simm13, $rd", |
| 219 | [(set i64:$rd, (udiv i64:$rs1, (i64 simm13:$simm13)))]>; |
Jakob Stoklund Olesen | 73d1739 | 2013-04-16 02:57:02 +0000 | [diff] [blame] | 220 | } // hasSideEffects = 1 |
| 221 | |
| 222 | } // Predicates = [Is64Bit] |
| 223 | |
| 224 | |
| 225 | //===----------------------------------------------------------------------===// |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 226 | // 64-bit Loads and Stores. |
| 227 | //===----------------------------------------------------------------------===// |
| 228 | // |
| 229 | // All the 32-bit loads and stores are available. The extending loads are sign |
| 230 | // or zero-extending to 64 bits. The LDrr and LDri instructions load 32 bits |
| 231 | // zero-extended to i64. Their mnemonic is lduw in SPARC v9 (Load Unsigned |
| 232 | // Word). |
| 233 | // |
| 234 | // SPARC v9 adds 64-bit loads as well as a sign-extending ldsw i32 loads. |
| 235 | |
| 236 | let Predicates = [Is64Bit] in { |
| 237 | |
| 238 | // 64-bit loads. |
Venkatraman Govindaraju | fb54821 | 2014-03-01 07:46:33 +0000 | [diff] [blame] | 239 | let DecoderMethod = "DecodeLoadInt" in |
| 240 | defm LDX : Load<"ldx", 0b001011, load, I64Regs, i64>; |
Venkatraman Govindaraju | 6ff62cc | 2014-01-09 21:49:18 +0000 | [diff] [blame] | 241 | |
Venkatraman Govindaraju | dfcccc7 | 2014-01-06 08:08:58 +0000 | [diff] [blame] | 242 | let mayLoad = 1, isCodeGenOnly = 1, isAsmParserOnly = 1 in |
Venkatraman Govindaraju | cb1dca6 | 2013-09-22 06:48:52 +0000 | [diff] [blame] | 243 | def TLS_LDXrr : F3_1<3, 0b001011, |
| 244 | (outs IntRegs:$dst), (ins MEMrr:$addr, TLSSym:$sym), |
| 245 | "ldx [$addr], $dst, $sym", |
| 246 | [(set i64:$dst, |
| 247 | (tlsld ADDRrr:$addr, tglobaltlsaddr:$sym))]>; |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 248 | |
| 249 | // Extending loads to i64. |
Jakob Stoklund Olesen | 9f812b9 | 2013-06-07 22:55:05 +0000 | [diff] [blame] | 250 | def : Pat<(i64 (zextloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; |
| 251 | def : Pat<(i64 (zextloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; |
Jakob Stoklund Olesen | fdc9d0a | 2013-06-07 22:59:29 +0000 | [diff] [blame] | 252 | def : Pat<(i64 (extloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; |
| 253 | def : Pat<(i64 (extloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; |
Jakob Stoklund Olesen | 9f812b9 | 2013-06-07 22:55:05 +0000 | [diff] [blame] | 254 | |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 255 | def : Pat<(i64 (zextloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; |
| 256 | def : Pat<(i64 (zextloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; |
Jakob Stoklund Olesen | edaf66b | 2013-04-06 23:57:33 +0000 | [diff] [blame] | 257 | def : Pat<(i64 (extloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>; |
| 258 | def : Pat<(i64 (extloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>; |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 259 | def : Pat<(i64 (sextloadi8 ADDRrr:$addr)), (LDSBrr ADDRrr:$addr)>; |
| 260 | def : Pat<(i64 (sextloadi8 ADDRri:$addr)), (LDSBri ADDRri:$addr)>; |
| 261 | |
| 262 | def : Pat<(i64 (zextloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>; |
| 263 | def : Pat<(i64 (zextloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>; |
Jakob Stoklund Olesen | edaf66b | 2013-04-06 23:57:33 +0000 | [diff] [blame] | 264 | def : Pat<(i64 (extloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>; |
| 265 | def : Pat<(i64 (extloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>; |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 266 | def : Pat<(i64 (sextloadi16 ADDRrr:$addr)), (LDSHrr ADDRrr:$addr)>; |
| 267 | def : Pat<(i64 (sextloadi16 ADDRri:$addr)), (LDSHri ADDRri:$addr)>; |
| 268 | |
| 269 | def : Pat<(i64 (zextloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>; |
| 270 | def : Pat<(i64 (zextloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>; |
Jakob Stoklund Olesen | edaf66b | 2013-04-06 23:57:33 +0000 | [diff] [blame] | 271 | def : Pat<(i64 (extloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>; |
| 272 | def : Pat<(i64 (extloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>; |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 273 | |
| 274 | // Sign-extending load of i32 into i64 is a new SPARC v9 instruction. |
Venkatraman Govindaraju | fb54821 | 2014-03-01 07:46:33 +0000 | [diff] [blame] | 275 | let DecoderMethod = "DecodeLoadInt" in |
| 276 | defm LDSW : Load<"ldsw", 0b001000, sextloadi32, I64Regs, i64>; |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 277 | |
| 278 | // 64-bit stores. |
Venkatraman Govindaraju | fb54821 | 2014-03-01 07:46:33 +0000 | [diff] [blame] | 279 | let DecoderMethod = "DecodeStoreInt" in |
| 280 | defm STX : Store<"stx", 0b001110, store, I64Regs, i64>; |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 281 | |
| 282 | // Truncating stores from i64 are identical to the i32 stores. |
| 283 | def : Pat<(truncstorei8 i64:$src, ADDRrr:$addr), (STBrr ADDRrr:$addr, $src)>; |
| 284 | def : Pat<(truncstorei8 i64:$src, ADDRri:$addr), (STBri ADDRri:$addr, $src)>; |
| 285 | def : Pat<(truncstorei16 i64:$src, ADDRrr:$addr), (STHrr ADDRrr:$addr, $src)>; |
| 286 | def : Pat<(truncstorei16 i64:$src, ADDRri:$addr), (STHri ADDRri:$addr, $src)>; |
| 287 | def : Pat<(truncstorei32 i64:$src, ADDRrr:$addr), (STrr ADDRrr:$addr, $src)>; |
| 288 | def : Pat<(truncstorei32 i64:$src, ADDRri:$addr), (STri ADDRri:$addr, $src)>; |
| 289 | |
Venkatraman Govindaraju | 774fe2e2 | 2013-06-03 00:21:54 +0000 | [diff] [blame] | 290 | // store 0, addr -> store %g0, addr |
| 291 | def : Pat<(store (i64 0), ADDRrr:$dst), (STXrr ADDRrr:$dst, (i64 G0))>; |
| 292 | def : Pat<(store (i64 0), ADDRri:$dst), (STXri ADDRri:$dst, (i64 G0))>; |
| 293 | |
Jakob Stoklund Olesen | 8eabc3f | 2013-04-02 04:09:28 +0000 | [diff] [blame] | 294 | } // Predicates = [Is64Bit] |
Jakob Stoklund Olesen | d9bbdfd | 2013-04-03 04:41:44 +0000 | [diff] [blame] | 295 | |
| 296 | |
| 297 | //===----------------------------------------------------------------------===// |
| 298 | // 64-bit Conditionals. |
| 299 | //===----------------------------------------------------------------------===// |
Venkatraman Govindaraju | dfcccc7 | 2014-01-06 08:08:58 +0000 | [diff] [blame] | 300 | |
Jakob Stoklund Olesen | d9bbdfd | 2013-04-03 04:41:44 +0000 | [diff] [blame] | 301 | // |
| 302 | // Flag-setting instructions like subcc and addcc set both icc and xcc flags. |
| 303 | // The icc flags correspond to the 32-bit result, and the xcc are for the |
| 304 | // full 64-bit result. |
| 305 | // |
| 306 | // We reuse CMPICC SDNodes for compares, but use new BRXCC branch nodes for |
| 307 | // 64-bit compares. See LowerBR_CC. |
| 308 | |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 309 | let Predicates = [Is64Bit] in { |
| 310 | |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 311 | let Uses = [ICC], cc = 0b10 in |
| 312 | defm BPX : IPredBranch<"%xcc", [(SPbrxcc bb:$imm19, imm:$cond)]>; |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 313 | |
| 314 | // Conditional moves on %xcc. |
| 315 | let Uses = [ICC], Constraints = "$f = $rd" in { |
Venkatraman Govindaraju | 293a81c | 2014-03-02 04:43:45 +0000 | [diff] [blame] | 316 | let intcc = 1, cc = 0b10 in { |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 317 | def MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd), |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 318 | (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond), |
| 319 | "mov$cond %xcc, $rs2, $rd", |
| 320 | [(set i32:$rd, |
| 321 | (SPselectxcc i32:$rs2, i32:$f, imm:$cond))]>; |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 322 | def MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd), |
| 323 | (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond), |
| 324 | "mov$cond %xcc, $simm11, $rd", |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 325 | [(set i32:$rd, |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 326 | (SPselectxcc simm11:$simm11, i32:$f, imm:$cond))]>; |
| 327 | } // cc |
| 328 | |
Venkatraman Govindaraju | 293a81c | 2014-03-02 04:43:45 +0000 | [diff] [blame] | 329 | let intcc = 1, opf_cc = 0b10 in { |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 330 | def FMOVS_XCC : F4_3<0b110101, 0b000001, (outs FPRegs:$rd), |
Jakob Stoklund Olesen | 7ca944b | 2013-05-19 20:33:11 +0000 | [diff] [blame] | 331 | (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cond), |
| 332 | "fmovs$cond %xcc, $rs2, $rd", |
| 333 | [(set f32:$rd, |
| 334 | (SPselectxcc f32:$rs2, f32:$f, imm:$cond))]>; |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 335 | def FMOVD_XCC : F4_3<0b110101, 0b000010, (outs DFPRegs:$rd), |
Jakob Stoklund Olesen | 7ca944b | 2013-05-19 20:33:11 +0000 | [diff] [blame] | 336 | (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cond), |
| 337 | "fmovd$cond %xcc, $rs2, $rd", |
| 338 | [(set f64:$rd, |
| 339 | (SPselectxcc f64:$rs2, f64:$f, imm:$cond))]>; |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 340 | def FMOVQ_XCC : F4_3<0b110101, 0b000011, (outs QFPRegs:$rd), |
| 341 | (ins QFPRegs:$rs2, QFPRegs:$f, CCOp:$cond), |
| 342 | "fmovq$cond %xcc, $rs2, $rd", |
| 343 | [(set f128:$rd, |
| 344 | (SPselectxcc f128:$rs2, f128:$f, imm:$cond))]>; |
| 345 | } // opf_cc |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 346 | } // Uses, Constraints |
| 347 | |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 348 | // Branch On integer register with Prediction (BPr). |
| 349 | let isBranch = 1, isTerminator = 1, hasDelaySlot = 1 in |
| 350 | multiclass BranchOnReg<bits<3> cond, string OpcStr> { |
| 351 | def napt : F2_4<cond, 0, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16), |
| 352 | !strconcat(OpcStr, " $rs1, $imm16"), []>; |
| 353 | def apt : F2_4<cond, 1, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16), |
| 354 | !strconcat(OpcStr, ",a $rs1, $imm16"), []>; |
| 355 | def napn : F2_4<cond, 0, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16), |
| 356 | !strconcat(OpcStr, ",pn $rs1, $imm16"), []>; |
| 357 | def apn : F2_4<cond, 1, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16), |
| 358 | !strconcat(OpcStr, ",a,pn $rs1, $imm16"), []>; |
| 359 | } |
| 360 | |
| 361 | multiclass bpr_alias<string OpcStr, Instruction NAPT, Instruction APT> { |
| 362 | def : InstAlias<!strconcat(OpcStr, ",pt $rs1, $imm16"), |
Tim Northover | ba101dd | 2014-05-16 09:41:35 +0000 | [diff] [blame] | 363 | (NAPT I64Regs:$rs1, bprtarget16:$imm16), 0>; |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 364 | def : InstAlias<!strconcat(OpcStr, ",a,pt $rs1, $imm16"), |
Tim Northover | ba101dd | 2014-05-16 09:41:35 +0000 | [diff] [blame] | 365 | (APT I64Regs:$rs1, bprtarget16:$imm16), 0>; |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | defm BPZ : BranchOnReg<0b001, "brz">; |
| 369 | defm BPLEZ : BranchOnReg<0b010, "brlez">; |
| 370 | defm BPLZ : BranchOnReg<0b011, "brlz">; |
| 371 | defm BPNZ : BranchOnReg<0b101, "brnz">; |
| 372 | defm BPGZ : BranchOnReg<0b110, "brgz">; |
| 373 | defm BPGEZ : BranchOnReg<0b111, "brgez">; |
| 374 | |
| 375 | defm : bpr_alias<"brz", BPZnapt, BPZapt >; |
| 376 | defm : bpr_alias<"brlez", BPLEZnapt, BPLEZapt>; |
| 377 | defm : bpr_alias<"brlz", BPLZnapt, BPLZapt >; |
| 378 | defm : bpr_alias<"brnz", BPNZnapt, BPNZapt >; |
| 379 | defm : bpr_alias<"brgz", BPGZnapt, BPGZapt >; |
| 380 | defm : bpr_alias<"brgez", BPGEZnapt, BPGEZapt>; |
| 381 | |
| 382 | // Move integer register on register condition (MOVr). |
| 383 | multiclass MOVR< bits<3> rcond, string OpcStr> { |
| 384 | def rr : F4_4r<0b101111, 0b00000, rcond, (outs I64Regs:$rd), |
| 385 | (ins I64Regs:$rs1, IntRegs:$rs2), |
| 386 | !strconcat(OpcStr, " $rs1, $rs2, $rd"), []>; |
| 387 | |
| 388 | def ri : F4_4i<0b101111, rcond, (outs I64Regs:$rd), |
| 389 | (ins I64Regs:$rs1, i64imm:$simm10), |
| 390 | !strconcat(OpcStr, " $rs1, $simm10, $rd"), []>; |
| 391 | } |
| 392 | |
| 393 | defm MOVRRZ : MOVR<0b001, "movrz">; |
| 394 | defm MOVRLEZ : MOVR<0b010, "movrlez">; |
| 395 | defm MOVRLZ : MOVR<0b011, "movrlz">; |
| 396 | defm MOVRNZ : MOVR<0b101, "movrnz">; |
| 397 | defm MOVRGZ : MOVR<0b110, "movrgz">; |
| 398 | defm MOVRGEZ : MOVR<0b111, "movrgez">; |
| 399 | |
| 400 | // Move FP register on integer register condition (FMOVr). |
| 401 | multiclass FMOVR<bits<3> rcond, string OpcStr> { |
| 402 | |
| 403 | def S : F4_4r<0b110101, 0b00101, rcond, |
| 404 | (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2), |
| 405 | !strconcat(!strconcat("fmovrs", OpcStr)," $rs1, $rs2, $rd"), |
| 406 | []>; |
| 407 | def D : F4_4r<0b110101, 0b00110, rcond, |
| 408 | (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2), |
| 409 | !strconcat(!strconcat("fmovrd", OpcStr)," $rs1, $rs2, $rd"), |
| 410 | []>; |
| 411 | def Q : F4_4r<0b110101, 0b00111, rcond, |
| 412 | (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2), |
| 413 | !strconcat(!strconcat("fmovrq", OpcStr)," $rs1, $rs2, $rd"), |
| 414 | []>, Requires<[HasHardQuad]>; |
| 415 | } |
| 416 | |
| 417 | let Predicates = [HasV9] in { |
| 418 | defm FMOVRZ : FMOVR<0b001, "z">; |
| 419 | defm FMOVRLEZ : FMOVR<0b010, "lez">; |
| 420 | defm FMOVRLZ : FMOVR<0b011, "lz">; |
| 421 | defm FMOVRNZ : FMOVR<0b101, "nz">; |
| 422 | defm FMOVRGZ : FMOVR<0b110, "gz">; |
| 423 | defm FMOVRGEZ : FMOVR<0b111, "gez">; |
| 424 | } |
| 425 | |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 426 | //===----------------------------------------------------------------------===// |
| 427 | // 64-bit Floating Point Conversions. |
| 428 | //===----------------------------------------------------------------------===// |
| 429 | |
| 430 | let Predicates = [Is64Bit] in { |
| 431 | |
| 432 | def FXTOS : F3_3u<2, 0b110100, 0b010000100, |
Venkatraman Govindaraju | cd4d9ac | 2014-01-12 04:48:54 +0000 | [diff] [blame] | 433 | (outs FPRegs:$rd), (ins DFPRegs:$rs2), |
| 434 | "fxtos $rs2, $rd", |
| 435 | [(set FPRegs:$rd, (SPxtof DFPRegs:$rs2))]>; |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 436 | def FXTOD : F3_3u<2, 0b110100, 0b010001000, |
Venkatraman Govindaraju | cd4d9ac | 2014-01-12 04:48:54 +0000 | [diff] [blame] | 437 | (outs DFPRegs:$rd), (ins DFPRegs:$rs2), |
| 438 | "fxtod $rs2, $rd", |
| 439 | [(set DFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>; |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 440 | def FXTOQ : F3_3u<2, 0b110100, 0b010001100, |
Venkatraman Govindaraju | cd4d9ac | 2014-01-12 04:48:54 +0000 | [diff] [blame] | 441 | (outs QFPRegs:$rd), (ins DFPRegs:$rs2), |
| 442 | "fxtoq $rs2, $rd", |
| 443 | [(set QFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>, |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 444 | Requires<[HasHardQuad]>; |
| 445 | |
| 446 | def FSTOX : F3_3u<2, 0b110100, 0b010000001, |
Venkatraman Govindaraju | cd4d9ac | 2014-01-12 04:48:54 +0000 | [diff] [blame] | 447 | (outs DFPRegs:$rd), (ins FPRegs:$rs2), |
| 448 | "fstox $rs2, $rd", |
| 449 | [(set DFPRegs:$rd, (SPftox FPRegs:$rs2))]>; |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 450 | def FDTOX : F3_3u<2, 0b110100, 0b010000010, |
Venkatraman Govindaraju | cd4d9ac | 2014-01-12 04:48:54 +0000 | [diff] [blame] | 451 | (outs DFPRegs:$rd), (ins DFPRegs:$rs2), |
| 452 | "fdtox $rs2, $rd", |
| 453 | [(set DFPRegs:$rd, (SPftox DFPRegs:$rs2))]>; |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 454 | def FQTOX : F3_3u<2, 0b110100, 0b010000011, |
Venkatraman Govindaraju | cd4d9ac | 2014-01-12 04:48:54 +0000 | [diff] [blame] | 455 | (outs DFPRegs:$rd), (ins QFPRegs:$rs2), |
| 456 | "fqtox $rs2, $rd", |
| 457 | [(set DFPRegs:$rd, (SPftox QFPRegs:$rs2))]>, |
Venkatraman Govindaraju | 5ae77f7 | 2013-11-03 12:28:40 +0000 | [diff] [blame] | 458 | Requires<[HasHardQuad]>; |
| 459 | |
| 460 | } // Predicates = [Is64Bit] |
| 461 | |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 462 | def : Pat<(SPselectxcc i64:$t, i64:$f, imm:$cond), |
| 463 | (MOVXCCrr $t, $f, imm:$cond)>; |
| 464 | def : Pat<(SPselectxcc (i64 simm11:$t), i64:$f, imm:$cond), |
| 465 | (MOVXCCri (as_i32imm $t), $f, imm:$cond)>; |
| 466 | |
Jakob Stoklund Olesen | 92ebf11 | 2013-05-19 20:38:21 +0000 | [diff] [blame] | 467 | def : Pat<(SPselecticc i64:$t, i64:$f, imm:$cond), |
| 468 | (MOVICCrr $t, $f, imm:$cond)>; |
| 469 | def : Pat<(SPselecticc (i64 simm11:$t), i64:$f, imm:$cond), |
| 470 | (MOVICCri (as_i32imm $t), $f, imm:$cond)>; |
| 471 | |
Jakob Stoklund Olesen | 4a78c86 | 2013-05-19 20:20:54 +0000 | [diff] [blame] | 472 | def : Pat<(SPselectfcc i64:$t, i64:$f, imm:$cond), |
| 473 | (MOVFCCrr $t, $f, imm:$cond)>; |
| 474 | def : Pat<(SPselectfcc (i64 simm11:$t), i64:$f, imm:$cond), |
| 475 | (MOVFCCri (as_i32imm $t), $f, imm:$cond)>; |
| 476 | |
Jakob Stoklund Olesen | 8cfaffa | 2013-04-04 03:08:00 +0000 | [diff] [blame] | 477 | } // Predicates = [Is64Bit] |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 478 | |
| 479 | |
| 480 | // 64 bit SETHI |
Venkatraman Govindaraju | dfcccc7 | 2014-01-06 08:08:58 +0000 | [diff] [blame] | 481 | let Predicates = [Is64Bit], isCodeGenOnly = 1 in { |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 482 | def SETHIXi : F2_1<0b100, |
| 483 | (outs IntRegs:$rd), (ins i64imm:$imm22), |
| 484 | "sethi $imm22, $rd", |
| 485 | [(set i64:$rd, SETHIimm:$imm22)]>; |
| 486 | } |
Venkatraman Govindaraju | 9a3da52 | 2014-01-01 22:11:54 +0000 | [diff] [blame] | 487 | |
| 488 | // ATOMICS. |
James Y Knight | 24060be | 2015-05-18 16:35:04 +0000 | [diff] [blame] | 489 | let Predicates = [Is64Bit], Constraints = "$swap = $rd", asi = 0b10000000 in { |
| 490 | def CASXrr: F3_1_asi<3, 0b111110, |
Venkatraman Govindaraju | 9a3da52 | 2014-01-01 22:11:54 +0000 | [diff] [blame] | 491 | (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2, |
| 492 | I64Regs:$swap), |
| 493 | "casx [$rs1], $rs2, $rd", |
| 494 | [(set i64:$rd, |
James Y Knight | fdcc727 | 2016-05-23 20:33:00 +0000 | [diff] [blame] | 495 | (atomic_cmp_swap_64 i64:$rs1, i64:$rs2, i64:$swap))]>; |
Venkatraman Govindaraju | 9a3da52 | 2014-01-01 22:11:54 +0000 | [diff] [blame] | 496 | |
| 497 | } // Predicates = [Is64Bit], Constraints = ... |
| 498 | |
| 499 | let Predicates = [Is64Bit] in { |
| 500 | |
| 501 | def : Pat<(atomic_fence imm, imm), (MEMBARi 0xf)>; |
| 502 | |
| 503 | // atomic_load_64 addr -> load addr |
James Y Knight | fdcc727 | 2016-05-23 20:33:00 +0000 | [diff] [blame] | 504 | def : Pat<(i64 (atomic_load_64 ADDRrr:$src)), (LDXrr ADDRrr:$src)>; |
| 505 | def : Pat<(i64 (atomic_load_64 ADDRri:$src)), (LDXri ADDRri:$src)>; |
Venkatraman Govindaraju | 9a3da52 | 2014-01-01 22:11:54 +0000 | [diff] [blame] | 506 | |
| 507 | // atomic_store_64 val, addr -> store val, addr |
James Y Knight | fdcc727 | 2016-05-23 20:33:00 +0000 | [diff] [blame] | 508 | def : Pat<(atomic_store_64 ADDRrr:$dst, i64:$val), (STXrr ADDRrr:$dst, $val)>; |
| 509 | def : Pat<(atomic_store_64 ADDRri:$dst, i64:$val), (STXri ADDRri:$dst, $val)>; |
Venkatraman Govindaraju | 9a3da52 | 2014-01-01 22:11:54 +0000 | [diff] [blame] | 510 | |
| 511 | } // Predicates = [Is64Bit] |
| 512 | |
Venkatraman Govindaraju | 925ec9b | 2014-03-02 23:39:07 +0000 | [diff] [blame] | 513 | let Predicates = [Is64Bit], hasSideEffects = 1, Uses = [ICC], cc = 0b10 in |
| 514 | defm TXCC : TRAP<"%xcc">; |
| 515 | |
Venkatraman Govindaraju | 3e3a29a | 2013-12-29 07:15:09 +0000 | [diff] [blame] | 516 | // Global addresses, constant pool entries |
| 517 | let Predicates = [Is64Bit] in { |
| 518 | |
| 519 | def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; |
| 520 | def : Pat<(SPlo tglobaladdr:$in), (ORXri (i64 G0), tglobaladdr:$in)>; |
| 521 | def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>; |
| 522 | def : Pat<(SPlo tconstpool:$in), (ORXri (i64 G0), tconstpool:$in)>; |
| 523 | |
| 524 | // GlobalTLS addresses |
| 525 | def : Pat<(SPhi tglobaltlsaddr:$in), (SETHIi tglobaltlsaddr:$in)>; |
| 526 | def : Pat<(SPlo tglobaltlsaddr:$in), (ORXri (i64 G0), tglobaltlsaddr:$in)>; |
| 527 | def : Pat<(add (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)), |
| 528 | (ADDXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>; |
| 529 | def : Pat<(xor (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)), |
| 530 | (XORXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>; |
| 531 | |
| 532 | // Blockaddress |
| 533 | def : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>; |
| 534 | def : Pat<(SPlo tblockaddress:$in), (ORXri (i64 G0), tblockaddress:$in)>; |
| 535 | |
| 536 | // Add reg, lo. This is used when taking the addr of a global/constpool entry. |
| 537 | def : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDXri $r, tglobaladdr:$in)>; |
| 538 | def : Pat<(add iPTR:$r, (SPlo tconstpool:$in)), (ADDXri $r, tconstpool:$in)>; |
| 539 | def : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)), |
| 540 | (ADDXri $r, tblockaddress:$in)>; |
| 541 | } |