blob: bfcce66ac1d012022ef1402fe266c399dbb3b8c4 [file] [log] [blame]
Matt Arsenault70b92822017-11-12 23:53:44 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=GCN -check-prefix=SI %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=GCN -check-prefix=VI %s
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003
4declare half @llvm.fma.f16(half %a, half %b, half %c)
5declare <2 x half> @llvm.fma.v2f16(<2 x half> %a, <2 x half> %b, <2 x half> %c)
6
7; GCN-LABEL: {{^}}fma_f16
8; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
9; GCN: buffer_load_ushort v[[B_F16:[0-9]+]]
10; GCN: buffer_load_ushort v[[C_F16:[0-9]+]]
11; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
12; SI: v_cvt_f32_f16_e32 v[[B_F32:[0-9]+]], v[[B_F16]]
13; SI: v_cvt_f32_f16_e32 v[[C_F32:[0-9]+]], v[[C_F16]]
14; SI: v_fma_f32 v[[R_F32:[0-9]+]], v[[A_F32:[0-9]]], v[[B_F32:[0-9]]], v[[C_F32:[0-9]]]
15; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
16; VI: v_fma_f16 v[[R_F16:[0-9]+]], v[[A_F16]], v[[B_F16]], v[[C_F16]]
17; GCN: buffer_store_short v[[R_F16]]
18; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000019define amdgpu_kernel void @fma_f16(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000020 half addrspace(1)* %r,
21 half addrspace(1)* %a,
22 half addrspace(1)* %b,
23 half addrspace(1)* %c) {
24 %a.val = load half, half addrspace(1)* %a
25 %b.val = load half, half addrspace(1)* %b
26 %c.val = load half, half addrspace(1)* %c
27 %r.val = call half @llvm.fma.f16(half %a.val, half %b.val, half %c.val)
28 store half %r.val, half addrspace(1)* %r
29 ret void
30}
31
32; GCN-LABEL: {{^}}fma_f16_imm_a
33; GCN: buffer_load_ushort v[[B_F16:[0-9]+]]
34; GCN: buffer_load_ushort v[[C_F16:[0-9]+]]
Matt Arsenault0c687392017-01-30 16:57:41 +000035
36; SI: v_mov_b32_e32 v[[A_F32:[0-9]+]], 0x40400000{{$}}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000037; SI: v_cvt_f32_f16_e32 v[[B_F32:[0-9]+]], v[[B_F16]]
38; SI: v_cvt_f32_f16_e32 v[[C_F32:[0-9]+]], v[[C_F16]]
39; SI: v_fma_f32 v[[R_F32:[0-9]+]], v[[A_F32:[0-9]]], v[[B_F32:[0-9]]], v[[C_F32:[0-9]]]
40; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
41; VI: v_mov_b32_e32 v[[A_F16:[0-9]+]], 0x4200{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000042; VI: v_fma_f16 v[[R_F16:[0-9]+]], v[[B_F16]], v[[A_F16]], v[[C_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000043; GCN: buffer_store_short v[[R_F16]]
44; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000045define amdgpu_kernel void @fma_f16_imm_a(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000046 half addrspace(1)* %r,
47 half addrspace(1)* %b,
48 half addrspace(1)* %c) {
49 %b.val = load half, half addrspace(1)* %b
50 %c.val = load half, half addrspace(1)* %c
51 %r.val = call half @llvm.fma.f16(half 3.0, half %b.val, half %c.val)
52 store half %r.val, half addrspace(1)* %r
53 ret void
54}
55
56; GCN-LABEL: {{^}}fma_f16_imm_b
57; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
58; GCN: buffer_load_ushort v[[C_F16:[0-9]+]]
Matt Arsenault0c687392017-01-30 16:57:41 +000059; SI: v_mov_b32_e32 v[[B_F32:[0-9]+]], 0x40400000{{$}}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000060; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
61; SI: v_cvt_f32_f16_e32 v[[C_F32:[0-9]+]], v[[C_F16]]
62; SI: v_fma_f32 v[[R_F32:[0-9]+]], v[[A_F32:[0-9]]], v[[B_F32:[0-9]]], v[[C_F32:[0-9]]]
63; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
64; VI: v_mov_b32_e32 v[[B_F16:[0-9]+]], 0x4200{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000065; VI: v_fma_f16 v[[R_F16:[0-9]+]], v[[A_F16]], v[[B_F16]], v[[C_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000066; GCN: buffer_store_short v[[R_F16]]
67; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000068define amdgpu_kernel void @fma_f16_imm_b(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000069 half addrspace(1)* %r,
70 half addrspace(1)* %a,
71 half addrspace(1)* %c) {
72 %a.val = load half, half addrspace(1)* %a
73 %c.val = load half, half addrspace(1)* %c
74 %r.val = call half @llvm.fma.f16(half %a.val, half 3.0, half %c.val)
75 store half %r.val, half addrspace(1)* %r
76 ret void
77}
78
79; GCN-LABEL: {{^}}fma_f16_imm_c
80; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
81; GCN: buffer_load_ushort v[[B_F16:[0-9]+]]
Matt Arsenault0c687392017-01-30 16:57:41 +000082; SI: v_mov_b32_e32 v[[C_F32:[0-9]+]], 0x40400000{{$}}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000083; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
84; SI: v_cvt_f32_f16_e32 v[[B_F32:[0-9]+]], v[[B_F16]]
85; SI: v_fma_f32 v[[R_F32:[0-9]+]], v[[A_F32:[0-9]]], v[[B_F32:[0-9]]], v[[C_F32:[0-9]]]
86; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
87; VI: v_mov_b32_e32 v[[C_F16:[0-9]+]], 0x4200{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000088; VI: v_fma_f16 v[[R_F16:[0-9]+]], v[[A_F16]], v[[B_F16]], v[[C_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000089; GCN: buffer_store_short v[[R_F16]]
90; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000091define amdgpu_kernel void @fma_f16_imm_c(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000092 half addrspace(1)* %r,
93 half addrspace(1)* %a,
94 half addrspace(1)* %b) {
95 %a.val = load half, half addrspace(1)* %a
96 %b.val = load half, half addrspace(1)* %b
97 %r.val = call half @llvm.fma.f16(half %a.val, half %b.val, half 3.0)
98 store half %r.val, half addrspace(1)* %r
99 ret void
100}
101
102; GCN-LABEL: {{^}}fma_v2f16
103; GCN: buffer_load_dword v[[A_V2_F16:[0-9]+]]
104; GCN: buffer_load_dword v[[B_V2_F16:[0-9]+]]
105; GCN: buffer_load_dword v[[C_V2_F16:[0-9]+]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000106
107; SI: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
108; SI: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
109; SI: v_cvt_f32_f16_e32 v[[B_F32_0:[0-9]+]], v[[B_V2_F16]]
110; SI: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
111
112; SI: v_cvt_f32_f16_e32 v[[C_F32_0:[0-9]+]], v[[C_V2_F16]]
113; SI: v_lshrrev_b32_e32 v[[C_F16_1:[0-9]+]], 16, v[[C_V2_F16]]
114
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000115; SI: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
116; SI: v_cvt_f32_f16_e32 v[[B_F32_1:[0-9]+]], v[[B_F16_1]]
117; SI: v_cvt_f32_f16_e32 v[[C_F32_1:[0-9]+]], v[[C_F16_1]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000118; SI-DAG: v_fma_f32 v[[R_F32_0:[0-9]+]], v[[A_F32_0]], v[[B_F32_0]], v[[C_F32_0]]
119; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
120; SI-DAG: v_fma_f32 v[[R_F32_1:[0-9]+]], v[[A_F32_1]], v[[B_F32_1]], v[[C_F32_1]]
121; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
122
123; VI: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
124; VI: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
125; VI: v_lshrrev_b32_e32 v[[C_F16_1:[0-9]+]], 16, v[[C_V2_F16]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000126; VI-DAG: v_fma_f16 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]], v[[B_V2_F16]], v[[C_V2_F16]]
127; VI-DAG: v_fma_f16 v[[R_F16_1:[0-9]+]], v[[A_F16_1]], v[[B_F16_1]], v[[C_F16_1]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000128
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000129; GCN-DAG: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
130; GCN-NOT: and
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000131; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_HI]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000132; GCN: buffer_store_dword v[[R_V2_F16]]
133; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000134define amdgpu_kernel void @fma_v2f16(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000135 <2 x half> addrspace(1)* %r,
136 <2 x half> addrspace(1)* %a,
137 <2 x half> addrspace(1)* %b,
138 <2 x half> addrspace(1)* %c) {
139 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
140 %b.val = load <2 x half>, <2 x half> addrspace(1)* %b
141 %c.val = load <2 x half>, <2 x half> addrspace(1)* %c
142 %r.val = call <2 x half> @llvm.fma.v2f16(<2 x half> %a.val, <2 x half> %b.val, <2 x half> %c.val)
143 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
144 ret void
145}
146
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000147; GCN-LABEL: {{^}}fma_v2f16_imm_a:
Sam Kolton9fa16962017-04-06 15:03:28 +0000148; GCN: buffer_load_dword v[[B_V2_F16:[0-9]+]]
149; GCN: buffer_load_dword v[[C_V2_F16:[0-9]+]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000150
Matt Arsenault0c687392017-01-30 16:57:41 +0000151; SI: v_mov_b32_e32 v[[A_F32:[0-9]+]], 0x40400000{{$}}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000152; VI: v_mov_b32_e32 v[[A_F16:[0-9]+]], 0x4200{{$}}
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000153; GCN-DAG: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
154; GCN-DAG: v_lshrrev_b32_e32 v[[C_F16_1:[0-9]+]], 16, v[[C_V2_F16]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000155
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000156; SI-DAG: v_cvt_f32_f16_e32 v[[B_F32_0:[0-9]+]], v[[B_V2_F16]]
157; SI-DAG: v_cvt_f32_f16_e32 v[[C_F32_0:[0-9]+]], v[[C_V2_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000158; SI: v_cvt_f32_f16_e32 v[[B_F32_1:[0-9]+]], v[[B_F16_1]]
159; SI: v_cvt_f32_f16_e32 v[[C_F32_1:[0-9]+]], v[[C_F16_1]]
160; SI: v_fma_f32 v[[R_F32_0:[0-9]+]], v[[B_F32_0]], v[[A_F32]], v[[C_F32_0]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000161; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
162; SI-DAG: v_fma_f32 v[[R_F32_1:[0-9]+]], v[[B_F32_1]], v[[A_F32]], v[[C_F32_1]]
163; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
164
Sam Kolton9fa16962017-04-06 15:03:28 +0000165; VI-DAG: v_fma_f16 v[[R_F16_1:[0-9]+]], v[[C_F16_1]], v[[A_F16]], v[[B_F16_1]]
166; VI-DAG: v_fma_f16 v[[R_F16_0:[0-9]+]], v[[C_V2_F16]], v[[A_F16]], v[[B_V2_F16]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000167
Sam Kolton9fa16962017-04-06 15:03:28 +0000168; GCN-DAG: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000169; GCN-NOT: and
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000170; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_HI]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000171; GCN: buffer_store_dword v[[R_V2_F16]]
172; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000173define amdgpu_kernel void @fma_v2f16_imm_a(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000174 <2 x half> addrspace(1)* %r,
175 <2 x half> addrspace(1)* %b,
176 <2 x half> addrspace(1)* %c) {
177 %b.val = load <2 x half>, <2 x half> addrspace(1)* %b
178 %c.val = load <2 x half>, <2 x half> addrspace(1)* %c
179 %r.val = call <2 x half> @llvm.fma.v2f16(<2 x half> <half 3.0, half 3.0>, <2 x half> %b.val, <2 x half> %c.val)
180 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
181 ret void
182}
183
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000184; GCN-LABEL: {{^}}fma_v2f16_imm_b:
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000185; SI: buffer_load_dword v[[A_V2_F16:[0-9]+]]
186; SI: buffer_load_dword v[[C_V2_F16:[0-9]+]]
187
188; VI: buffer_load_dword v[[C_V2_F16:[0-9]+]]
189; VI: buffer_load_dword v[[A_V2_F16:[0-9]+]]
190
Matt Arsenault0c687392017-01-30 16:57:41 +0000191; SI: v_mov_b32_e32 v[[B_F32:[0-9]+]], 0x40400000{{$}}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000192; VI: v_mov_b32_e32 v[[B_F16:[0-9]+]], 0x4200{{$}}
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000193
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000194; SI: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
Sam Kolton9fa16962017-04-06 15:03:28 +0000195; SI: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000196; SI-DAG: v_cvt_f32_f16_e32 v[[C_F32_0:[0-9]+]], v[[C_V2_F16]]
Sam Kolton9fa16962017-04-06 15:03:28 +0000197; SI: v_lshrrev_b32_e32 v[[C_F16_1:[0-9]+]], 16, v[[C_V2_F16]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000198
199; SI-DAG: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
200; SI-DAG: v_cvt_f32_f16_e32 v[[C_F32_1:[0-9]+]], v[[C_F16_1]]
201; SI-DAG: v_fma_f32 v[[R_F32_0:[0-9]+]], v[[A_F32_0]], v[[B_F32]], v[[C_F32_0]]
202; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
203; SI-DAG: v_fma_f32 v[[R_F32_1:[0-9]+]], v[[A_F32_1]], v[[B_F32]], v[[C_F32_1]]
204; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
205
Sam Kolton9fa16962017-04-06 15:03:28 +0000206; VI-DAG: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
207; VI-DAG: v_lshrrev_b32_e32 v[[C_F16_1:[0-9]+]], 16, v[[C_V2_F16]]
208; VI-DAG: v_fma_f16 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]], v[[B_F16]], v[[C_V2_F16]]
209; VI-DAG: v_fma_f16 v[[R_F16_1:[0-9]+]], v[[A_F16_1]], v[[B_F16]], v[[C_F16_1]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000210
211; GCN-DAG: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
212; GCN-NOT: and
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000213; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_HI]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000214; GCN: buffer_store_dword v[[R_V2_F16]]
215; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000216define amdgpu_kernel void @fma_v2f16_imm_b(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000217 <2 x half> addrspace(1)* %r,
218 <2 x half> addrspace(1)* %a,
219 <2 x half> addrspace(1)* %c) {
220 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
221 %c.val = load <2 x half>, <2 x half> addrspace(1)* %c
222 %r.val = call <2 x half> @llvm.fma.v2f16(<2 x half> %a.val, <2 x half> <half 3.0, half 3.0>, <2 x half> %c.val)
223 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
224 ret void
225}
226
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000227; GCN-LABEL: {{^}}fma_v2f16_imm_c:
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000228; SI: buffer_load_dword v[[A_V2_F16:[0-9]+]]
229; SI: buffer_load_dword v[[B_V2_F16:[0-9]+]]
230
231; VI: buffer_load_dword v[[B_V2_F16:[0-9]+]]
232; VI: buffer_load_dword v[[A_V2_F16:[0-9]+]]
233
Matt Arsenault0c687392017-01-30 16:57:41 +0000234; SI: v_mov_b32_e32 v[[C_F32:[0-9]+]], 0x40400000{{$}}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000235; VI: v_mov_b32_e32 v[[C_F16:[0-9]+]], 0x4200{{$}}
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000236
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000237; SI: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
Sam Kolton9fa16962017-04-06 15:03:28 +0000238; SI: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000239; SI: v_cvt_f32_f16_e32 v[[B_F32_0:[0-9]+]], v[[B_V2_F16]]
Sam Kolton9fa16962017-04-06 15:03:28 +0000240; SI: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000241
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000242; SI: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
243; SI: v_cvt_f32_f16_e32 v[[B_F32_1:[0-9]+]], v[[B_F16_1]]
244; SI: v_fma_f32 v[[R_F32_0:[0-9]+]], v[[A_F32_0]], v[[B_F32_0]], v[[C_F32]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000245; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
246; SI-DAG: v_fma_f32 v[[R_F32_1:[0-9]+]], v[[A_F32_1]], v[[B_F32_1]], v[[C_F32]]
247; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
Sam Kolton9fa16962017-04-06 15:03:28 +0000248; SI-DAG: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000249
Sam Kolton9fa16962017-04-06 15:03:28 +0000250; VI-DAG: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
251; VI-DAG: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
252; VI-DAG: v_fma_f16 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]], v[[B_V2_F16]], v[[C_F16]]
253; VI-DAG: v_fma_f16 v[[R_F16_1:[0-9]+]], v[[A_F16_1]], v[[B_F16_1]], v[[C_F16]]
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000254
255; GCN-NOT: and
Matt Arsenault70b92822017-11-12 23:53:44 +0000256; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_1]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000257; GCN: buffer_store_dword v[[R_V2_F16]]
258; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000259define amdgpu_kernel void @fma_v2f16_imm_c(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000260 <2 x half> addrspace(1)* %r,
261 <2 x half> addrspace(1)* %a,
262 <2 x half> addrspace(1)* %b) {
263 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
264 %b.val = load <2 x half>, <2 x half> addrspace(1)* %b
265 %r.val = call <2 x half> @llvm.fma.v2f16(<2 x half> %a.val, <2 x half> %b.val, <2 x half> <half 3.0, half 3.0>)
266 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
267 ret void
268}