Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 1 | ; Test 16-bit GPR stores. |
| 2 | ; |
| 3 | ; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s |
| 4 | |
| 5 | ; Test an i16 store, which should get converted into an i32 truncation. |
| 6 | define void @f1(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 7 | ; CHECK-LABEL: f1: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 8 | ; CHECK: sth %r3, 0(%r2) |
| 9 | ; CHECK: br %r14 |
| 10 | store i16 %val, i16 *%dst |
| 11 | ret void |
| 12 | } |
| 13 | |
| 14 | ; Test an i32 truncating store. |
| 15 | define void @f2(i16 *%dst, i32 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 16 | ; CHECK-LABEL: f2: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 17 | ; CHECK: sth %r3, 0(%r2) |
| 18 | ; CHECK: br %r14 |
| 19 | %trunc = trunc i32 %val to i16 |
| 20 | store i16 %trunc, i16 *%dst |
| 21 | ret void |
| 22 | } |
| 23 | |
| 24 | ; Test an i64 truncating store. |
| 25 | define void @f3(i16 *%dst, i64 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 26 | ; CHECK-LABEL: f3: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 27 | ; CHECK: sth %r3, 0(%r2) |
| 28 | ; CHECK: br %r14 |
| 29 | %trunc = trunc i64 %val to i16 |
| 30 | store i16 %trunc, i16 *%dst |
| 31 | ret void |
| 32 | } |
| 33 | |
| 34 | ; Check the high end of the STH range. |
| 35 | define void @f4(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 36 | ; CHECK-LABEL: f4: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 37 | ; CHECK: sth %r3, 4094(%r2) |
| 38 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 39 | %ptr = getelementptr i16, i16 *%dst, i64 2047 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 40 | store i16 %val, i16 *%ptr |
| 41 | ret void |
| 42 | } |
| 43 | |
| 44 | ; Check the next halfword up, which should use STHY instead of STH. |
| 45 | define void @f5(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 46 | ; CHECK-LABEL: f5: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 47 | ; CHECK: sthy %r3, 4096(%r2) |
| 48 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 49 | %ptr = getelementptr i16, i16 *%dst, i64 2048 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 50 | store i16 %val, i16 *%ptr |
| 51 | ret void |
| 52 | } |
| 53 | |
| 54 | ; Check the high end of the aligned STHY range. |
| 55 | define void @f6(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 56 | ; CHECK-LABEL: f6: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 57 | ; CHECK: sthy %r3, 524286(%r2) |
| 58 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 59 | %ptr = getelementptr i16, i16 *%dst, i64 262143 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 60 | store i16 %val, i16 *%ptr |
| 61 | ret void |
| 62 | } |
| 63 | |
| 64 | ; Check the next halfword up, which needs separate address logic. |
| 65 | ; Other sequences besides this one would be OK. |
| 66 | define void @f7(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 67 | ; CHECK-LABEL: f7: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 68 | ; CHECK: agfi %r2, 524288 |
| 69 | ; CHECK: sth %r3, 0(%r2) |
| 70 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 71 | %ptr = getelementptr i16, i16 *%dst, i64 262144 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 72 | store i16 %val, i16 *%ptr |
| 73 | ret void |
| 74 | } |
| 75 | |
| 76 | ; Check the high end of the negative aligned STHY range. |
| 77 | define void @f8(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 78 | ; CHECK-LABEL: f8: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 79 | ; CHECK: sthy %r3, -2(%r2) |
| 80 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 81 | %ptr = getelementptr i16, i16 *%dst, i64 -1 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 82 | store i16 %val, i16 *%ptr |
| 83 | ret void |
| 84 | } |
| 85 | |
| 86 | ; Check the low end of the STHY range. |
| 87 | define void @f9(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 88 | ; CHECK-LABEL: f9: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 89 | ; CHECK: sthy %r3, -524288(%r2) |
| 90 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 91 | %ptr = getelementptr i16, i16 *%dst, i64 -262144 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 92 | store i16 %val, i16 *%ptr |
| 93 | ret void |
| 94 | } |
| 95 | |
| 96 | ; Check the next halfword down, which needs separate address logic. |
| 97 | ; Other sequences besides this one would be OK. |
| 98 | define void @f10(i16 *%dst, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 99 | ; CHECK-LABEL: f10: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 100 | ; CHECK: agfi %r2, -524290 |
| 101 | ; CHECK: sth %r3, 0(%r2) |
| 102 | ; CHECK: br %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 103 | %ptr = getelementptr i16, i16 *%dst, i64 -262145 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 104 | store i16 %val, i16 *%ptr |
| 105 | ret void |
| 106 | } |
| 107 | |
| 108 | ; Check that STH allows an index. |
| 109 | define void @f11(i64 %dst, i64 %index, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 110 | ; CHECK-LABEL: f11: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 111 | ; CHECK: sth %r4, 4094({{%r3,%r2|%r2,%r3}}) |
| 112 | ; CHECK: br %r14 |
| 113 | %add1 = add i64 %dst, %index |
| 114 | %add2 = add i64 %add1, 4094 |
| 115 | %ptr = inttoptr i64 %add2 to i16 * |
| 116 | store i16 %val, i16 *%ptr |
| 117 | ret void |
| 118 | } |
| 119 | |
| 120 | ; Check that STHY allows an index. |
| 121 | define void @f12(i64 %dst, i64 %index, i16 %val) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 122 | ; CHECK-LABEL: f12: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 123 | ; CHECK: sthy %r4, 4096({{%r3,%r2|%r2,%r3}}) |
| 124 | ; CHECK: br %r14 |
| 125 | %add1 = add i64 %dst, %index |
| 126 | %add2 = add i64 %add1, 4096 |
| 127 | %ptr = inttoptr i64 %add2 to i16 * |
| 128 | store i16 %val, i16 *%ptr |
| 129 | ret void |
| 130 | } |