blob: 67b1926bdf27205e856cba5da5c5e68f5bc595c7 [file] [log] [blame]
Matt Arsenault427a0fd2015-08-15 00:53:06 +00001; RUN: llc -march=amdgcn -mcpu=bonaire -print-lsr-output < %s 2>&1 | FileCheck %s
2
3; Test various conditions where OptimizeLoopTermCond doesn't look at a
4; memory instruction use and fails to find the address space.
5
6target datalayout = "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"
7
8; CHECK-LABEL: @local_cmp_user(
9; CHECK: bb11:
Matt Arsenault71fa1f32016-05-18 15:48:44 +000010; CHECK: %lsr.iv1 = phi i32 [ %lsr.iv.next2, %bb ], [ 2, %entry ]
11; CHECK: %lsr.iv = phi i32 [ %lsr.iv.next, %bb ], [ %{{[0-9]+}}, %entry ]
Matt Arsenault427a0fd2015-08-15 00:53:06 +000012; CHECK: %lsr.iv.next = add i32 %lsr.iv, -1
Matt Arsenault71fa1f32016-05-18 15:48:44 +000013; CHECK: %lsr.iv.next2 = add i32 %lsr.iv1, -2
Matt Arsenault7d1b6c82016-04-29 06:25:10 +000014; CHECK: br i1
15
16; CHECK: bb:
Matt Arsenault71fa1f32016-05-18 15:48:44 +000017; CHECK: inttoptr i32 %lsr.iv.next2 to i8 addrspace(3)*
18; CHECK: %c1 = icmp ne i8 addrspace(3)*
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000019define amdgpu_kernel void @local_cmp_user(i32 %arg0) nounwind {
Matt Arsenault427a0fd2015-08-15 00:53:06 +000020entry:
21 br label %bb11
22
23bb11:
24 %i = phi i32 [ 0, %entry ], [ %i.next, %bb ]
25 %ii = shl i32 %i, 1
Matt Arsenault71fa1f32016-05-18 15:48:44 +000026 %c0 = icmp eq i32 %i, %arg0
Matt Arsenault427a0fd2015-08-15 00:53:06 +000027 br i1 %c0, label %bb13, label %bb
28
29bb:
30 %t = load i8 addrspace(3)*, i8 addrspace(3)* addrspace(3)* undef
31 %p = getelementptr i8, i8 addrspace(3)* %t, i32 %ii
Matt Arsenault71fa1f32016-05-18 15:48:44 +000032 %c1 = icmp ne i8 addrspace(3)* %p, null
Matt Arsenault427a0fd2015-08-15 00:53:06 +000033 %i.next = add i32 %i, 1
34 br i1 %c1, label %bb11, label %bb13
35
36bb13:
37 unreachable
38}
39
40; CHECK-LABEL: @global_cmp_user(
Matt Arsenault7d1b6c82016-04-29 06:25:10 +000041; CHECK: %lsr.iv1 = phi i64
42; CHECK: %lsr.iv = phi i64
Matt Arsenault427a0fd2015-08-15 00:53:06 +000043; CHECK: %lsr.iv.next = add i64 %lsr.iv, -1
Matt Arsenault71fa1f32016-05-18 15:48:44 +000044; CHECK: %lsr.iv.next2 = add i64 %lsr.iv1, -2
Matt Arsenault7d1b6c82016-04-29 06:25:10 +000045; CHECK: br i1
46
47; CHECK: bb:
Matt Arsenault71fa1f32016-05-18 15:48:44 +000048; CHECK: inttoptr i64 %lsr.iv.next2 to i8 addrspace(1)*
49; CHECK: icmp ne i8 addrspace(1)* %t
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000050define amdgpu_kernel void @global_cmp_user(i64 %arg0) nounwind {
Matt Arsenault427a0fd2015-08-15 00:53:06 +000051entry:
52 br label %bb11
53
54bb11:
55 %i = phi i64 [ 0, %entry ], [ %i.next, %bb ]
56 %ii = shl i64 %i, 1
Matt Arsenault71fa1f32016-05-18 15:48:44 +000057 %c0 = icmp eq i64 %i, %arg0
Matt Arsenault427a0fd2015-08-15 00:53:06 +000058 br i1 %c0, label %bb13, label %bb
59
60bb:
61 %t = load i8 addrspace(1)*, i8 addrspace(1)* addrspace(1)* undef
62 %p = getelementptr i8, i8 addrspace(1)* %t, i64 %ii
Matt Arsenault71fa1f32016-05-18 15:48:44 +000063 %c1 = icmp ne i8 addrspace(1)* %p, null
Matt Arsenault427a0fd2015-08-15 00:53:06 +000064 %i.next = add i64 %i, 1
65 br i1 %c1, label %bb11, label %bb13
66
67bb13:
68 unreachable
69}
70
71; CHECK-LABEL: @global_gep_user(
Matt Arsenault7d1b6c82016-04-29 06:25:10 +000072; CHECK: %lsr.iv1 = phi i32 [ %lsr.iv.next2, %bb ], [ 0, %entry ]
Matt Arsenault71fa1f32016-05-18 15:48:44 +000073; CHECK: %lsr.iv = phi i32 [ %lsr.iv.next, %bb ], [ %{{[0-9]+}}, %entry ]
Matt Arsenault427a0fd2015-08-15 00:53:06 +000074; CHECK: %lsr.iv.next = add i32 %lsr.iv, -1
75; CHECK: %lsr.iv.next2 = add i32 %lsr.iv1, 2
Matt Arsenault7d1b6c82016-04-29 06:25:10 +000076; CHECK: br i1
77
78; CHECK: bb:
Matt Arsenaultf42c6922016-06-15 00:11:01 +000079; CHECK: %idxprom = sext i32 %lsr.iv1 to i64
80; CHECK: getelementptr i8, i8 addrspace(1)* %t, i64 %idxprom
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000081define amdgpu_kernel void @global_gep_user(i32 %arg0) nounwind {
Matt Arsenault427a0fd2015-08-15 00:53:06 +000082entry:
83 br label %bb11
84
85bb11:
86 %i = phi i32 [ 0, %entry ], [ %i.next, %bb ]
87 %ii = shl i32 %i, 1
Matt Arsenault71fa1f32016-05-18 15:48:44 +000088 %c0 = icmp eq i32 %i, %arg0
Matt Arsenault427a0fd2015-08-15 00:53:06 +000089 br i1 %c0, label %bb13, label %bb
90
91bb:
92 %t = load i8 addrspace(1)*, i8 addrspace(1)* addrspace(1)* undef
93 %p = getelementptr i8, i8 addrspace(1)* %t, i32 %ii
Matt Arsenault71fa1f32016-05-18 15:48:44 +000094 %c1 = icmp ne i8 addrspace(1)* %p, null
Matt Arsenault427a0fd2015-08-15 00:53:06 +000095 %i.next = add i32 %i, 1
96 br i1 %c1, label %bb11, label %bb13
97
98bb13:
99 unreachable
100}
101
102; CHECK-LABEL: @global_sext_scale_user(
Matt Arsenault7d1b6c82016-04-29 06:25:10 +0000103; CHECK: %lsr.iv1 = phi i32 [ %lsr.iv.next2, %bb ], [ 0, %entry ]
Matt Arsenault71fa1f32016-05-18 15:48:44 +0000104; CHECK: %lsr.iv = phi i32 [ %lsr.iv.next, %bb ], [ %{{[0-9]+}}, %entry ]
Matt Arsenault427a0fd2015-08-15 00:53:06 +0000105; CHECK: %lsr.iv.next = add i32 %lsr.iv, -1
106; CHECK: %lsr.iv.next2 = add i32 %lsr.iv1, 2
Matt Arsenault7d1b6c82016-04-29 06:25:10 +0000107; CHECK: br i1
108
109; CHECK: bb
110; CHECK: %p = getelementptr i8, i8 addrspace(1)* %t, i64 %ii.ext
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000111define amdgpu_kernel void @global_sext_scale_user(i32 %arg0) nounwind {
Matt Arsenault427a0fd2015-08-15 00:53:06 +0000112entry:
113 br label %bb11
114
115bb11:
116 %i = phi i32 [ 0, %entry ], [ %i.next, %bb ]
117 %ii = shl i32 %i, 1
118 %ii.ext = sext i32 %ii to i64
Matt Arsenault71fa1f32016-05-18 15:48:44 +0000119 %c0 = icmp eq i32 %i, %arg0
Matt Arsenault427a0fd2015-08-15 00:53:06 +0000120 br i1 %c0, label %bb13, label %bb
121
122bb:
123 %t = load i8 addrspace(1)*, i8 addrspace(1)* addrspace(1)* undef
124 %p = getelementptr i8, i8 addrspace(1)* %t, i64 %ii.ext
Matt Arsenault71fa1f32016-05-18 15:48:44 +0000125 %c1 = icmp ne i8 addrspace(1)* %p, null
Matt Arsenault427a0fd2015-08-15 00:53:06 +0000126 %i.next = add i32 %i, 1
127 br i1 %c1, label %bb11, label %bb13
128
129bb13:
130 unreachable
131}